| 123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479 | /* *  linux/arch/alpha/kernel/core_wildfire.c * *  Wildfire support. * *  Copyright (C) 2000 Andrea Arcangeli <andrea@suse.de> SuSE */#define __EXTERN_INLINE inline#include <asm/io.h>#include <asm/core_wildfire.h>#undef __EXTERN_INLINE#include <linux/types.h>#include <linux/pci.h>#include <linux/sched.h>#include <linux/init.h>#include <asm/ptrace.h>#include <asm/smp.h>#include "proto.h"#include "pci_impl.h"#define DEBUG_CONFIG 0#define DEBUG_DUMP_REGS 0#define DEBUG_DUMP_CONFIG 1#if DEBUG_CONFIG# define DBG_CFG(args)	printk args#else# define DBG_CFG(args)#endif#if DEBUG_DUMP_REGSstatic void wildfire_dump_pci_regs(int qbbno, int hoseno);static void wildfire_dump_pca_regs(int qbbno, int pcano);static void wildfire_dump_qsa_regs(int qbbno);static void wildfire_dump_qsd_regs(int qbbno);static void wildfire_dump_iop_regs(int qbbno);static void wildfire_dump_gp_regs(int qbbno);#endif#if DEBUG_DUMP_CONFIGstatic void wildfire_dump_hardware_config(void);#endifunsigned char wildfire_hard_qbb_map[WILDFIRE_MAX_QBB];unsigned char wildfire_soft_qbb_map[WILDFIRE_MAX_QBB];#define QBB_MAP_EMPTY	0xffunsigned long wildfire_hard_qbb_mask;unsigned long wildfire_soft_qbb_mask;unsigned long wildfire_gp_mask;unsigned long wildfire_hs_mask;unsigned long wildfire_iop_mask;unsigned long wildfire_ior_mask;unsigned long wildfire_pca_mask;unsigned long wildfire_cpu_mask;unsigned long wildfire_mem_mask;void __initwildfire_init_hose(int qbbno, int hoseno){	struct pci_controller *hose;	wildfire_pci *pci;	hose = alloc_pci_controller();	hose->io_space = alloc_resource();	hose->mem_space = alloc_resource();        /* This is for userland consumption. */        hose->sparse_mem_base = 0;        hose->sparse_io_base  = 0;        hose->dense_mem_base  = WILDFIRE_MEM(qbbno, hoseno);        hose->dense_io_base   = WILDFIRE_IO(qbbno, hoseno);	hose->config_space_base = WILDFIRE_CONF(qbbno, hoseno);	hose->index = (qbbno << 3) + hoseno;	hose->io_space->start = WILDFIRE_IO(qbbno, hoseno) - WILDFIRE_IO_BIAS;	hose->io_space->end = hose->io_space->start + WILDFIRE_IO_SPACE - 1;	hose->io_space->name = pci_io_names[hoseno];	hose->io_space->flags = IORESOURCE_IO;	hose->mem_space->start = WILDFIRE_MEM(qbbno, hoseno)-WILDFIRE_MEM_BIAS;	hose->mem_space->end = hose->mem_space->start + 0xffffffff;	hose->mem_space->name = pci_mem_names[hoseno];	hose->mem_space->flags = IORESOURCE_MEM;	if (request_resource(&ioport_resource, hose->io_space) < 0)		printk(KERN_ERR "Failed to request IO on qbb %d hose %d\n",		       qbbno, hoseno);	if (request_resource(&iomem_resource, hose->mem_space) < 0)		printk(KERN_ERR "Failed to request MEM on qbb %d hose %d\n",		       qbbno, hoseno);#if DEBUG_DUMP_REGS	wildfire_dump_pci_regs(qbbno, hoseno);#endif        /*         * Set up the PCI to main memory translation windows.         *         * Note: Window 3 is scatter-gather only         *          * Window 0 is scatter-gather 8MB at 8MB (for isa)	 * Window 1 is direct access 1GB at 1GB	 * Window 2 is direct access 1GB at 2GB         * Window 3 is scatter-gather 128MB at 3GB         * ??? We ought to scale window 3 memory.         *         */        hose->sg_isa = iommu_arena_new(hose, 0x00800000, 0x00800000, 0);        hose->sg_pci = iommu_arena_new(hose, 0xc0000000, 0x08000000, 0);	pci = WILDFIRE_pci(qbbno, hoseno);	pci->pci_window[0].wbase.csr = hose->sg_isa->dma_base | 3;	pci->pci_window[0].wmask.csr = (hose->sg_isa->size - 1) & 0xfff00000;	pci->pci_window[0].tbase.csr = virt_to_phys(hose->sg_isa->ptes);	pci->pci_window[1].wbase.csr = 0x40000000 | 1;	pci->pci_window[1].wmask.csr = (0x40000000 -1) & 0xfff00000;	pci->pci_window[1].tbase.csr = 0;	pci->pci_window[2].wbase.csr = 0x80000000 | 1;	pci->pci_window[2].wmask.csr = (0x40000000 -1) & 0xfff00000;	pci->pci_window[2].tbase.csr = 0x40000000;	pci->pci_window[3].wbase.csr = hose->sg_pci->dma_base | 3;	pci->pci_window[3].wmask.csr = (hose->sg_pci->size - 1) & 0xfff00000;	pci->pci_window[3].tbase.csr = virt_to_phys(hose->sg_pci->ptes);	wildfire_pci_tbi(hose, 0, 0); /* Flush TLB at the end. */}void __initwildfire_init_pca(int qbbno, int pcano){	/* Test for PCA existence first. */	if (!WILDFIRE_PCA_EXISTS(qbbno, pcano))	    return;#if DEBUG_DUMP_REGS	wildfire_dump_pca_regs(qbbno, pcano);#endif	/* Do both hoses of the PCA. */	wildfire_init_hose(qbbno, (pcano << 1) + 0);	wildfire_init_hose(qbbno, (pcano << 1) + 1);}void __initwildfire_init_qbb(int qbbno){	int pcano;	/* Test for QBB existence first. */	if (!WILDFIRE_QBB_EXISTS(qbbno))		return;#if DEBUG_DUMP_REGS	wildfire_dump_qsa_regs(qbbno);	wildfire_dump_qsd_regs(qbbno);	wildfire_dump_iop_regs(qbbno);	wildfire_dump_gp_regs(qbbno);#endif	/* Init all PCAs here. */	for (pcano = 0; pcano < WILDFIRE_PCA_PER_QBB; pcano++) {		wildfire_init_pca(qbbno, pcano);	}}void __initwildfire_hardware_probe(void){	unsigned long temp;	unsigned int hard_qbb, soft_qbb;	wildfire_fast_qsd *fast = WILDFIRE_fast_qsd();	wildfire_qsd *qsd;	wildfire_qsa *qsa;	wildfire_iop *iop;	wildfire_gp *gp;	wildfire_ne *ne;	wildfire_fe *fe;	int i;	temp = fast->qsd_whami.csr;#if 0	printk(KERN_ERR "fast QSD_WHAMI at base %p is 0x%lx\n", fast, temp);#endif	hard_qbb = (temp >> 8) & 7;	soft_qbb = (temp >> 4) & 7;	/* Init the HW configuration variables. */	wildfire_hard_qbb_mask = (1 << hard_qbb);	wildfire_soft_qbb_mask = (1 << soft_qbb);	wildfire_gp_mask = 0;	wildfire_hs_mask = 0;	wildfire_iop_mask = 0;	wildfire_ior_mask = 0;	wildfire_pca_mask = 0;	wildfire_cpu_mask = 0;	wildfire_mem_mask = 0;	memset(wildfire_hard_qbb_map, QBB_MAP_EMPTY, WILDFIRE_MAX_QBB);	memset(wildfire_soft_qbb_map, QBB_MAP_EMPTY, WILDFIRE_MAX_QBB);	/* First, determine which QBBs are present. */	qsa = WILDFIRE_qsa(soft_qbb);	temp = qsa->qsa_qbb_id.csr;#if 0	printk(KERN_ERR "QSA_QBB_ID at base %p is 0x%lx\n", qsa, temp);#endif	if (temp & 0x40) /* Is there an HS? */		wildfire_hs_mask = 1;	if (temp & 0x20) { /* Is there a GP? */		gp = WILDFIRE_gp(soft_qbb);		temp = 0;		for (i = 0; i < 4; i++) {			temp |= gp->gpa_qbb_map[i].csr << (i * 8);#if 0			printk(KERN_ERR "GPA_QBB_MAP[%d] at base %p is 0x%lx\n",			       i, gp, temp);#endif		}		for (hard_qbb = 0; hard_qbb < WILDFIRE_MAX_QBB; hard_qbb++) {			if (temp & 8) { /* Is there a QBB? */				soft_qbb = temp & 7;				wildfire_hard_qbb_mask |= (1 << hard_qbb);				wildfire_soft_qbb_mask |= (1 << soft_qbb);			}			temp >>= 4;		}		wildfire_gp_mask = wildfire_soft_qbb_mask;        }	/* Next determine each QBBs resources. */	for (soft_qbb = 0; soft_qbb < WILDFIRE_MAX_QBB; soft_qbb++) {	    if (WILDFIRE_QBB_EXISTS(soft_qbb)) {	        qsd = WILDFIRE_qsd(soft_qbb);		temp = qsd->qsd_whami.csr;#if 0	printk(KERN_ERR "QSD_WHAMI at base %p is 0x%lx\n", qsd, temp);#endif		hard_qbb = (temp >> 8) & 7;		wildfire_hard_qbb_map[hard_qbb] = soft_qbb;		wildfire_soft_qbb_map[soft_qbb] = hard_qbb;		qsa = WILDFIRE_qsa(soft_qbb);		temp = qsa->qsa_qbb_pop[0].csr;#if 0	printk(KERN_ERR "QSA_QBB_POP_0 at base %p is 0x%lx\n", qsa, temp);#endif		wildfire_cpu_mask |= ((temp >> 0) & 0xf) << (soft_qbb << 2);		wildfire_mem_mask |= ((temp >> 4) & 0xf) << (soft_qbb << 2);		temp = qsa->qsa_qbb_pop[1].csr;#if 0	printk(KERN_ERR "QSA_QBB_POP_1 at base %p is 0x%lx\n", qsa, temp);#endif		wildfire_iop_mask |= (1 << soft_qbb);		wildfire_ior_mask |= ((temp >> 4) & 0xf) << (soft_qbb << 2);		temp = qsa->qsa_qbb_id.csr;#if 0	printk(KERN_ERR "QSA_QBB_ID at %p is 0x%lx\n", qsa, temp);#endif		if (temp & 0x20)		    wildfire_gp_mask |= (1 << soft_qbb);		/* Probe for PCA existence here. */		for (i = 0; i < WILDFIRE_PCA_PER_QBB; i++) {		    iop = WILDFIRE_iop(soft_qbb);		    ne = WILDFIRE_ne(soft_qbb, i);		    fe = WILDFIRE_fe(soft_qbb, i);		    if ((iop->iop_hose[i].init.csr & 1) == 1 &&			((ne->ne_what_am_i.csr & 0xf00000300UL) == 0x100000300UL) &&			((fe->fe_what_am_i.csr & 0xf00000300UL) == 0x100000200UL))		    {		        wildfire_pca_mask |= 1 << ((soft_qbb << 2) + i);		    }		}	    }	}#if DEBUG_DUMP_CONFIG	wildfire_dump_hardware_config();#endif}void __initwildfire_init_arch(void){	int qbbno;	/* With multiple PCI buses, we play with I/O as physical addrs.  */	ioport_resource.end = ~0UL;	/* Probe the hardware for info about configuration. */	wildfire_hardware_probe();	/* Now init all the found QBBs. */	for (qbbno = 0; qbbno < WILDFIRE_MAX_QBB; qbbno++) {		wildfire_init_qbb(qbbno);	}	/* Normal direct PCI DMA mapping. */ 	__direct_map_base = 0x40000000UL;	__direct_map_size = 0x80000000UL;}voidwildfire_machine_check(unsigned long vector, unsigned long la_ptr){	mb();	mb();  /* magic */	draina();	/* FIXME: clear pci errors */	wrmces(0x7);	mb();	process_mcheck_info(vector, la_ptr, "WILDFIRE",			    mcheck_expected(smp_processor_id()));}voidwildfire_kill_arch(int mode){}voidwildfire_pci_tbi(struct pci_controller *hose, dma_addr_t start, dma_addr_t end){	int qbbno = hose->index >> 3;	int hoseno = hose->index & 7;	wildfire_pci *pci = WILDFIRE_pci(qbbno, hoseno);	mb();	pci->pci_flush_tlb.csr; /* reading does the trick */}static intmk_conf_addr(struct pci_bus *pbus, unsigned int device_fn, int where,	     unsigned long *pci_addr, unsigned char *type1){	struct pci_controller *hose = pbus->sysdata;	unsigned long addr;	u8 bus = pbus->number;	DBG_CFG(("mk_conf_addr(bus=%d ,device_fn=0x%x, where=0x%x, "		 "pci_addr=0x%p, type1=0x%p)\n",		 bus, device_fn, where, pci_addr, type1));	if (!pbus->parent) /* No parent means peer PCI bus. */		bus = 0;	*type1 = (bus != 0);	addr = (bus << 16) | (device_fn << 8) | where;	addr |= hose->config_space_base;			*pci_addr = addr;	DBG_CFG(("mk_conf_addr: returning pci_addr 0x%lx\n", addr));	return 0;}static int wildfire_read_config(struct pci_bus *bus, unsigned int devfn, int where,		     int size, u32 *value){	unsigned long addr;	unsigned char type1;	if (mk_conf_addr(bus, devfn, where, &addr, &type1))		return PCIBIOS_DEVICE_NOT_FOUND;	switch (size) {	case 1:		*value = __kernel_ldbu(*(vucp)addr);		break;	case 2:		*value = __kernel_ldwu(*(vusp)addr);		break;	case 4:		*value = *(vuip)addr;		break;	}	return PCIBIOS_SUCCESSFUL;}static int wildfire_write_config(struct pci_bus *bus, unsigned int devfn, int where,		      int size, u32 value){	unsigned long addr;	unsigned char type1;	if (mk_conf_addr(bus, devfn, where, &addr, &type1))		return PCIBIOS_DEVICE_NOT_FOUND;	switch (size) {	case 1:		__kernel_stb(value, *(vucp)addr);		mb();		__kernel_ldbu(*(vucp)addr);		break;	case 2:		__kernel_stw(value, *(vusp)addr);		mb();		__kernel_ldwu(*(vusp)addr);		break;	case 4:		*(vuip)addr = value;		mb();		*(vuip)addr;		break;	}	return PCIBIOS_SUCCESSFUL;}struct pci_ops wildfire_pci_ops = {	.read =		wildfire_read_config,	.write =	wildfire_write_config,};/* * NUMA Support */int wildfire_pa_to_nid(unsigned long pa){	return pa >> 36;}int wildfire_cpuid_to_nid(int cpuid){	/* assume 4 CPUs per node */	return cpuid >> 2;}unsigned long wildfire_node_mem_start(int nid){	/* 64GB per node */	return (unsigned long)nid * (64UL * 1024 * 1024 * 1024);}unsigned long wildfire_node_mem_size(int nid){	/* 64GB per node */	return 64UL * 1024 * 1024 * 1024;}#if DEBUG_DUMP_REGSstatic void __initwildfire_dump_pci_regs(int qbbno, int hoseno){	wildfire_pci *pci = WILDFIRE_pci(qbbno, hoseno);	int i;	printk(KERN_ERR "PCI registers for QBB %d hose %d (%p)\n",	       qbbno, hoseno, pci);	printk(KERN_ERR " PCI_IO_ADDR_EXT: 0x%16lx\n",	       pci->pci_io_addr_ext.csr);
 |