synchronousMemoryDatabase.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517
  1. /*
  2. * sh7372 processor support - PFC hardware block
  3. *
  4. * Copyright (C) 2010 Kuninori Morimoto <morimoto.kuninori@renesas.com>
  5. *
  6. * Based on
  7. * sh7367 processor support - PFC hardware block
  8. * Copyright (C) 2010 Magnus Damm
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; version 2 of the License.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  22. */
  23. #include <linux/init.h>
  24. #include <linux/kernel.h>
  25. #include <linux/sh_pfc.h>
  26. #include <mach/irqs.h>
  27. #include <mach/sh7372.h>
  28. #define CPU_ALL_PORT(fn, pfx, sfx) \
  29. PORT_10(fn, pfx, sfx), PORT_90(fn, pfx, sfx), \
  30. PORT_10(fn, pfx##10, sfx), PORT_10(fn, pfx##11, sfx), \
  31. PORT_10(fn, pfx##12, sfx), PORT_10(fn, pfx##13, sfx), \
  32. PORT_10(fn, pfx##14, sfx), PORT_10(fn, pfx##15, sfx), \
  33. PORT_10(fn, pfx##16, sfx), PORT_10(fn, pfx##17, sfx), \
  34. PORT_10(fn, pfx##18, sfx), PORT_1(fn, pfx##190, sfx)
  35. enum {
  36. PINMUX_RESERVED = 0,
  37. /* PORT0_DATA -> PORT190_DATA */
  38. PINMUX_DATA_BEGIN,
  39. PORT_ALL(DATA),
  40. PINMUX_DATA_END,
  41. /* PORT0_IN -> PORT190_IN */
  42. PINMUX_INPUT_BEGIN,
  43. PORT_ALL(IN),
  44. PINMUX_INPUT_END,
  45. /* PORT0_IN_PU -> PORT190_IN_PU */
  46. PINMUX_INPUT_PULLUP_BEGIN,
  47. PORT_ALL(IN_PU),
  48. PINMUX_INPUT_PULLUP_END,
  49. /* PORT0_IN_PD -> PORT190_IN_PD */
  50. PINMUX_INPUT_PULLDOWN_BEGIN,
  51. PORT_ALL(IN_PD),
  52. PINMUX_INPUT_PULLDOWN_END,
  53. /* PORT0_OUT -> PORT190_OUT */
  54. PINMUX_OUTPUT_BEGIN,
  55. PORT_ALL(OUT),
  56. PINMUX_OUTPUT_END,
  57. PINMUX_FUNCTION_BEGIN,
  58. PORT_ALL(FN_IN), /* PORT0_FN_IN -> PORT190_FN_IN */
  59. PORT_ALL(FN_OUT), /* PORT0_FN_OUT -> PORT190_FN_OUT */
  60. PORT_ALL(FN0), /* PORT0_FN0 -> PORT190_FN0 */
  61. PORT_ALL(FN1), /* PORT0_FN1 -> PORT190_FN1 */
  62. PORT_ALL(FN2), /* PORT0_FN2 -> PORT190_FN2 */
  63. PORT_ALL(FN3), /* PORT0_FN3 -> PORT190_FN3 */
  64. PORT_ALL(FN4), /* PORT0_FN4 -> PORT190_FN4 */
  65. PORT_ALL(FN5), /* PORT0_FN5 -> PORT190_FN5 */
  66. PORT_ALL(FN6), /* PORT0_FN6 -> PORT190_FN6 */
  67. PORT_ALL(FN7), /* PORT0_FN7 -> PORT190_FN7 */
  68. MSEL1CR_31_0, MSEL1CR_31_1,
  69. MSEL1CR_30_0, MSEL1CR_30_1,
  70. MSEL1CR_29_0, MSEL1CR_29_1,
  71. MSEL1CR_28_0, MSEL1CR_28_1,
  72. MSEL1CR_27_0, MSEL1CR_27_1,
  73. MSEL1CR_26_0, MSEL1CR_26_1,
  74. MSEL1CR_16_0, MSEL1CR_16_1,
  75. MSEL1CR_15_0, MSEL1CR_15_1,
  76. MSEL1CR_14_0, MSEL1CR_14_1,
  77. MSEL1CR_13_0, MSEL1CR_13_1,
  78. MSEL1CR_12_0, MSEL1CR_12_1,
  79. MSEL1CR_9_0, MSEL1CR_9_1,
  80. MSEL1CR_8_0, MSEL1CR_8_1,
  81. MSEL1CR_7_0, MSEL1CR_7_1,
  82. MSEL1CR_6_0, MSEL1CR_6_1,
  83. MSEL1CR_4_0, MSEL1CR_4_1,
  84. MSEL1CR_3_0, MSEL1CR_3_1,
  85. MSEL1CR_2_0, MSEL1CR_2_1,
  86. MSEL1CR_0_0, MSEL1CR_0_1,
  87. MSEL3CR_27_0, MSEL3CR_27_1,
  88. MSEL3CR_26_0, MSEL3CR_26_1,
  89. MSEL3CR_21_0, MSEL3CR_21_1,
  90. MSEL3CR_20_0, MSEL3CR_20_1,
  91. MSEL3CR_15_0, MSEL3CR_15_1,
  92. MSEL3CR_9_0, MSEL3CR_9_1,
  93. MSEL3CR_6_0, MSEL3CR_6_1,
  94. MSEL4CR_19_0, MSEL4CR_19_1,
  95. MSEL4CR_18_0, MSEL4CR_18_1,
  96. MSEL4CR_17_0, MSEL4CR_17_1,
  97. MSEL4CR_16_0, MSEL4CR_16_1,
  98. MSEL4CR_15_0, MSEL4CR_15_1,
  99. MSEL4CR_14_0, MSEL4CR_14_1,
  100. MSEL4CR_10_0, MSEL4CR_10_1,
  101. MSEL4CR_6_0, MSEL4CR_6_1,
  102. MSEL4CR_4_0, MSEL4CR_4_1,
  103. MSEL4CR_1_0, MSEL4CR_1_1,
  104. PINMUX_FUNCTION_END,
  105. PINMUX_MARK_BEGIN,
  106. /* IRQ */
  107. IRQ0_6_MARK, IRQ0_162_MARK, IRQ1_MARK, IRQ2_4_MARK,
  108. IRQ2_5_MARK, IRQ3_8_MARK, IRQ3_16_MARK, IRQ4_17_MARK,
  109. IRQ4_163_MARK, IRQ5_MARK, IRQ6_39_MARK, IRQ6_164_MARK,
  110. IRQ7_40_MARK, IRQ7_167_MARK, IRQ8_41_MARK, IRQ8_168_MARK,
  111. IRQ9_42_MARK, IRQ9_169_MARK, IRQ10_MARK, IRQ11_MARK,
  112. IRQ12_80_MARK, IRQ12_137_MARK, IRQ13_81_MARK, IRQ13_145_MARK,
  113. IRQ14_82_MARK, IRQ14_146_MARK, IRQ15_83_MARK, IRQ15_147_MARK,
  114. IRQ16_84_MARK, IRQ16_170_MARK, IRQ17_MARK, IRQ18_MARK,
  115. IRQ19_MARK, IRQ20_MARK, IRQ21_MARK, IRQ22_MARK,
  116. IRQ23_MARK, IRQ24_MARK, IRQ25_MARK, IRQ26_121_MARK,
  117. IRQ26_172_MARK, IRQ27_122_MARK, IRQ27_180_MARK, IRQ28_123_MARK,
  118. IRQ28_181_MARK, IRQ29_129_MARK, IRQ29_182_MARK, IRQ30_130_MARK,
  119. IRQ30_183_MARK, IRQ31_138_MARK, IRQ31_184_MARK,
  120. /* MSIOF0 */
  121. MSIOF0_TSYNC_MARK, MSIOF0_TSCK_MARK, MSIOF0_RXD_MARK,
  122. MSIOF0_RSCK_MARK, MSIOF0_RSYNC_MARK, MSIOF0_MCK0_MARK,
  123. MSIOF0_MCK1_MARK, MSIOF0_SS1_MARK, MSIOF0_SS2_MARK,
  124. MSIOF0_TXD_MARK,
  125. /* MSIOF1 */
  126. MSIOF1_TSCK_39_MARK, MSIOF1_TSYNC_40_MARK,
  127. MSIOF1_TSCK_88_MARK, MSIOF1_TSYNC_89_MARK,
  128. MSIOF1_TXD_41_MARK, MSIOF1_RXD_42_MARK,
  129. MSIOF1_TXD_90_MARK, MSIOF1_RXD_91_MARK,
  130. MSIOF1_SS1_43_MARK, MSIOF1_SS2_44_MARK,
  131. MSIOF1_SS1_92_MARK, MSIOF1_SS2_93_MARK,
  132. MSIOF1_RSCK_MARK, MSIOF1_RSYNC_MARK,
  133. MSIOF1_MCK0_MARK, MSIOF1_MCK1_MARK,
  134. /* MSIOF2 */
  135. MSIOF2_RSCK_MARK, MSIOF2_RSYNC_MARK, MSIOF2_MCK0_MARK,
  136. MSIOF2_MCK1_MARK, MSIOF2_SS1_MARK, MSIOF2_SS2_MARK,
  137. MSIOF2_TSYNC_MARK, MSIOF2_TSCK_MARK, MSIOF2_RXD_MARK,
  138. MSIOF2_TXD_MARK,
  139. /* BBIF1 */
  140. BBIF1_RXD_MARK, BBIF1_TSYNC_MARK, BBIF1_TSCK_MARK,
  141. BBIF1_TXD_MARK, BBIF1_RSCK_MARK, BBIF1_RSYNC_MARK,
  142. BBIF1_FLOW_MARK, BB_RX_FLOW_N_MARK,
  143. /* BBIF2 */
  144. BBIF2_TSCK1_MARK, BBIF2_TSYNC1_MARK,
  145. BBIF2_TXD1_MARK, BBIF2_RXD_MARK,
  146. /* FSI */
  147. FSIACK_MARK, FSIBCK_MARK, FSIAILR_MARK, FSIAIBT_MARK,
  148. FSIAISLD_MARK, FSIAOMC_MARK, FSIAOLR_MARK, FSIAOBT_MARK,
  149. FSIAOSLD_MARK, FSIASPDIF_11_MARK, FSIASPDIF_15_MARK,
  150. /* FMSI */
  151. FMSOCK_MARK, FMSOOLR_MARK, FMSIOLR_MARK, FMSOOBT_MARK,
  152. FMSIOBT_MARK, FMSOSLD_MARK, FMSOILR_MARK, FMSIILR_MARK,
  153. FMSOIBT_MARK, FMSIIBT_MARK, FMSISLD_MARK, FMSICK_MARK,
  154. /* SCIFA0 */
  155. SCIFA0_TXD_MARK, SCIFA0_RXD_MARK, SCIFA0_SCK_MARK,
  156. SCIFA0_RTS_MARK, SCIFA0_CTS_MARK,
  157. /* SCIFA1 */
  158. SCIFA1_TXD_MARK, SCIFA1_RXD_MARK, SCIFA1_SCK_MARK,
  159. SCIFA1_RTS_MARK, SCIFA1_CTS_MARK,
  160. /* SCIFA2 */
  161. SCIFA2_CTS1_MARK, SCIFA2_RTS1_MARK, SCIFA2_TXD1_MARK,
  162. SCIFA2_RXD1_MARK, SCIFA2_SCK1_MARK,
  163. /* SCIFA3 */
  164. SCIFA3_CTS_43_MARK, SCIFA3_CTS_140_MARK, SCIFA3_RTS_44_MARK,
  165. SCIFA3_RTS_141_MARK, SCIFA3_SCK_MARK, SCIFA3_TXD_MARK,
  166. SCIFA3_RXD_MARK,
  167. /* SCIFA4 */
  168. SCIFA4_RXD_MARK, SCIFA4_TXD_MARK,
  169. /* SCIFA5 */
  170. SCIFA5_RXD_MARK, SCIFA5_TXD_MARK,
  171. /* SCIFB */
  172. SCIFB_SCK_MARK, SCIFB_RTS_MARK, SCIFB_CTS_MARK,
  173. SCIFB_TXD_MARK, SCIFB_RXD_MARK,
  174. /* CEU */
  175. VIO_HD_MARK, VIO_CKO1_MARK, VIO_CKO2_MARK, VIO_VD_MARK,
  176. VIO_CLK_MARK, VIO_FIELD_MARK, VIO_CKO_MARK,
  177. VIO_D0_MARK, VIO_D1_MARK, VIO_D2_MARK, VIO_D3_MARK,
  178. VIO_D4_MARK, VIO_D5_MARK, VIO_D6_MARK, VIO_D7_MARK,
  179. VIO_D8_MARK, VIO_D9_MARK, VIO_D10_MARK, VIO_D11_MARK,
  180. VIO_D12_MARK, VIO_D13_MARK, VIO_D14_MARK, VIO_D15_MARK,
  181. /* USB0 */
  182. IDIN_0_MARK, EXTLP_0_MARK, OVCN2_0_MARK, PWEN_0_MARK,
  183. OVCN_0_MARK, VBUS0_0_MARK,
  184. /* USB1 */
  185. IDIN_1_18_MARK, IDIN_1_113_MARK,
  186. PWEN_1_115_MARK, PWEN_1_138_MARK,
  187. OVCN_1_114_MARK, OVCN_1_162_MARK,
  188. EXTLP_1_MARK, OVCN2_1_MARK,
  189. VBUS0_1_MARK,
  190. /* GPIO */
  191. GPI0_MARK, GPI1_MARK, GPO0_MARK, GPO1_MARK,
  192. /* BSC */
  193. BS_MARK, WE1_MARK,
  194. CKO_MARK, WAIT_MARK, RDWR_MARK,
  195. A0_MARK, A1_MARK, A2_MARK, A3_MARK,
  196. A6_MARK, A7_MARK, A8_MARK, A9_MARK,
  197. A10_MARK, A11_MARK, A12_MARK, A13_MARK,
  198. A14_MARK, A15_MARK, A16_MARK, A17_MARK,
  199. A18_MARK, A19_MARK, A20_MARK, A21_MARK,
  200. A22_MARK, A23_MARK, A24_MARK, A25_MARK,
  201. A26_MARK,
  202. CS0_MARK, CS2_MARK, CS4_MARK,
  203. CS5A_MARK, CS5B_MARK, CS6A_MARK,
  204. /* BSC/FLCTL */
  205. RD_FSC_MARK, WE0_FWE_MARK, A4_FOE_MARK, A5_FCDE_MARK,
  206. D0_NAF0_MARK, D1_NAF1_MARK, D2_NAF2_MARK, D3_NAF3_MARK,
  207. D4_NAF4_MARK, D5_NAF5_MARK, D6_NAF6_MARK, D7_NAF7_MARK,
  208. D8_NAF8_MARK, D9_NAF9_MARK, D10_NAF10_MARK, D11_NAF11_MARK,
  209. D12_NAF12_MARK, D13_NAF13_MARK, D14_NAF14_MARK, D15_NAF15_MARK,
  210. /* MMCIF(1) */
  211. MMCD0_0_MARK, MMCD0_1_MARK, MMCD0_2_MARK, MMCD0_3_MARK,
  212. MMCD0_4_MARK, MMCD0_5_MARK, MMCD0_6_MARK, MMCD0_7_MARK,
  213. MMCCMD0_MARK, MMCCLK0_MARK,
  214. /* MMCIF(2) */
  215. MMCD1_0_MARK, MMCD1_1_MARK, MMCD1_2_MARK, MMCD1_3_MARK,
  216. MMCD1_4_MARK, MMCD1_5_MARK, MMCD1_6_MARK, MMCD1_7_MARK,
  217. MMCCLK1_MARK, MMCCMD1_MARK,
  218. /* SPU2 */
  219. VINT_I_MARK,
  220. /* FLCTL */
  221. FCE1_MARK, FCE0_MARK, FRB_MARK,
  222. /* HSI */
  223. GP_RX_FLAG_MARK, GP_RX_DATA_MARK, GP_TX_READY_MARK,
  224. GP_RX_WAKE_MARK, MP_TX_FLAG_MARK, MP_TX_DATA_MARK,
  225. MP_RX_READY_MARK, MP_TX_WAKE_MARK,
  226. /* MFI */
  227. MFIv6_MARK,
  228. MFIv4_MARK,
  229. MEMC_CS0_MARK, MEMC_BUSCLK_MEMC_A0_MARK,
  230. MEMC_CS1_MEMC_A1_MARK, MEMC_ADV_MEMC_DREQ0_MARK,
  231. MEMC_WAIT_MEMC_DREQ1_MARK, MEMC_NOE_MARK,
  232. MEMC_NWE_MARK, MEMC_INT_MARK,
  233. MEMC_AD0_MARK, MEMC_AD1_MARK, MEMC_AD2_MARK,
  234. MEMC_AD3_MARK, MEMC_AD4_MARK, MEMC_AD5_MARK,
  235. MEMC_AD6_MARK, MEMC_AD7_MARK, MEMC_AD8_MARK,
  236. MEMC_AD9_MARK, MEMC_AD10_MARK, MEMC_AD11_MARK,
  237. MEMC_AD12_MARK, MEMC_AD13_MARK, MEMC_AD14_MARK,
  238. MEMC_AD15_MARK,
  239. /* SIM */
  240. SIM_RST_MARK, SIM_CLK_MARK, SIM_D_MARK,
  241. /* TPU */
  242. TPU0TO0_MARK, TPU0TO1_MARK,
  243. TPU0TO2_93_MARK, TPU0TO2_99_MARK,
  244. TPU0TO3_MARK,
  245. /* I2C2 */
  246. I2C_SCL2_MARK, I2C_SDA2_MARK,
  247. /* I2C3(1) */
  248. I2C_SCL3_MARK, I2C_SDA3_MARK,
  249. /* I2C3(2) */
  250. I2C_SCL3S_MARK, I2C_SDA3S_MARK,
  251. /* I2C4(2) */
  252. I2C_SCL4_MARK, I2C_SDA4_MARK,
  253. /* I2C4(2) */
  254. I2C_SCL4S_MARK, I2C_SDA4S_MARK,
  255. /* KEYSC */
  256. KEYOUT0_MARK, KEYIN0_121_MARK, KEYIN0_136_MARK,
  257. KEYOUT1_MARK, KEYIN1_122_MARK, KEYIN1_135_MARK,
  258. KEYOUT2_MARK, KEYIN2_123_MARK, KEYIN2_134_MARK,
  259. KEYOUT3_MARK, KEYIN3_124_MARK, KEYIN3_133_MARK,
  260. KEYOUT4_MARK, KEYIN4_MARK,
  261. KEYOUT5_MARK, KEYIN5_MARK,
  262. KEYOUT6_MARK, KEYIN6_MARK,
  263. KEYOUT7_MARK, KEYIN7_MARK,
  264. /* LCDC */
  265. LCDC0_SELECT_MARK,
  266. LCDC1_SELECT_MARK,
  267. LCDHSYN_MARK, LCDCS_MARK, LCDVSYN_MARK, LCDDCK_MARK,
  268. LCDWR_MARK, LCDRD_MARK, LCDDISP_MARK, LCDRS_MARK,
  269. LCDLCLK_MARK, LCDDON_MARK,
  270. LCDD0_MARK, LCDD1_MARK, LCDD2_MARK, LCDD3_MARK,
  271. LCDD4_MARK, LCDD5_MARK, LCDD6_MARK, LCDD7_MARK,
  272. LCDD8_MARK, LCDD9_MARK, LCDD10_MARK, LCDD11_MARK,
  273. LCDD12_MARK, LCDD13_MARK, LCDD14_MARK, LCDD15_MARK,
  274. LCDD16_MARK, LCDD17_MARK, LCDD18_MARK, LCDD19_MARK,
  275. LCDD20_MARK, LCDD21_MARK, LCDD22_MARK, LCDD23_MARK,
  276. /* IRDA */
  277. IRDA_OUT_MARK, IRDA_IN_MARK, IRDA_FIRSEL_MARK,
  278. IROUT_139_MARK, IROUT_140_MARK,
  279. /* TSIF1 */
  280. TS0_1SELECT_MARK,
  281. TS0_2SELECT_MARK,
  282. TS1_1SELECT_MARK,
  283. TS1_2SELECT_MARK,
  284. TS_SPSYNC1_MARK, TS_SDAT1_MARK,
  285. TS_SDEN1_MARK, TS_SCK1_MARK,
  286. /* TSIF2 */
  287. TS_SPSYNC2_MARK, TS_SDAT2_MARK,
  288. TS_SDEN2_MARK, TS_SCK2_MARK,
  289. /* HDMI */
  290. HDMI_HPD_MARK, HDMI_CEC_MARK,
  291. /* SDHI0 */
  292. SDHICLK0_MARK, SDHICD0_MARK,
  293. SDHICMD0_MARK, SDHIWP0_MARK,
  294. SDHID0_0_MARK, SDHID0_1_MARK,
  295. SDHID0_2_MARK, SDHID0_3_MARK,
  296. /* SDHI1 */
  297. SDHICLK1_MARK, SDHICMD1_MARK, SDHID1_0_MARK,
  298. SDHID1_1_MARK, SDHID1_2_MARK, SDHID1_3_MARK,
  299. /* SDHI2 */
  300. SDHICLK2_MARK, SDHICMD2_MARK, SDHID2_0_MARK,
  301. SDHID2_1_MARK, SDHID2_2_MARK, SDHID2_3_MARK,
  302. /* SDENC */
  303. SDENC_CPG_MARK,
  304. SDENC_DV_CLKI_MARK,
  305. PINMUX_MARK_END,
  306. };
  307. static pinmux_enum_t pinmux_data[] = {
  308. /* specify valid pin states for each pin in GPIO mode */
  309. PORT_DATA_IO_PD(0), PORT_DATA_IO_PD(1),
  310. PORT_DATA_O(2), PORT_DATA_I_PD(3),
  311. PORT_DATA_I_PD(4), PORT_DATA_I_PD(5),
  312. PORT_DATA_IO_PU_PD(6), PORT_DATA_I_PD(7),
  313. PORT_DATA_IO_PD(8), PORT_DATA_O(9),
  314. PORT_DATA_O(10), PORT_DATA_O(11),
  315. PORT_DATA_IO_PU_PD(12), PORT_DATA_IO_PD(13),
  316. PORT_DATA_IO_PD(14), PORT_DATA_O(15),
  317. PORT_DATA_IO_PD(16), PORT_DATA_IO_PD(17),
  318. PORT_DATA_I_PD(18), PORT_DATA_IO(19),
  319. PORT_DATA_IO(20), PORT_DATA_IO(21),
  320. PORT_DATA_IO(22), PORT_DATA_IO(23),
  321. PORT_DATA_IO(24), PORT_DATA_IO(25),
  322. PORT_DATA_IO(26), PORT_DATA_IO(27),
  323. PORT_DATA_IO(28), PORT_DATA_IO(29),
  324. PORT_DATA_IO(30), PORT_DATA_IO(31),
  325. PORT_DATA_IO(32), PORT_DATA_IO(33),
  326. PORT_DATA_IO(34), PORT_DATA_IO(35),
  327. PORT_DATA_IO(36), PORT_DATA_IO(37),
  328. PORT_DATA_IO(38), PORT_DATA_IO(39),
  329. PORT_DATA_IO(40), PORT_DATA_IO(41),
  330. PORT_DATA_IO(42), PORT_DATA_IO(43),
  331. PORT_DATA_IO(44), PORT_DATA_IO(45),
  332. PORT_DATA_IO_PU(46), PORT_DATA_IO_PU(47),
  333. PORT_DATA_IO_PU(48), PORT_DATA_IO_PU(49),
  334. PORT_DATA_IO_PU(50), PORT_DATA_IO_PU(51),
  335. PORT_DATA_IO_PU(52), PORT_DATA_IO_PU(53),
  336. PORT_DATA_IO_PU(54), PORT_DATA_IO_PU(55),
  337. PORT_DATA_IO_PU(56), PORT_DATA_IO_PU(57),
  338. PORT_DATA_IO_PU(58), PORT_DATA_IO_PU(59),
  339. PORT_DATA_IO_PU(60), PORT_DATA_IO_PU(61),
  340. PORT_DATA_IO(62), PORT_DATA_O(63),
  341. PORT_DATA_O(64), PORT_DATA_IO_PU(65),
  342. PORT_DATA_O(66), PORT_DATA_IO_PU(67), /*66?*/
  343. PORT_DATA_O(68), PORT_DATA_IO(69),
  344. PORT_DATA_IO(70), PORT_DATA_IO(71),
  345. PORT_DATA_O(72), PORT_DATA_I_PU(73),
  346. PORT_DATA_I_PU_PD(74), PORT_DATA_IO_PU_PD(75),
  347. PORT_DATA_IO_PU_PD(76), PORT_DATA_IO_PU_PD(77),
  348. PORT_DATA_IO_PU_PD(78), PORT_DATA_IO_PU_PD(79),
  349. PORT_DATA_IO_PU_PD(80), PORT_DATA_IO_PU_PD(81),
  350. PORT_DATA_IO_PU_PD(82), PORT_DATA_IO_PU_PD(83),
  351. PORT_DATA_IO_PU_PD(84), PORT_DATA_IO_PU_PD(85),
  352. PORT_DATA_IO_PU_PD(86), PORT_DATA_IO_PU_PD(87),
  353. PORT_DATA_IO_PU_PD(88), PORT_DATA_IO_PU_PD(89),
  354. PORT_DATA_IO_PU_PD(90), PORT_DATA_IO_PU_PD(91),
  355. PORT_DATA_IO_PU_PD(92), PORT_DATA_IO_PU_PD(93),
  356. PORT_DATA_IO_PU_PD(94), PORT_DATA_IO_PU_PD(95),
  357. PORT_DATA_IO_PU(96), PORT_DATA_IO_PU_PD(97),
  358. PORT_DATA_IO_PU_PD(98), PORT_DATA_O(99), /*99?*/
  359. PORT_DATA_IO_PD(100), PORT_DATA_IO_PD(101),
  360. PORT_DATA_IO_PD(102), PORT_DATA_IO_PD(103),
  361. PORT_DATA_IO_PD(104), PORT_DATA_IO_PD(105),
  362. PORT_DATA_IO_PU(106), PORT_DATA_IO_PU(107),
  363. PORT_DATA_IO_PU(108), PORT_DATA_IO_PU(109),
  364. PORT_DATA_IO_PU(110), PORT_DATA_IO_PU(111),
  365. PORT_DATA_IO_PD(112), PORT_DATA_IO_PD(113),
  366. PORT_DATA_IO_PU(114), PORT_DATA_IO_PU(115),
  367. PORT_DATA_IO_PU(116), PORT_DATA_IO_PU(117),
  368. PORT_DATA_IO_PU(118), PORT_DATA_IO_PU(119),
  369. PORT_DATA_IO_PU(120), PORT_DATA_IO_PD(121),
  370. PORT_DATA_IO_PD(122), PORT_DATA_IO_PD(123),
  371. PORT_DATA_IO_PD(124), PORT_DATA_IO_PD(125),
  372. PORT_DATA_IO_PD(126), PORT_DATA_IO_PD(127),
  373. PORT_DATA_IO_PD(128), PORT_DATA_IO_PU_PD(129),
  374. PORT_DATA_IO_PU_PD(130), PORT_DATA_IO_PU_PD(131),
  375. PORT_DATA_IO_PU_PD(132), PORT_DATA_IO_PU_PD(133),
  376. PORT_DATA_IO_PU_PD(134), PORT_DATA_IO_PU_PD(135),
  377. PORT_DATA_IO_PD(136), PORT_DATA_IO_PD(137),
  378. PORT_DATA_IO_PD(138), PORT_DATA_IO_PD(139),
  379. PORT_DATA_IO_PD(140), PORT_DATA_IO_PD(141),
  380. PORT_DATA_IO_PD(142), PORT_DATA_IO_PU_PD(143),
  381. PORT_DATA_IO_PD(144), PORT_DATA_IO_PD(145),
  382. PORT_DATA_IO_PD(146), PORT_DATA_IO_PD(147),
  383. PORT_DATA_IO_PD(148), PORT_DATA_IO_PD(149),
  384. PORT_DATA_IO_PD(150), PORT_DATA_IO_PD(151),
  385. PORT_DATA_IO_PU_PD(152), PORT_DATA_I_PD(153),
  386. PORT_DATA_IO_PU_PD(154), PORT_DATA_I_PD(155),
  387. PORT_DATA_IO_PD(156), PORT_DATA_IO_PD(157),
  388. PORT_DATA_I_PD(158), PORT_DATA_IO_PD(159),
  389. PORT_DATA_O(160), PORT_DATA_IO_PD(161),
  390. PORT_DATA_IO_PD(162), PORT_DATA_IO_PD(163),
  391. PORT_DATA_I_PD(164), PORT_DATA_IO_PD(165),
  392. PORT_DATA_I_PD(166), PORT_DATA_I_PD(167),
  393. PORT_DATA_I_PD(168), PORT_DATA_I_PD(169),
  394. PORT_DATA_I_PD(170), PORT_DATA_O(171),
  395. PORT_DATA_IO_PU_PD(172), PORT_DATA_IO_PU_PD(173),
  396. PORT_DATA_IO_PU_PD(174), PORT_DATA_IO_PU_PD(175),
  397. PORT_DATA_IO_PU_PD(176), PORT_DATA_IO_PU_PD(177),
  398. PORT_DATA_IO_PU_PD(178), PORT_DATA_O(179),
  399. PORT_DATA_IO_PU_PD(180), PORT_DATA_IO_PU_PD(181),
  400. PORT_DATA_IO_PU_PD(182), PORT_DATA_IO_PU_PD(183),
  401. PORT_DATA_IO_PU_PD(184), PORT_DATA_O(185),
  402. PORT_DATA_IO_PU_PD(186), PORT_DATA_IO_PU_PD(187),
  403. PORT_DATA_IO_PU_PD(188), PORT_DATA_IO_PU_PD(189),
  404. PORT_DATA_IO_PU_PD(190),
  405. /* IRQ */
  406. PINMUX_DATA(IRQ0_6_MARK, PORT6_FN0, MSEL1CR_0_0),
  407. PINMUX_DATA(IRQ0_162_MARK, PORT162_FN0, MSEL1CR_0_1),
  408. PINMUX_DATA(IRQ1_MARK, PORT12_FN0),
  409. PINMUX_DATA(IRQ2_4_MARK, PORT4_FN0, MSEL1CR_2_0),
  410. PINMUX_DATA(IRQ2_5_MARK, PORT5_FN0, MSEL1CR_2_1),
  411. PINMUX_DATA(IRQ3_8_MARK, PORT8_FN0, MSEL1CR_3_0),
  412. PINMUX_DATA(IRQ3_16_MARK, PORT16_FN0, MSEL1CR_3_1),
  413. PINMUX_DATA(IRQ4_17_MARK, PORT17_FN0, MSEL1CR_4_0),
  414. PINMUX_DATA(IRQ4_163_MARK, PORT163_FN0, MSEL1CR_4_1),
  415. PINMUX_DATA(IRQ5_MARK, PORT18_FN0),
  416. PINMUX_DATA(IRQ6_39_MARK, PORT39_FN0, MSEL1CR_6_0),
  417. PINMUX_DATA(IRQ6_164_MARK, PORT164_FN0, MSEL1CR_6_1),
  418. PINMUX_DATA(IRQ7_40_MARK, PORT40_FN0, MSEL1CR_7_1),
  419. PINMUX_DATA(IRQ7_167_MARK, PORT167_FN0, MSEL1CR_7_0),
  420. PINMUX_DATA(IRQ8_41_MARK, PORT41_FN0, MSEL1CR_8_1),
  421. PINMUX_DATA(IRQ8_168_MARK, PORT168_FN0, MSEL1CR_8_0),
  422. PINMUX_DATA(IRQ9_42_MARK, PORT42_FN0, MSEL1CR_9_0),
  423. PINMUX_DATA(IRQ9_169_MARK, PORT169_FN0, MSEL1CR_9_1),
  424. PINMUX_DATA(IRQ10_MARK, PORT65_FN0, MSEL1CR_9_1),
  425. PINMUX_DATA(IRQ11_MARK, PORT67_FN0),
  426. PINMUX_DATA(IRQ12_80_MARK, PORT80_FN0, MSEL1CR_12_0),
  427. PINMUX_DATA(IRQ12_137_MARK, PORT137_FN0, MSEL1CR_12_1),
  428. PINMUX_DATA(IRQ13_81_MARK, PORT81_FN0, MSEL1CR_13_0),
  429. PINMUX_DATA(IRQ13_145_MARK, PORT145_FN0, MSEL1CR_13_1),
  430. PINMUX_DATA(IRQ14_82_MARK, PORT82_FN0, MSEL1CR_14_0),
  431. PINMUX_DATA(IRQ14_146_MARK, PORT146_FN0, MSEL1CR_14_1),
  432. PINMUX_DATA(IRQ15_83_MARK, PORT83_FN0, MSEL1CR_15_0),