| 123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939 | /* * omap_hwmod_3xxx_data.c - hardware modules present on the OMAP3xxx chips * * Copyright (C) 2009-2011 Nokia Corporation * Copyright (C) 2012 Texas Instruments, Inc. * Paul Walmsley * * This program is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License version 2 as * published by the Free Software Foundation. * * The data in this file should be completely autogeneratable from * the TI hardware database or other technical documentation. * * XXX these should be marked initdata for multi-OMAP kernels */#include <linux/i2c-omap.h>#include <linux/power/smartreflex.h>#include <linux/platform_data/gpio-omap.h>#include <linux/omap-dma.h>#include "l3_3xxx.h"#include "l4_3xxx.h"#include <linux/platform_data/asoc-ti-mcbsp.h>#include <linux/platform_data/spi-omap2-mcspi.h>#include <linux/platform_data/iommu-omap.h>#include <plat/dmtimer.h>#include "am35xx.h"#include "soc.h"#include "omap_hwmod.h"#include "omap_hwmod_common_data.h"#include "prm-regbits-34xx.h"#include "cm-regbits-34xx.h"#include "dma.h"#include "i2c.h"#include "mmc.h"#include "wd_timer.h"#include "serial.h"/* * OMAP3xxx hardware module integration data * * All of the data in this section should be autogeneratable from the * TI hardware database or other technical documentation.  Data that * is driver-specific or driver-kernel integration-specific belongs * elsewhere. *//* * IP blocks *//* L3 */static struct omap_hwmod_irq_info omap3xxx_l3_main_irqs[] = {	{ .irq = 9 + OMAP_INTC_START, },	{ .irq = 10 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod omap3xxx_l3_main_hwmod = {	.name		= "l3_main",	.class		= &l3_hwmod_class,	.mpu_irqs	= omap3xxx_l3_main_irqs,	.flags		= HWMOD_NO_IDLEST,};/* L4 CORE */static struct omap_hwmod omap3xxx_l4_core_hwmod = {	.name		= "l4_core",	.class		= &l4_hwmod_class,	.flags		= HWMOD_NO_IDLEST,};/* L4 PER */static struct omap_hwmod omap3xxx_l4_per_hwmod = {	.name		= "l4_per",	.class		= &l4_hwmod_class,	.flags		= HWMOD_NO_IDLEST,};/* L4 WKUP */static struct omap_hwmod omap3xxx_l4_wkup_hwmod = {	.name		= "l4_wkup",	.class		= &l4_hwmod_class,	.flags		= HWMOD_NO_IDLEST,};/* L4 SEC */static struct omap_hwmod omap3xxx_l4_sec_hwmod = {	.name		= "l4_sec",	.class		= &l4_hwmod_class,	.flags		= HWMOD_NO_IDLEST,};/* MPU */static struct omap_hwmod_irq_info omap3xxx_mpu_irqs[] = {	{ .name = "pmu", .irq = 3 + OMAP_INTC_START },	{ .irq = -1 }};static struct omap_hwmod omap3xxx_mpu_hwmod = {	.name		= "mpu",	.mpu_irqs	= omap3xxx_mpu_irqs,	.class		= &mpu_hwmod_class,	.main_clk	= "arm_fck",};/* IVA2 (IVA2) */static struct omap_hwmod_rst_info omap3xxx_iva_resets[] = {	{ .name = "logic", .rst_shift = 0, .st_shift = 8 },	{ .name = "seq0", .rst_shift = 1, .st_shift = 9 },	{ .name = "seq1", .rst_shift = 2, .st_shift = 10 },};static struct omap_hwmod omap3xxx_iva_hwmod = {	.name		= "iva",	.class		= &iva_hwmod_class,	.clkdm_name	= "iva2_clkdm",	.rst_lines	= omap3xxx_iva_resets,	.rst_lines_cnt	= ARRAY_SIZE(omap3xxx_iva_resets),	.main_clk	= "iva2_ck",	.prcm = {		.omap2 = {			.module_offs = OMAP3430_IVA2_MOD,			.prcm_reg_id = 1,			.module_bit = OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_SHIFT,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_IVA2_SHIFT,		}	},};/* * 'debugss' class * debug and emulation sub system */static struct omap_hwmod_class omap3xxx_debugss_hwmod_class = {	.name	= "debugss",};/* debugss */static struct omap_hwmod omap3xxx_debugss_hwmod = {	.name		= "debugss",	.class		= &omap3xxx_debugss_hwmod_class,	.clkdm_name	= "emu_clkdm",	.main_clk	= "emu_src_ck",	.flags		= HWMOD_NO_IDLEST,};/* timer class */static struct omap_hwmod_class_sysconfig omap3xxx_timer_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0010,	.syss_offs	= 0x0014,	.sysc_flags	= (SYSC_HAS_SIDLEMODE | SYSC_HAS_CLOCKACTIVITY |			   SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |			   SYSC_HAS_EMUFREE | SYSC_HAS_AUTOIDLE |			   SYSS_HAS_RESET_STATUS),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),	.clockact	= CLOCKACT_TEST_ICLK,	.sysc_fields	= &omap_hwmod_sysc_type1,};static struct omap_hwmod_class omap3xxx_timer_hwmod_class = {	.name = "timer",	.sysc = &omap3xxx_timer_sysc,};/* secure timers dev attribute */static struct omap_timer_capability_dev_attr capability_secure_dev_attr = {	.timer_capability	= OMAP_TIMER_ALWON | OMAP_TIMER_SECURE,};/* always-on timers dev attribute */static struct omap_timer_capability_dev_attr capability_alwon_dev_attr = {	.timer_capability	= OMAP_TIMER_ALWON,};/* pwm timers dev attribute */static struct omap_timer_capability_dev_attr capability_pwm_dev_attr = {	.timer_capability	= OMAP_TIMER_HAS_PWM,};/* timers with DSP interrupt dev attribute */static struct omap_timer_capability_dev_attr capability_dsp_dev_attr = {	.timer_capability       = OMAP_TIMER_HAS_DSP_IRQ,};/* pwm timers with DSP interrupt dev attribute */static struct omap_timer_capability_dev_attr capability_dsp_pwm_dev_attr = {	.timer_capability       = OMAP_TIMER_HAS_DSP_IRQ | OMAP_TIMER_HAS_PWM,};/* timer1 */static struct omap_hwmod omap3xxx_timer1_hwmod = {	.name		= "timer1",	.mpu_irqs	= omap2_timer1_mpu_irqs,	.main_clk	= "gpt1_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_GPT1_SHIFT,			.module_offs = WKUP_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_GPT1_SHIFT,		},	},	.dev_attr	= &capability_alwon_dev_attr,	.class		= &omap3xxx_timer_hwmod_class,	.flags		= HWMOD_SET_DEFAULT_CLOCKACT,};/* timer2 */static struct omap_hwmod omap3xxx_timer2_hwmod = {	.name		= "timer2",	.mpu_irqs	= omap2_timer2_mpu_irqs,	.main_clk	= "gpt2_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_GPT2_SHIFT,			.module_offs = OMAP3430_PER_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_GPT2_SHIFT,		},	},	.class		= &omap3xxx_timer_hwmod_class,	.flags		= HWMOD_SET_DEFAULT_CLOCKACT,};/* timer3 */static struct omap_hwmod omap3xxx_timer3_hwmod = {	.name		= "timer3",	.mpu_irqs	= omap2_timer3_mpu_irqs,	.main_clk	= "gpt3_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_GPT3_SHIFT,			.module_offs = OMAP3430_PER_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_GPT3_SHIFT,		},	},	.class		= &omap3xxx_timer_hwmod_class,	.flags		= HWMOD_SET_DEFAULT_CLOCKACT,};/* timer4 */static struct omap_hwmod omap3xxx_timer4_hwmod = {	.name		= "timer4",	.mpu_irqs	= omap2_timer4_mpu_irqs,	.main_clk	= "gpt4_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_GPT4_SHIFT,			.module_offs = OMAP3430_PER_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_GPT4_SHIFT,		},	},	.class		= &omap3xxx_timer_hwmod_class,	.flags		= HWMOD_SET_DEFAULT_CLOCKACT,};/* timer5 */static struct omap_hwmod omap3xxx_timer5_hwmod = {	.name		= "timer5",	.mpu_irqs	= omap2_timer5_mpu_irqs,	.main_clk	= "gpt5_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_GPT5_SHIFT,			.module_offs = OMAP3430_PER_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_GPT5_SHIFT,		},	},	.dev_attr	= &capability_dsp_dev_attr,	.class		= &omap3xxx_timer_hwmod_class,	.flags		= HWMOD_SET_DEFAULT_CLOCKACT,};/* timer6 */static struct omap_hwmod omap3xxx_timer6_hwmod = {	.name		= "timer6",	.mpu_irqs	= omap2_timer6_mpu_irqs,	.main_clk	= "gpt6_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_GPT6_SHIFT,			.module_offs = OMAP3430_PER_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_GPT6_SHIFT,		},	},	.dev_attr	= &capability_dsp_dev_attr,	.class		= &omap3xxx_timer_hwmod_class,	.flags		= HWMOD_SET_DEFAULT_CLOCKACT,};/* timer7 */static struct omap_hwmod omap3xxx_timer7_hwmod = {	.name		= "timer7",	.mpu_irqs	= omap2_timer7_mpu_irqs,	.main_clk	= "gpt7_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_GPT7_SHIFT,			.module_offs = OMAP3430_PER_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_GPT7_SHIFT,		},	},	.dev_attr	= &capability_dsp_dev_attr,	.class		= &omap3xxx_timer_hwmod_class,	.flags		= HWMOD_SET_DEFAULT_CLOCKACT,};/* timer8 */static struct omap_hwmod omap3xxx_timer8_hwmod = {	.name		= "timer8",	.mpu_irqs	= omap2_timer8_mpu_irqs,	.main_clk	= "gpt8_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_GPT8_SHIFT,			.module_offs = OMAP3430_PER_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_GPT8_SHIFT,		},	},	.dev_attr	= &capability_dsp_pwm_dev_attr,	.class		= &omap3xxx_timer_hwmod_class,	.flags		= HWMOD_SET_DEFAULT_CLOCKACT,};/* timer9 */static struct omap_hwmod omap3xxx_timer9_hwmod = {	.name		= "timer9",	.mpu_irqs	= omap2_timer9_mpu_irqs,	.main_clk	= "gpt9_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_GPT9_SHIFT,			.module_offs = OMAP3430_PER_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_GPT9_SHIFT,		},	},	.dev_attr	= &capability_pwm_dev_attr,	.class		= &omap3xxx_timer_hwmod_class,	.flags		= HWMOD_SET_DEFAULT_CLOCKACT,};/* timer10 */static struct omap_hwmod omap3xxx_timer10_hwmod = {	.name		= "timer10",	.mpu_irqs	= omap2_timer10_mpu_irqs,	.main_clk	= "gpt10_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_GPT10_SHIFT,			.module_offs = CORE_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_GPT10_SHIFT,		},	},	.dev_attr	= &capability_pwm_dev_attr,	.class		= &omap3xxx_timer_hwmod_class,	.flags		= HWMOD_SET_DEFAULT_CLOCKACT,};/* timer11 */static struct omap_hwmod omap3xxx_timer11_hwmod = {	.name		= "timer11",	.mpu_irqs	= omap2_timer11_mpu_irqs,	.main_clk	= "gpt11_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_GPT11_SHIFT,			.module_offs = CORE_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_GPT11_SHIFT,		},	},	.dev_attr	= &capability_pwm_dev_attr,	.class		= &omap3xxx_timer_hwmod_class,	.flags		= HWMOD_SET_DEFAULT_CLOCKACT,};/* timer12 */static struct omap_hwmod_irq_info omap3xxx_timer12_mpu_irqs[] = {	{ .irq = 95 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod omap3xxx_timer12_hwmod = {	.name		= "timer12",	.mpu_irqs	= omap3xxx_timer12_mpu_irqs,	.main_clk	= "gpt12_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_GPT12_SHIFT,			.module_offs = WKUP_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_GPT12_SHIFT,		},	},	.dev_attr	= &capability_secure_dev_attr,	.class		= &omap3xxx_timer_hwmod_class,	.flags		= HWMOD_SET_DEFAULT_CLOCKACT,};/* * 'wd_timer' class * 32-bit watchdog upward counter that generates a pulse on the reset pin on * overflow condition */static struct omap_hwmod_class_sysconfig omap3xxx_wd_timer_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0010,	.syss_offs	= 0x0014,	.sysc_flags	= (SYSC_HAS_SIDLEMODE | SYSC_HAS_EMUFREE |			   SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |			   SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |			   SYSS_HAS_RESET_STATUS),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),	.sysc_fields    = &omap_hwmod_sysc_type1,};/* I2C common */static struct omap_hwmod_class_sysconfig i2c_sysc = {	.rev_offs	= 0x00,	.sysc_offs	= 0x20,	.syss_offs	= 0x10,	.sysc_flags	= (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |			   SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |			   SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),	.clockact	= CLOCKACT_TEST_ICLK,	.sysc_fields    = &omap_hwmod_sysc_type1,};static struct omap_hwmod_class omap3xxx_wd_timer_hwmod_class = {	.name		= "wd_timer",	.sysc		= &omap3xxx_wd_timer_sysc,	.pre_shutdown	= &omap2_wd_timer_disable,	.reset		= &omap2_wd_timer_reset,};static struct omap_hwmod omap3xxx_wd_timer2_hwmod = {	.name		= "wd_timer2",	.class		= &omap3xxx_wd_timer_hwmod_class,	.main_clk	= "wdt2_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_WDT2_SHIFT,			.module_offs = WKUP_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_WDT2_SHIFT,		},	},	/*	 * XXX: Use software supervised mode, HW supervised smartidle seems to	 * block CORE power domain idle transitions. Maybe a HW bug in wdt2?	 */	.flags		= HWMOD_SWSUP_SIDLE,};/* UART1 */static struct omap_hwmod omap3xxx_uart1_hwmod = {	.name		= "uart1",	.mpu_irqs	= omap2_uart1_mpu_irqs,	.sdma_reqs	= omap2_uart1_sdma_reqs,	.main_clk	= "uart1_fck",	.prcm		= {		.omap2 = {			.module_offs = CORE_MOD,			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_UART1_SHIFT,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_EN_UART1_SHIFT,		},	},	.class		= &omap2_uart_class,};/* UART2 */static struct omap_hwmod omap3xxx_uart2_hwmod = {	.name		= "uart2",	.mpu_irqs	= omap2_uart2_mpu_irqs,	.sdma_reqs	= omap2_uart2_sdma_reqs,	.main_clk	= "uart2_fck",	.prcm		= {		.omap2 = {			.module_offs = CORE_MOD,			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_UART2_SHIFT,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_EN_UART2_SHIFT,		},	},	.class		= &omap2_uart_class,};/* UART3 */static struct omap_hwmod omap3xxx_uart3_hwmod = {	.name		= "uart3",	.mpu_irqs	= omap2_uart3_mpu_irqs,	.sdma_reqs	= omap2_uart3_sdma_reqs,	.main_clk	= "uart3_fck",	.prcm		= {		.omap2 = {			.module_offs = OMAP3430_PER_MOD,			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_UART3_SHIFT,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_EN_UART3_SHIFT,		},	},	.class		= &omap2_uart_class,};/* UART4 */static struct omap_hwmod_irq_info uart4_mpu_irqs[] = {	{ .irq = 80 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod_dma_info uart4_sdma_reqs[] = {	{ .name = "rx",	.dma_req = OMAP36XX_DMA_UART4_RX, },	{ .name = "tx",	.dma_req = OMAP36XX_DMA_UART4_TX, },	{ .dma_req = -1 }};static struct omap_hwmod omap36xx_uart4_hwmod = {	.name		= "uart4",	.mpu_irqs	= uart4_mpu_irqs,	.sdma_reqs	= uart4_sdma_reqs,	.main_clk	= "uart4_fck",	.prcm		= {		.omap2 = {			.module_offs = OMAP3430_PER_MOD,			.prcm_reg_id = 1,			.module_bit = OMAP3630_EN_UART4_SHIFT,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3630_EN_UART4_SHIFT,		},	},	.class		= &omap2_uart_class,};static struct omap_hwmod_irq_info am35xx_uart4_mpu_irqs[] = {	{ .irq = 84 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod_dma_info am35xx_uart4_sdma_reqs[] = {	{ .name = "rx", .dma_req = AM35XX_DMA_UART4_RX, },	{ .name = "tx", .dma_req = AM35XX_DMA_UART4_TX, },	{ .dma_req = -1 }};/* * XXX AM35xx UART4 cannot complete its softreset without uart1_fck or * uart2_fck being enabled.  So we add uart1_fck as an optional clock, * below, and set the HWMOD_CONTROL_OPT_CLKS_IN_RESET.  This really * should not be needed.  The functional clock structure of the AM35xx * UART4 is extremely unclear and opaque; it is unclear what the role * of uart1/2_fck is for the UART4.  Any clarification from either * empirical testing or the AM3505/3517 hardware designers would be * most welcome. */static struct omap_hwmod_opt_clk am35xx_uart4_opt_clks[] = {	{ .role = "softreset_uart1_fck", .clk = "uart1_fck" },};static struct omap_hwmod am35xx_uart4_hwmod = {	.name		= "uart4",	.mpu_irqs	= am35xx_uart4_mpu_irqs,	.sdma_reqs	= am35xx_uart4_sdma_reqs,	.main_clk	= "uart4_fck",	.prcm		= {		.omap2 = {			.module_offs = CORE_MOD,			.prcm_reg_id = 1,			.module_bit = AM35XX_EN_UART4_SHIFT,			.idlest_reg_id = 1,			.idlest_idle_bit = AM35XX_ST_UART4_SHIFT,		},	},	.opt_clks	= am35xx_uart4_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(am35xx_uart4_opt_clks),	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET,	.class		= &omap2_uart_class,};static struct omap_hwmod_class i2c_class = {	.name	= "i2c",	.sysc	= &i2c_sysc,	.rev	= OMAP_I2C_IP_VERSION_1,	.reset	= &omap_i2c_reset,};static struct omap_hwmod_dma_info omap3xxx_dss_sdma_chs[] = {	{ .name = "dispc", .dma_req = 5 },	{ .name = "dsi1", .dma_req = 74 },	{ .dma_req = -1 }};/* dss */static struct omap_hwmod_opt_clk dss_opt_clks[] = {	/*	 * The DSS HW needs all DSS clocks enabled during reset. The dss_core	 * driver does not use these clocks.	 */	{ .role = "sys_clk", .clk = "dss2_alwon_fck" },	{ .role = "tv_clk", .clk = "dss_tv_fck" },	/* required only on OMAP3430 */	{ .role = "tv_dac_clk", .clk = "dss_96m_fck" },};static struct omap_hwmod omap3430es1_dss_core_hwmod = {	.name		= "dss_core",	.class		= &omap2_dss_hwmod_class,	.main_clk	= "dss1_alwon_fck", /* instead of dss_fck */	.sdma_reqs	= omap3xxx_dss_sdma_chs,	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_DSS1_SHIFT,			.module_offs = OMAP3430_DSS_MOD,			.idlest_reg_id = 1,			.idlest_stdby_bit = OMAP3430ES1_ST_DSS_SHIFT,		},	},	.opt_clks	= dss_opt_clks,	.opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),	.flags		= HWMOD_NO_IDLEST | HWMOD_CONTROL_OPT_CLKS_IN_RESET,};static struct omap_hwmod omap3xxx_dss_core_hwmod = {	.name		= "dss_core",	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET,	.class		= &omap2_dss_hwmod_class,	.main_clk	= "dss1_alwon_fck", /* instead of dss_fck */	.sdma_reqs	= omap3xxx_dss_sdma_chs,	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_DSS1_SHIFT,			.module_offs = OMAP3430_DSS_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430ES2_ST_DSS_IDLE_SHIFT,			.idlest_stdby_bit = OMAP3430ES2_ST_DSS_STDBY_SHIFT,		},	},	.opt_clks	= dss_opt_clks,	.opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),};/* * 'dispc' class * display controller */static struct omap_hwmod_class_sysconfig omap3_dispc_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0010,	.syss_offs	= 0x0014,	.sysc_flags	= (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE |			   SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |			   SYSC_HAS_ENAWAKEUP),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |			   MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),	.sysc_fields	= &omap_hwmod_sysc_type1,};static struct omap_hwmod_class omap3_dispc_hwmod_class = {	.name	= "dispc",	.sysc	= &omap3_dispc_sysc,};static struct omap_hwmod omap3xxx_dss_dispc_hwmod = {	.name		= "dss_dispc",	.class		= &omap3_dispc_hwmod_class,	.mpu_irqs	= omap2_dispc_irqs,	.main_clk	= "dss1_alwon_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_DSS1_SHIFT,			.module_offs = OMAP3430_DSS_MOD,		},	},	.flags		= HWMOD_NO_IDLEST,	.dev_attr	= &omap2_3_dss_dispc_dev_attr};/* * 'dsi' class * display serial interface controller */static struct omap_hwmod_class omap3xxx_dsi_hwmod_class = {	.name = "dsi",};static struct omap_hwmod_irq_info omap3xxx_dsi1_irqs[] = {	{ .irq = 25 + OMAP_INTC_START, },	{ .irq = -1 },};/* dss_dsi1 */static struct omap_hwmod_opt_clk dss_dsi1_opt_clks[] = {	{ .role = "sys_clk", .clk = "dss2_alwon_fck" },};static struct omap_hwmod omap3xxx_dss_dsi1_hwmod = {	.name		= "dss_dsi1",	.class		= &omap3xxx_dsi_hwmod_class,	.mpu_irqs	= omap3xxx_dsi1_irqs,	.main_clk	= "dss1_alwon_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_DSS1_SHIFT,			.module_offs = OMAP3430_DSS_MOD,		},	},	.opt_clks	= dss_dsi1_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(dss_dsi1_opt_clks),	.flags		= HWMOD_NO_IDLEST,};static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = {	{ .role = "ick", .clk = "dss_ick" },};static struct omap_hwmod omap3xxx_dss_rfbi_hwmod = {	.name		= "dss_rfbi",	.class		= &omap2_rfbi_hwmod_class,	.main_clk	= "dss1_alwon_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_DSS1_SHIFT,			.module_offs = OMAP3430_DSS_MOD,		},	},	.opt_clks	= dss_rfbi_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(dss_rfbi_opt_clks),	.flags		= HWMOD_NO_IDLEST,};static struct omap_hwmod_opt_clk dss_venc_opt_clks[] = {	/* required only on OMAP3430 */	{ .role = "tv_dac_clk", .clk = "dss_96m_fck" },};static struct omap_hwmod omap3xxx_dss_venc_hwmod = {	.name		= "dss_venc",	.class		= &omap2_venc_hwmod_class,	.main_clk	= "dss_tv_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_DSS1_SHIFT,			.module_offs = OMAP3430_DSS_MOD,		},	},	.opt_clks	= dss_venc_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(dss_venc_opt_clks),	.flags		= HWMOD_NO_IDLEST,};/* I2C1 */static struct omap_i2c_dev_attr i2c1_dev_attr = {	.fifo_depth	= 8, /* bytes */	.flags		= OMAP_I2C_FLAG_BUS_SHIFT_2,};static struct omap_hwmod omap3xxx_i2c1_hwmod = {	.name		= "i2c1",	.flags		= HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,	.mpu_irqs	= omap2_i2c1_mpu_irqs,	.sdma_reqs	= omap2_i2c1_sdma_reqs,	.main_clk	= "i2c1_fck",	.prcm		= {		.omap2 = {			.module_offs = CORE_MOD,			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_I2C1_SHIFT,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_I2C1_SHIFT,		},	},	.class		= &i2c_class,	.dev_attr	= &i2c1_dev_attr,};/* I2C2 */static struct omap_i2c_dev_attr i2c2_dev_attr = {	.fifo_depth	= 8, /* bytes */	.flags = OMAP_I2C_FLAG_BUS_SHIFT_2,};static struct omap_hwmod omap3xxx_i2c2_hwmod = {	.name		= "i2c2",	.flags		= HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,	.mpu_irqs	= omap2_i2c2_mpu_irqs,	.sdma_reqs	= omap2_i2c2_sdma_reqs,	.main_clk	= "i2c2_fck",	.prcm		= {		.omap2 = {			.module_offs = CORE_MOD,			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_I2C2_SHIFT,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_I2C2_SHIFT,		},	},	.class		= &i2c_class,	.dev_attr	= &i2c2_dev_attr,};/* I2C3 */static struct omap_i2c_dev_attr i2c3_dev_attr = {	.fifo_depth	= 64, /* bytes */	.flags = OMAP_I2C_FLAG_BUS_SHIFT_2,};static struct omap_hwmod_irq_info i2c3_mpu_irqs[] = {	{ .irq = 61 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod_dma_info i2c3_sdma_reqs[] = {	{ .name = "tx", .dma_req = OMAP34XX_DMA_I2C3_TX },	{ .name = "rx", .dma_req = OMAP34XX_DMA_I2C3_RX },	{ .dma_req = -1 }};static struct omap_hwmod omap3xxx_i2c3_hwmod = {	.name		= "i2c3",	.flags		= HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,	.mpu_irqs	= i2c3_mpu_irqs,	.sdma_reqs	= i2c3_sdma_reqs,	.main_clk	= "i2c3_fck",	.prcm		= {		.omap2 = {			.module_offs = CORE_MOD,			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_I2C3_SHIFT,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_I2C3_SHIFT,		},	},	.class		= &i2c_class,	.dev_attr	= &i2c3_dev_attr,};/* * 'gpio' class * general purpose io module */static struct omap_hwmod_class_sysconfig omap3xxx_gpio_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0010,	.syss_offs	= 0x0014,	.sysc_flags	= (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |			   SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |			   SYSS_HAS_RESET_STATUS),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),	.sysc_fields    = &omap_hwmod_sysc_type1,};static struct omap_hwmod_class omap3xxx_gpio_hwmod_class = {	.name = "gpio",	.sysc = &omap3xxx_gpio_sysc,	.rev = 1,};/* gpio_dev_attr */static struct omap_gpio_dev_attr gpio_dev_attr = {	.bank_width = 32,	.dbck_flag = true,};/* gpio1 */static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {	{ .role = "dbclk", .clk = "gpio1_dbck", },};static struct omap_hwmod omap3xxx_gpio1_hwmod = {	.name		= "gpio1",	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET,	.mpu_irqs	= omap2_gpio1_irqs,	.main_clk	= "gpio1_ick",	.opt_clks	= gpio1_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(gpio1_opt_clks),	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_GPIO1_SHIFT,			.module_offs = WKUP_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_GPIO1_SHIFT,		},	},	.class		= &omap3xxx_gpio_hwmod_class,	.dev_attr	= &gpio_dev_attr,};/* gpio2 */static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {	{ .role = "dbclk", .clk = "gpio2_dbck", },};static struct omap_hwmod omap3xxx_gpio2_hwmod = {	.name		= "gpio2",
 |