| 123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804 | /* * OMAP44xx Power Management register bits * * Copyright (C) 2009-2010 Texas Instruments, Inc. * Copyright (C) 2009-2010 Nokia Corporation * * Paul Walmsley (paul@pwsan.com) * Rajendra Nayak (rnayak@ti.com) * Benoit Cousson (b-cousson@ti.com) * * This file is automatically generated from the OMAP hardware databases. * We respectfully ask that any modifications to this file be coordinated * with the public linux-omap@vger.kernel.org mailing list and the * authors above to ensure that the autogeneration scripts are kept * up-to-date with the file contents. * * This program is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License version 2 as * published by the Free Software Foundation. */#ifndef __ARCH_ARM_MACH_OMAP2_PRM_REGBITS_44XX_H#define __ARCH_ARM_MACH_OMAP2_PRM_REGBITS_44XX_H/* * Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_IVA_SETUP, * PRM_LDO_SRAM_MPU_SETUP */#define OMAP4430_ABBOFF_ACT_EXPORT_SHIFT				1#define OMAP4430_ABBOFF_ACT_EXPORT_MASK					(1 << 1)/* * Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_IVA_SETUP, * PRM_LDO_SRAM_MPU_SETUP */#define OMAP4430_ABBOFF_SLEEP_EXPORT_SHIFT				2#define OMAP4430_ABBOFF_SLEEP_EXPORT_MASK				(1 << 2)/* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */#define OMAP4430_ABB_IVA_DONE_EN_SHIFT					31#define OMAP4430_ABB_IVA_DONE_EN_MASK					(1 << 31)/* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */#define OMAP4430_ABB_IVA_DONE_ST_SHIFT					31#define OMAP4430_ABB_IVA_DONE_ST_MASK					(1 << 31)/* Used by PRM_IRQENABLE_MPU_2 */#define OMAP4430_ABB_MPU_DONE_EN_SHIFT					7#define OMAP4430_ABB_MPU_DONE_EN_MASK					(1 << 7)/* Used by PRM_IRQSTATUS_MPU_2 */#define OMAP4430_ABB_MPU_DONE_ST_SHIFT					7#define OMAP4430_ABB_MPU_DONE_ST_MASK					(1 << 7)/* Used by PRM_LDO_ABB_IVA_SETUP, PRM_LDO_ABB_MPU_SETUP */#define OMAP4430_ACTIVE_FBB_SEL_SHIFT					2#define OMAP4430_ACTIVE_FBB_SEL_MASK					(1 << 2)/* Used by PRM_LDO_ABB_IVA_SETUP, PRM_LDO_ABB_MPU_SETUP */#define OMAP4430_ACTIVE_RBB_SEL_SHIFT					1#define OMAP4430_ACTIVE_RBB_SEL_MASK					(1 << 1)/* Used by PM_ABE_PWRSTCTRL */#define OMAP4430_AESSMEM_ONSTATE_SHIFT					16#define OMAP4430_AESSMEM_ONSTATE_MASK					(0x3 << 16)/* Used by PM_ABE_PWRSTCTRL */#define OMAP4430_AESSMEM_RETSTATE_SHIFT					8#define OMAP4430_AESSMEM_RETSTATE_MASK					(1 << 8)/* Used by PM_ABE_PWRSTST */#define OMAP4430_AESSMEM_STATEST_SHIFT					4#define OMAP4430_AESSMEM_STATEST_MASK					(0x3 << 4)/* * Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_IVA_SETUP, * PRM_LDO_SRAM_MPU_SETUP */#define OMAP4430_AIPOFF_SHIFT						8#define OMAP4430_AIPOFF_MASK						(1 << 8)/* Used by PRM_VOLTCTRL */#define OMAP4430_AUTO_CTRL_VDD_CORE_L_SHIFT				0#define OMAP4430_AUTO_CTRL_VDD_CORE_L_MASK				(0x3 << 0)/* Used by PRM_VOLTCTRL */#define OMAP4430_AUTO_CTRL_VDD_IVA_L_SHIFT				4#define OMAP4430_AUTO_CTRL_VDD_IVA_L_MASK				(0x3 << 4)/* Used by PRM_VOLTCTRL */#define OMAP4430_AUTO_CTRL_VDD_MPU_L_SHIFT				2#define OMAP4430_AUTO_CTRL_VDD_MPU_L_MASK				(0x3 << 2)/* Used by PRM_VC_ERRST */#define OMAP4430_BYPS_RA_ERR_SHIFT					25#define OMAP4430_BYPS_RA_ERR_MASK					(1 << 25)/* Used by PRM_VC_ERRST */#define OMAP4430_BYPS_SA_ERR_SHIFT					24#define OMAP4430_BYPS_SA_ERR_MASK					(1 << 24)/* Used by PRM_VC_ERRST */#define OMAP4430_BYPS_TIMEOUT_ERR_SHIFT					26#define OMAP4430_BYPS_TIMEOUT_ERR_MASK					(1 << 26)/* Used by PRM_RSTST */#define OMAP4430_C2C_RST_SHIFT						10#define OMAP4430_C2C_RST_MASK						(1 << 10)/* Used by PM_CAM_PWRSTCTRL */#define OMAP4430_CAM_MEM_ONSTATE_SHIFT					16#define OMAP4430_CAM_MEM_ONSTATE_MASK					(0x3 << 16)/* Used by PM_CAM_PWRSTST */#define OMAP4430_CAM_MEM_STATEST_SHIFT					4#define OMAP4430_CAM_MEM_STATEST_MASK					(0x3 << 4)/* Used by PRM_CLKREQCTRL */#define OMAP4430_CLKREQ_COND_SHIFT					0#define OMAP4430_CLKREQ_COND_MASK					(0x7 << 0)/* Used by PRM_VC_VAL_SMPS_RA_CMD */#define OMAP4430_CMDRA_VDD_CORE_L_SHIFT					0#define OMAP4430_CMDRA_VDD_CORE_L_MASK					(0xff << 0)/* Used by PRM_VC_VAL_SMPS_RA_CMD */#define OMAP4430_CMDRA_VDD_IVA_L_SHIFT					8#define OMAP4430_CMDRA_VDD_IVA_L_MASK					(0xff << 8)/* Used by PRM_VC_VAL_SMPS_RA_CMD */#define OMAP4430_CMDRA_VDD_MPU_L_SHIFT					16#define OMAP4430_CMDRA_VDD_MPU_L_MASK					(0xff << 16)/* Used by PRM_VC_CFG_CHANNEL */#define OMAP4430_CMD_VDD_CORE_L_SHIFT					4#define OMAP4430_CMD_VDD_CORE_L_MASK					(1 << 4)/* Used by PRM_VC_CFG_CHANNEL */#define OMAP4430_CMD_VDD_IVA_L_SHIFT					12#define OMAP4430_CMD_VDD_IVA_L_MASK					(1 << 12)/* Used by PRM_VC_CFG_CHANNEL */#define OMAP4430_CMD_VDD_MPU_L_SHIFT					17#define OMAP4430_CMD_VDD_MPU_L_MASK					(1 << 17)/* Used by PM_CORE_PWRSTCTRL */#define OMAP4430_CORE_OCMRAM_ONSTATE_SHIFT				18#define OMAP4430_CORE_OCMRAM_ONSTATE_MASK				(0x3 << 18)/* Used by PM_CORE_PWRSTCTRL */#define OMAP4430_CORE_OCMRAM_RETSTATE_SHIFT				9#define OMAP4430_CORE_OCMRAM_RETSTATE_MASK				(1 << 9)/* Used by PM_CORE_PWRSTST */#define OMAP4430_CORE_OCMRAM_STATEST_SHIFT				6#define OMAP4430_CORE_OCMRAM_STATEST_MASK				(0x3 << 6)/* Used by PM_CORE_PWRSTCTRL */#define OMAP4430_CORE_OTHER_BANK_ONSTATE_SHIFT				16#define OMAP4430_CORE_OTHER_BANK_ONSTATE_MASK				(0x3 << 16)/* Used by PM_CORE_PWRSTCTRL */#define OMAP4430_CORE_OTHER_BANK_RETSTATE_SHIFT				8#define OMAP4430_CORE_OTHER_BANK_RETSTATE_MASK				(1 << 8)/* Used by PM_CORE_PWRSTST */#define OMAP4430_CORE_OTHER_BANK_STATEST_SHIFT				4#define OMAP4430_CORE_OTHER_BANK_STATEST_MASK				(0x3 << 4)/* Used by REVISION_PRM */#define OMAP4430_CUSTOM_SHIFT						6#define OMAP4430_CUSTOM_MASK						(0x3 << 6)/* Used by PRM_VC_VAL_BYPASS */#define OMAP4430_DATA_SHIFT						16#define OMAP4430_DATA_MASK						(0xff << 16)/* Used by PRM_DEVICE_OFF_CTRL */#define OMAP4430_DEVICE_OFF_ENABLE_SHIFT				0#define OMAP4430_DEVICE_OFF_ENABLE_MASK					(1 << 0)/* Used by PRM_VC_CFG_I2C_MODE */#define OMAP4430_DFILTEREN_SHIFT					6#define OMAP4430_DFILTEREN_MASK						(1 << 6)/* * Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_IVA_SETUP, * PRM_LDO_SRAM_MPU_SETUP, PRM_SRAM_WKUP_SETUP */#define OMAP4430_DISABLE_RTA_EXPORT_SHIFT				0#define OMAP4430_DISABLE_RTA_EXPORT_MASK				(1 << 0)/* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU, PRM_IRQENABLE_TESLA */#define OMAP4430_DPLL_ABE_RECAL_EN_SHIFT				4#define OMAP4430_DPLL_ABE_RECAL_EN_MASK					(1 << 4)/* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU, PRM_IRQSTATUS_TESLA */#define OMAP4430_DPLL_ABE_RECAL_ST_SHIFT				4#define OMAP4430_DPLL_ABE_RECAL_ST_MASK					(1 << 4)/* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */#define OMAP4430_DPLL_CORE_RECAL_EN_SHIFT				0#define OMAP4430_DPLL_CORE_RECAL_EN_MASK				(1 << 0)/* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */#define OMAP4430_DPLL_CORE_RECAL_ST_SHIFT				0#define OMAP4430_DPLL_CORE_RECAL_ST_MASK				(1 << 0)/* Used by PRM_IRQENABLE_MPU */#define OMAP4430_DPLL_DDRPHY_RECAL_EN_SHIFT				6#define OMAP4430_DPLL_DDRPHY_RECAL_EN_MASK				(1 << 6)/* Used by PRM_IRQSTATUS_MPU */#define OMAP4430_DPLL_DDRPHY_RECAL_ST_SHIFT				6#define OMAP4430_DPLL_DDRPHY_RECAL_ST_MASK				(1 << 6)/* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU, PRM_IRQENABLE_TESLA */#define OMAP4430_DPLL_IVA_RECAL_EN_SHIFT				2#define OMAP4430_DPLL_IVA_RECAL_EN_MASK					(1 << 2)/* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU, PRM_IRQSTATUS_TESLA */#define OMAP4430_DPLL_IVA_RECAL_ST_SHIFT				2#define OMAP4430_DPLL_IVA_RECAL_ST_MASK					(1 << 2)/* Used by PRM_IRQENABLE_MPU */#define OMAP4430_DPLL_MPU_RECAL_EN_SHIFT				1#define OMAP4430_DPLL_MPU_RECAL_EN_MASK					(1 << 1)/* Used by PRM_IRQSTATUS_MPU */#define OMAP4430_DPLL_MPU_RECAL_ST_SHIFT				1#define OMAP4430_DPLL_MPU_RECAL_ST_MASK					(1 << 1)/* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */#define OMAP4430_DPLL_PER_RECAL_EN_SHIFT				3#define OMAP4430_DPLL_PER_RECAL_EN_MASK					(1 << 3)/* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */#define OMAP4430_DPLL_PER_RECAL_ST_SHIFT				3#define OMAP4430_DPLL_PER_RECAL_ST_MASK					(1 << 3)/* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */#define OMAP4430_DPLL_UNIPRO_RECAL_EN_SHIFT				7#define OMAP4430_DPLL_UNIPRO_RECAL_EN_MASK				(1 << 7)/* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */#define OMAP4430_DPLL_UNIPRO_RECAL_ST_SHIFT				7#define OMAP4430_DPLL_UNIPRO_RECAL_ST_MASK				(1 << 7)/* Used by PM_DSS_PWRSTCTRL */#define OMAP4430_DSS_MEM_ONSTATE_SHIFT					16#define OMAP4430_DSS_MEM_ONSTATE_MASK					(0x3 << 16)/* Used by PM_DSS_PWRSTCTRL */#define OMAP4430_DSS_MEM_RETSTATE_SHIFT					8#define OMAP4430_DSS_MEM_RETSTATE_MASK					(1 << 8)/* Used by PM_DSS_PWRSTST */#define OMAP4430_DSS_MEM_STATEST_SHIFT					4#define OMAP4430_DSS_MEM_STATEST_MASK					(0x3 << 4)/* Used by PM_CORE_PWRSTCTRL */#define OMAP4430_DUCATI_L2RAM_ONSTATE_SHIFT				20#define OMAP4430_DUCATI_L2RAM_ONSTATE_MASK				(0x3 << 20)/* Used by PM_CORE_PWRSTCTRL */#define OMAP4430_DUCATI_L2RAM_RETSTATE_SHIFT				10#define OMAP4430_DUCATI_L2RAM_RETSTATE_MASK				(1 << 10)/* Used by PM_CORE_PWRSTST */#define OMAP4430_DUCATI_L2RAM_STATEST_SHIFT				8#define OMAP4430_DUCATI_L2RAM_STATEST_MASK				(0x3 << 8)/* Used by PM_CORE_PWRSTCTRL */#define OMAP4430_DUCATI_UNICACHE_ONSTATE_SHIFT				22#define OMAP4430_DUCATI_UNICACHE_ONSTATE_MASK				(0x3 << 22)/* Used by PM_CORE_PWRSTCTRL */#define OMAP4430_DUCATI_UNICACHE_RETSTATE_SHIFT				11#define OMAP4430_DUCATI_UNICACHE_RETSTATE_MASK				(1 << 11)/* Used by PM_CORE_PWRSTST */#define OMAP4430_DUCATI_UNICACHE_STATEST_SHIFT				10#define OMAP4430_DUCATI_UNICACHE_STATEST_MASK				(0x3 << 10)/* Used by PRM_DEVICE_OFF_CTRL */#define OMAP4460_EMIF1_OFFWKUP_DISABLE_SHIFT				8#define OMAP4460_EMIF1_OFFWKUP_DISABLE_MASK				(1 << 8)/* Used by PRM_DEVICE_OFF_CTRL */#define OMAP4460_EMIF2_OFFWKUP_DISABLE_SHIFT				9#define OMAP4460_EMIF2_OFFWKUP_DISABLE_MASK				(1 << 9)/* Used by RM_MPU_RSTST */#define OMAP4430_EMULATION_RST_SHIFT					0#define OMAP4430_EMULATION_RST_MASK					(1 << 0)/* Used by RM_DUCATI_RSTST */#define OMAP4430_EMULATION_RST1ST_SHIFT					3#define OMAP4430_EMULATION_RST1ST_MASK					(1 << 3)/* Used by RM_DUCATI_RSTST */#define OMAP4430_EMULATION_RST2ST_SHIFT					4#define OMAP4430_EMULATION_RST2ST_MASK					(1 << 4)/* Used by RM_IVAHD_RSTST */#define OMAP4430_EMULATION_SEQ1_RST1ST_SHIFT				3#define OMAP4430_EMULATION_SEQ1_RST1ST_MASK				(1 << 3)/* Used by RM_IVAHD_RSTST */#define OMAP4430_EMULATION_SEQ2_RST2ST_SHIFT				4#define OMAP4430_EMULATION_SEQ2_RST2ST_MASK				(1 << 4)/* Used by PM_EMU_PWRSTCTRL */#define OMAP4430_EMU_BANK_ONSTATE_SHIFT					16#define OMAP4430_EMU_BANK_ONSTATE_MASK					(0x3 << 16)/* Used by PM_EMU_PWRSTST */#define OMAP4430_EMU_BANK_STATEST_SHIFT					4#define OMAP4430_EMU_BANK_STATEST_MASK					(0x3 << 4)/* * Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_IVA_SETUP, * PRM_LDO_SRAM_MPU_SETUP */#define OMAP4430_ENFUNC1_EXPORT_SHIFT					3#define OMAP4430_ENFUNC1_EXPORT_MASK					(1 << 3)/* * Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_IVA_SETUP, * PRM_LDO_SRAM_MPU_SETUP */#define OMAP4430_ENFUNC3_EXPORT_SHIFT					5#define OMAP4430_ENFUNC3_EXPORT_MASK					(1 << 5)/* * Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_IVA_SETUP, * PRM_LDO_SRAM_MPU_SETUP */#define OMAP4430_ENFUNC4_SHIFT						6#define OMAP4430_ENFUNC4_MASK						(1 << 6)/* * Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_IVA_SETUP, * PRM_LDO_SRAM_MPU_SETUP */#define OMAP4430_ENFUNC5_SHIFT						7#define OMAP4430_ENFUNC5_MASK						(1 << 7)/* Used by PRM_VP_CORE_CONFIG, PRM_VP_IVA_CONFIG, PRM_VP_MPU_CONFIG */#define OMAP4430_ERRORGAIN_SHIFT					16#define OMAP4430_ERRORGAIN_MASK						(0xff << 16)/* Used by PRM_VP_CORE_CONFIG, PRM_VP_IVA_CONFIG, PRM_VP_MPU_CONFIG */#define OMAP4430_ERROROFFSET_SHIFT					24#define OMAP4430_ERROROFFSET_MASK					(0xff << 24)/* Used by PRM_RSTST */#define OMAP4430_EXTERNAL_WARM_RST_SHIFT				5#define OMAP4430_EXTERNAL_WARM_RST_MASK					(1 << 5)/* Used by PRM_VP_CORE_CONFIG, PRM_VP_IVA_CONFIG, PRM_VP_MPU_CONFIG */#define OMAP4430_FORCEUPDATE_SHIFT					1#define OMAP4430_FORCEUPDATE_MASK					(1 << 1)/* Used by PRM_VP_CORE_VOLTAGE, PRM_VP_IVA_VOLTAGE, PRM_VP_MPU_VOLTAGE */#define OMAP4430_FORCEUPDATEWAIT_SHIFT					8#define OMAP4430_FORCEUPDATEWAIT_MASK					(0xffffff << 8)/* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_TESLA */#define OMAP4430_FORCEWKUP_EN_SHIFT					10#define OMAP4430_FORCEWKUP_EN_MASK					(1 << 10)/* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_TESLA */#define OMAP4430_FORCEWKUP_ST_SHIFT					10#define OMAP4430_FORCEWKUP_ST_MASK					(1 << 10)/* Used by REVISION_PRM */#define OMAP4430_FUNC_SHIFT						16#define OMAP4430_FUNC_MASK						(0xfff << 16)/* Used by PM_GFX_PWRSTCTRL */#define OMAP4430_GFX_MEM_ONSTATE_SHIFT					16#define OMAP4430_GFX_MEM_ONSTATE_MASK					(0x3 << 16)/* Used by PM_GFX_PWRSTST */#define OMAP4430_GFX_MEM_STATEST_SHIFT					4#define OMAP4430_GFX_MEM_STATEST_MASK					(0x3 << 4)/* Used by PRM_RSTST */#define OMAP4430_GLOBAL_COLD_RST_SHIFT					0#define OMAP4430_GLOBAL_COLD_RST_MASK					(1 << 0)/* Used by PRM_RSTST */#define OMAP4430_GLOBAL_WARM_SW_RST_SHIFT				1#define OMAP4430_GLOBAL_WARM_SW_RST_MASK				(1 << 1)/* Used by PRM_IO_PMCTRL */#define OMAP4430_GLOBAL_WUEN_SHIFT					16#define OMAP4430_GLOBAL_WUEN_MASK					(1 << 16)/* Used by PRM_VC_CFG_I2C_MODE */#define OMAP4430_HSMCODE_SHIFT						0#define OMAP4430_HSMCODE_MASK						(0x7 << 0)/* Used by PRM_VC_CFG_I2C_MODE */#define OMAP4430_HSMODEEN_SHIFT						3#define OMAP4430_HSMODEEN_MASK						(1 << 3)/* Used by PRM_VC_CFG_I2C_CLK */#define OMAP4430_HSSCLH_SHIFT						16#define OMAP4430_HSSCLH_MASK						(0xff << 16)/* Used by PRM_VC_CFG_I2C_CLK */#define OMAP4430_HSSCLL_SHIFT						24#define OMAP4430_HSSCLL_MASK						(0xff << 24)/* Used by PM_IVAHD_PWRSTCTRL */#define OMAP4430_HWA_MEM_ONSTATE_SHIFT					16#define OMAP4430_HWA_MEM_ONSTATE_MASK					(0x3 << 16)/* Used by PM_IVAHD_PWRSTCTRL */#define OMAP4430_HWA_MEM_RETSTATE_SHIFT					8#define OMAP4430_HWA_MEM_RETSTATE_MASK					(1 << 8)/* Used by PM_IVAHD_PWRSTST */#define OMAP4430_HWA_MEM_STATEST_SHIFT					4#define OMAP4430_HWA_MEM_STATEST_MASK					(0x3 << 4)/* Used by RM_MPU_RSTST */#define OMAP4430_ICECRUSHER_MPU_RST_SHIFT				1#define OMAP4430_ICECRUSHER_MPU_RST_MASK				(1 << 1)/* Used by RM_DUCATI_RSTST */#define OMAP4430_ICECRUSHER_RST1ST_SHIFT				5#define OMAP4430_ICECRUSHER_RST1ST_MASK					(1 << 5)/* Used by RM_DUCATI_RSTST */#define OMAP4430_ICECRUSHER_RST2ST_SHIFT				6#define OMAP4430_ICECRUSHER_RST2ST_MASK					(1 << 6)/* Used by RM_IVAHD_RSTST */#define OMAP4430_ICECRUSHER_SEQ1_RST1ST_SHIFT				5#define OMAP4430_ICECRUSHER_SEQ1_RST1ST_MASK				(1 << 5)/* Used by RM_IVAHD_RSTST */#define OMAP4430_ICECRUSHER_SEQ2_RST2ST_SHIFT				6#define OMAP4430_ICECRUSHER_SEQ2_RST2ST_MASK				(1 << 6)/* Used by PRM_RSTST */#define OMAP4430_ICEPICK_RST_SHIFT					9#define OMAP4430_ICEPICK_RST_MASK					(1 << 9)/* Used by PRM_VP_CORE_CONFIG, PRM_VP_IVA_CONFIG, PRM_VP_MPU_CONFIG */#define OMAP4430_INITVDD_SHIFT						2#define OMAP4430_INITVDD_MASK						(1 << 2)/* Used by PRM_VP_CORE_CONFIG, PRM_VP_IVA_CONFIG, PRM_VP_MPU_CONFIG */#define OMAP4430_INITVOLTAGE_SHIFT					8#define OMAP4430_INITVOLTAGE_MASK					(0xff << 8)/* * Used by PM_ABE_PWRSTST, PM_CAM_PWRSTST, PM_CEFUSE_PWRSTST, PM_CORE_PWRSTST, * PM_DSS_PWRSTST, PM_EMU_PWRSTST, PM_GFX_PWRSTST, PM_IVAHD_PWRSTST, * PM_L3INIT_PWRSTST, PM_L4PER_PWRSTST, PM_MPU_PWRSTST, PM_TESLA_PWRSTST */#define OMAP4430_INTRANSITION_SHIFT					20#define OMAP4430_INTRANSITION_MASK					(1 << 20)/* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */#define OMAP4430_IO_EN_SHIFT						9#define OMAP4430_IO_EN_MASK						(1 << 9)/* Used by PRM_IO_PMCTRL */#define OMAP4430_IO_ON_STATUS_SHIFT					5#define OMAP4430_IO_ON_STATUS_MASK					(1 << 5)/* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */#define OMAP4430_IO_ST_SHIFT						9#define OMAP4430_IO_ST_MASK						(1 << 9)/* Used by PRM_IO_PMCTRL */#define OMAP4430_ISOCLK_OVERRIDE_SHIFT					0#define OMAP4430_ISOCLK_OVERRIDE_MASK					(1 << 0)/* Used by PRM_IO_PMCTRL */#define OMAP4430_ISOCLK_STATUS_SHIFT					1#define OMAP4430_ISOCLK_STATUS_MASK					(1 << 1)/* Used by PRM_IO_PMCTRL */#define OMAP4430_ISOOVR_EXTEND_SHIFT					4#define OMAP4430_ISOOVR_EXTEND_MASK					(1 << 4)/* Used by PRM_IO_COUNT */#define OMAP4430_ISO_2_ON_TIME_SHIFT					0#define OMAP4430_ISO_2_ON_TIME_MASK					(0xff << 0)/* Used by PM_L3INIT_PWRSTCTRL */#define OMAP4430_L3INIT_BANK1_ONSTATE_SHIFT				16#define OMAP4430_L3INIT_BANK1_ONSTATE_MASK				(0x3 << 16)/* Used by PM_L3INIT_PWRSTCTRL */#define OMAP4430_L3INIT_BANK1_RETSTATE_SHIFT				8#define OMAP4430_L3INIT_BANK1_RETSTATE_MASK				(1 << 8)/* Used by PM_L3INIT_PWRSTST */#define OMAP4430_L3INIT_BANK1_STATEST_SHIFT				4#define OMAP4430_L3INIT_BANK1_STATEST_MASK				(0x3 << 4)/* * Used by PM_ABE_PWRSTST, PM_CORE_PWRSTST, PM_IVAHD_PWRSTST, * PM_L3INIT_PWRSTST, PM_L4PER_PWRSTST, PM_MPU_PWRSTST, PM_TESLA_PWRSTST */#define OMAP4430_LASTPOWERSTATEENTERED_SHIFT				24#define OMAP4430_LASTPOWERSTATEENTERED_MASK				(0x3 << 24)/* * Used by PM_ABE_PWRSTCTRL, PM_CORE_PWRSTCTRL, PM_DSS_PWRSTCTRL, * PM_IVAHD_PWRSTCTRL, PM_L3INIT_PWRSTCTRL, PM_L4PER_PWRSTCTRL, * PM_MPU_PWRSTCTRL, PM_TESLA_PWRSTCTRL */#define OMAP4430_LOGICRETSTATE_SHIFT					2#define OMAP4430_LOGICRETSTATE_MASK					(1 << 2)/* * Used by PM_ABE_PWRSTST, PM_CAM_PWRSTST, PM_CEFUSE_PWRSTST, PM_CORE_PWRSTST, * PM_DSS_PWRSTST, PM_EMU_PWRSTST, PM_GFX_PWRSTST, PM_IVAHD_PWRSTST, * PM_L3INIT_PWRSTST, PM_L4PER_PWRSTST, PM_MPU_PWRSTST, PM_TESLA_PWRSTST */#define OMAP4430_LOGICSTATEST_SHIFT					2#define OMAP4430_LOGICSTATEST_MASK					(1 << 2)/* * Used by RM_ABE_AESS_CONTEXT, RM_ABE_DMIC_CONTEXT, RM_ABE_MCASP_CONTEXT, * RM_ABE_MCBSP1_CONTEXT, RM_ABE_MCBSP2_CONTEXT, RM_ABE_MCBSP3_CONTEXT, * RM_ABE_PDM_CONTEXT, RM_ABE_SLIMBUS_CONTEXT, RM_ABE_TIMER5_CONTEXT, * RM_ABE_TIMER6_CONTEXT, RM_ABE_TIMER7_CONTEXT, RM_ABE_TIMER8_CONTEXT, * RM_ABE_WDT3_CONTEXT, RM_ALWON_MDMINTC_CONTEXT, RM_ALWON_SR_CORE_CONTEXT, * RM_ALWON_SR_IVA_CONTEXT, RM_ALWON_SR_MPU_CONTEXT, RM_CAM_FDIF_CONTEXT, * RM_CAM_ISS_CONTEXT, RM_CEFUSE_CEFUSE_CONTEXT, RM_D2D_SAD2D_CONTEXT, * RM_D2D_SAD2D_FW_CONTEXT, RM_DSS_DEISS_CONTEXT, RM_DSS_DSS_CONTEXT, * RM_DUCATI_DUCATI_CONTEXT, RM_EMU_DEBUGSS_CONTEXT, RM_GFX_GFX_CONTEXT, * RM_IVAHD_IVAHD_CONTEXT, RM_IVAHD_SL2_CONTEXT, RM_L3INIT_CCPTX_CONTEXT, * RM_L3INIT_EMAC_CONTEXT, RM_L3INIT_P1500_CONTEXT, RM_L3INIT_PCIESS_CONTEXT, * RM_L3INIT_SATA_CONTEXT, RM_L3INIT_TPPSS_CONTEXT, RM_L3INIT_UNIPRO1_CONTEXT, * RM_L3INIT_USBPHYOCP2SCP_CONTEXT, RM_L3INIT_XHPI_CONTEXT, * RM_L3INSTR_L3_3_CONTEXT, RM_L3INSTR_L3_INSTR_CONTEXT, * RM_L3INSTR_OCP_WP1_CONTEXT, RM_L3_1_L3_1_CONTEXT, RM_L3_2_L3_2_CONTEXT, * RM_L3_2_OCMC_RAM_CONTEXT, RM_L4CFG_L4_CFG_CONTEXT, RM_L4CFG_SAR_ROM_CONTEXT, * RM_L4PER_ADC_CONTEXT, RM_L4PER_DMTIMER10_CONTEXT, * RM_L4PER_DMTIMER11_CONTEXT, RM_L4PER_DMTIMER2_CONTEXT, * RM_L4PER_DMTIMER3_CONTEXT, RM_L4PER_DMTIMER4_CONTEXT, * RM_L4PER_DMTIMER9_CONTEXT, RM_L4PER_ELM_CONTEXT, RM_L4PER_HDQ1W_CONTEXT, * RM_L4PER_HECC1_CONTEXT, RM_L4PER_HECC2_CONTEXT, RM_L4PER_I2C2_CONTEXT, * RM_L4PER_I2C3_CONTEXT, RM_L4PER_I2C4_CONTEXT, RM_L4PER_I2C5_CONTEXT, * RM_L4PER_L4_PER_CONTEXT, RM_L4PER_MCASP2_CONTEXT, RM_L4PER_MCASP3_CONTEXT, * RM_L4PER_MCBSP4_CONTEXT, RM_L4PER_MCSPI1_CONTEXT, RM_L4PER_MCSPI2_CONTEXT, * RM_L4PER_MCSPI3_CONTEXT, RM_L4PER_MCSPI4_CONTEXT, RM_L4PER_MGATE_CONTEXT, * RM_L4PER_MMCSD3_CONTEXT, RM_L4PER_MMCSD4_CONTEXT, RM_L4PER_MMCSD5_CONTEXT, * RM_L4PER_MSPROHG_CONTEXT, RM_L4PER_SLIMBUS2_CONTEXT, * RM_L4SEC_PKAEIP29_CONTEXT, RM_MEMIF_DLL_CONTEXT, RM_MEMIF_DLL_H_CONTEXT, * RM_MEMIF_DMM_CONTEXT, RM_MEMIF_EMIF_1_CONTEXT, RM_MEMIF_EMIF_2_CONTEXT, * RM_MEMIF_EMIF_FW_CONTEXT, RM_MPU_MPU_CONTEXT, RM_TESLA_TESLA_CONTEXT, * RM_WKUP_GPIO1_CONTEXT, RM_WKUP_KEYBOARD_CONTEXT, RM_WKUP_L4WKUP_CONTEXT, * RM_WKUP_RTC_CONTEXT, RM_WKUP_SARRAM_CONTEXT, RM_WKUP_SYNCTIMER_CONTEXT, * RM_WKUP_TIMER12_CONTEXT, RM_WKUP_TIMER1_CONTEXT, RM_WKUP_USIM_CONTEXT, * RM_WKUP_WDT1_CONTEXT, RM_WKUP_WDT2_CONTEXT */#define OMAP4430_LOSTCONTEXT_DFF_SHIFT					0#define OMAP4430_LOSTCONTEXT_DFF_MASK					(1 << 0)/* * Used by RM_D2D_MODEM_ICR_CONTEXT, RM_D2D_SAD2D_CONTEXT, * RM_D2D_SAD2D_FW_CONTEXT, RM_DSS_DSS_CONTEXT, RM_DUCATI_DUCATI_CONTEXT, * RM_L3INIT_HSI_CONTEXT, RM_L3INIT_MMC1_CONTEXT, RM_L3INIT_MMC2_CONTEXT, * RM_L3INIT_MMC6_CONTEXT, RM_L3INIT_USB_HOST_CONTEXT, * RM_L3INIT_USB_HOST_FS_CONTEXT, RM_L3INIT_USB_OTG_CONTEXT, * RM_L3INIT_USB_TLL_CONTEXT, RM_L3INSTR_L3_3_CONTEXT, * RM_L3INSTR_OCP_WP1_CONTEXT, RM_L3_1_L3_1_CONTEXT, RM_L3_2_GPMC_CONTEXT, * RM_L3_2_L3_2_CONTEXT, RM_L4CFG_HW_SEM_CONTEXT, RM_L4CFG_L4_CFG_CONTEXT, * RM_L4CFG_MAILBOX_CONTEXT, RM_L4PER_GPIO2_CONTEXT, RM_L4PER_GPIO3_CONTEXT, * RM_L4PER_GPIO4_CONTEXT, RM_L4PER_GPIO5_CONTEXT, RM_L4PER_GPIO6_CONTEXT, * RM_L4PER_I2C1_CONTEXT, RM_L4PER_L4_PER_CONTEXT, RM_L4PER_UART1_CONTEXT, * RM_L4PER_UART2_CONTEXT, RM_L4PER_UART3_CONTEXT, RM_L4PER_UART4_CONTEXT, * RM_L4SEC_AES1_CONTEXT, RM_L4SEC_AES2_CONTEXT, RM_L4SEC_CRYPTODMA_CONTEXT, * RM_L4SEC_DES3DES_CONTEXT, RM_L4SEC_RNG_CONTEXT, RM_L4SEC_SHA2MD51_CONTEXT, * RM_MEMIF_DMM_CONTEXT, RM_MEMIF_EMIF_1_CONTEXT, RM_MEMIF_EMIF_2_CONTEXT, * RM_MEMIF_EMIF_FW_CONTEXT, RM_MEMIF_EMIF_H1_CONTEXT, * RM_MEMIF_EMIF_H2_CONTEXT, RM_SDMA_SDMA_CONTEXT, RM_TESLA_TESLA_CONTEXT */#define OMAP4430_LOSTCONTEXT_RFF_SHIFT					1#define OMAP4430_LOSTCONTEXT_RFF_MASK					(1 << 1)/* Used by RM_ABE_AESS_CONTEXT */#define OMAP4430_LOSTMEM_AESSMEM_SHIFT					8#define OMAP4430_LOSTMEM_AESSMEM_MASK					(1 << 8)/* Used by RM_CAM_FDIF_CONTEXT, RM_CAM_ISS_CONTEXT */#define OMAP4430_LOSTMEM_CAM_MEM_SHIFT					8#define OMAP4430_LOSTMEM_CAM_MEM_MASK					(1 << 8)/* Used by RM_L3INSTR_OCP_WP1_CONTEXT */#define OMAP4430_LOSTMEM_CORE_NRET_BANK_SHIFT				8#define OMAP4430_LOSTMEM_CORE_NRET_BANK_MASK				(1 << 8)/* Renamed from LOSTMEM_CORE_NRET_BANK Used by RM_MEMIF_DMM_CONTEXT */#define OMAP4430_LOSTMEM_CORE_NRET_BANK_9_9_SHIFT			9#define OMAP4430_LOSTMEM_CORE_NRET_BANK_9_9_MASK			(1 << 9)/* Used by RM_L3_2_OCMC_RAM_CONTEXT */#define OMAP4430_LOSTMEM_CORE_OCMRAM_SHIFT				8#define OMAP4430_LOSTMEM_CORE_OCMRAM_MASK				(1 << 8)/* * Used by RM_D2D_MODEM_ICR_CONTEXT, RM_MEMIF_DMM_CONTEXT, * RM_SDMA_SDMA_CONTEXT */#define OMAP4430_LOSTMEM_CORE_OTHER_BANK_SHIFT				8#define OMAP4430_LOSTMEM_CORE_OTHER_BANK_MASK				(1 << 8)/* Used by RM_DSS_DEISS_CONTEXT, RM_DSS_DSS_CONTEXT */#define OMAP4430_LOSTMEM_DSS_MEM_SHIFT					8#define OMAP4430_LOSTMEM_DSS_MEM_MASK					(1 << 8)/* Used by RM_DUCATI_DUCATI_CONTEXT */#define OMAP4430_LOSTMEM_DUCATI_L2RAM_SHIFT				9#define OMAP4430_LOSTMEM_DUCATI_L2RAM_MASK				(1 << 9)/* Used by RM_DUCATI_DUCATI_CONTEXT */#define OMAP4430_LOSTMEM_DUCATI_UNICACHE_SHIFT				8#define OMAP4430_LOSTMEM_DUCATI_UNICACHE_MASK				(1 << 8)/* Used by RM_EMU_DEBUGSS_CONTEXT */#define OMAP4430_LOSTMEM_EMU_BANK_SHIFT					8#define OMAP4430_LOSTMEM_EMU_BANK_MASK					(1 << 8)/* Used by RM_GFX_GFX_CONTEXT */#define OMAP4430_LOSTMEM_GFX_MEM_SHIFT					8#define OMAP4430_LOSTMEM_GFX_MEM_MASK					(1 << 8)/* Used by RM_IVAHD_IVAHD_CONTEXT */#define OMAP4430_LOSTMEM_HWA_MEM_SHIFT					10#define OMAP4430_LOSTMEM_HWA_MEM_MASK					(1 << 10)/* * Used by RM_L3INIT_CCPTX_CONTEXT, RM_L3INIT_EMAC_CONTEXT, * RM_L3INIT_HSI_CONTEXT, RM_L3INIT_MMC1_CONTEXT, RM_L3INIT_MMC2_CONTEXT, * RM_L3INIT_MMC6_CONTEXT, RM_L3INIT_PCIESS_CONTEXT, RM_L3INIT_SATA_CONTEXT, * RM_L3INIT_TPPSS_CONTEXT, RM_L3INIT_UNIPRO1_CONTEXT, * RM_L3INIT_USB_OTG_CONTEXT, RM_L3INIT_XHPI_CONTEXT */#define OMAP4430_LOSTMEM_L3INIT_BANK1_SHIFT				8#define OMAP4430_LOSTMEM_L3INIT_BANK1_MASK				(1 << 8)/* Used by RM_MPU_MPU_CONTEXT */#define OMAP4430_LOSTMEM_MPU_L1_SHIFT					8#define OMAP4430_LOSTMEM_MPU_L1_MASK					(1 << 8)/* Used by RM_MPU_MPU_CONTEXT */#define OMAP4430_LOSTMEM_MPU_L2_SHIFT					9#define OMAP4430_LOSTMEM_MPU_L2_MASK					(1 << 9)/* Used by RM_MPU_MPU_CONTEXT */#define OMAP4430_LOSTMEM_MPU_RAM_SHIFT					10#define OMAP4430_LOSTMEM_MPU_RAM_MASK					(1 << 10)/* * Used by RM_L4PER_HECC1_CONTEXT, RM_L4PER_HECC2_CONTEXT, * RM_L4PER_MCBSP4_CONTEXT, RM_L4PER_MMCSD3_CONTEXT, RM_L4PER_MMCSD4_CONTEXT, * RM_L4PER_MMCSD5_CONTEXT, RM_L4PER_SLIMBUS2_CONTEXT, RM_L4SEC_PKAEIP29_CONTEXT */#define OMAP4430_LOSTMEM_NONRETAINED_BANK_SHIFT				8#define OMAP4430_LOSTMEM_NONRETAINED_BANK_MASK				(1 << 8)/* * Used by RM_ABE_DMIC_CONTEXT, RM_ABE_MCBSP1_CONTEXT, RM_ABE_MCBSP2_CONTEXT, * RM_ABE_MCBSP3_CONTEXT, RM_ABE_PDM_CONTEXT, RM_ABE_SLIMBUS_CONTEXT */#define OMAP4430_LOSTMEM_PERIHPMEM_SHIFT				8#define OMAP4430_LOSTMEM_PERIHPMEM_MASK					(1 << 8)/* * Used by RM_L4PER_MSPROHG_CONTEXT, RM_L4PER_UART1_CONTEXT, * RM_L4PER_UART2_CONTEXT, RM_L4PER_UART3_CONTEXT, RM_L4PER_UART4_CONTEXT, * RM_L4SEC_CRYPTODMA_CONTEXT */#define OMAP4430_LOSTMEM_RETAINED_BANK_SHIFT				8#define OMAP4430_LOSTMEM_RETAINED_BANK_MASK				(1 << 8)/* Used by RM_IVAHD_SL2_CONTEXT */#define OMAP4430_LOSTMEM_SL2_MEM_SHIFT					8#define OMAP4430_LOSTMEM_SL2_MEM_MASK					(1 << 8)/* Used by RM_IVAHD_IVAHD_CONTEXT */#define OMAP4430_LOSTMEM_TCM1_MEM_SHIFT					8#define OMAP4430_LOSTMEM_TCM1_MEM_MASK					(1 << 8)/* Used by RM_IVAHD_IVAHD_CONTEXT */#define OMAP4430_LOSTMEM_TCM2_MEM_SHIFT					9#define OMAP4430_LOSTMEM_TCM2_MEM_MASK					(1 << 9)/* Used by RM_TESLA_TESLA_CONTEXT */#define OMAP4430_LOSTMEM_TESLA_EDMA_SHIFT				10#define OMAP4430_LOSTMEM_TESLA_EDMA_MASK				(1 << 10)/* Used by RM_TESLA_TESLA_CONTEXT */#define OMAP4430_LOSTMEM_TESLA_L1_SHIFT					8#define OMAP4430_LOSTMEM_TESLA_L1_MASK					(1 << 8)/* Used by RM_TESLA_TESLA_CONTEXT */#define OMAP4430_LOSTMEM_TESLA_L2_SHIFT					9#define OMAP4430_LOSTMEM_TESLA_L2_MASK					(1 << 9)/* Used by RM_WKUP_SARRAM_CONTEXT */#define OMAP4430_LOSTMEM_WKUP_BANK_SHIFT				8#define OMAP4430_LOSTMEM_WKUP_BANK_MASK					(1 << 8)/* * Used by PM_ABE_PWRSTCTRL, PM_CAM_PWRSTCTRL, PM_CEFUSE_PWRSTCTRL, * PM_CORE_PWRSTCTRL, PM_DSS_PWRSTCTRL, PM_GFX_PWRSTCTRL, PM_IVAHD_PWRSTCTRL, * PM_L3INIT_PWRSTCTRL, PM_L4PER_PWRSTCTRL, PM_MPU_PWRSTCTRL, PM_TESLA_PWRSTCTRL */#define OMAP4430_LOWPOWERSTATECHANGE_SHIFT				4#define OMAP4430_LOWPOWERSTATECHANGE_MASK				(1 << 4)/* Used by PRM_MODEM_IF_CTRL */#define OMAP4430_MODEM_READY_SHIFT					1#define OMAP4430_MODEM_READY_MASK					(1 << 1)/* Used by PRM_MODEM_IF_CTRL */#define OMAP4430_MODEM_SHUTDOWN_IRQ_SHIFT				9#define OMAP4430_MODEM_SHUTDOWN_IRQ_MASK				(1 << 9)/* Used by PRM_MODEM_IF_CTRL */#define OMAP4430_MODEM_SLEEP_ST_SHIFT					16#define OMAP4430_MODEM_SLEEP_ST_MASK					(1 << 16)/* Used by PRM_MODEM_IF_CTRL */#define OMAP4430_MODEM_WAKE_IRQ_SHIFT					8#define OMAP4430_MODEM_WAKE_IRQ_MASK					(1 << 8)/* Used by PM_MPU_PWRSTCTRL */#define OMAP4430_MPU_L1_ONSTATE_SHIFT					16#define OMAP4430_MPU_L1_ONSTATE_MASK					(0x3 << 16)/* Used by PM_MPU_PWRSTCTRL */#define OMAP4430_MPU_L1_RETSTATE_SHIFT					8#define OMAP4430_MPU_L1_RETSTATE_MASK					(1 << 8)/* Used by PM_MPU_PWRSTST */#define OMAP4430_MPU_L1_STATEST_SHIFT					4#define OMAP4430_MPU_L1_STATEST_MASK					(0x3 << 4)/* Used by PM_MPU_PWRSTCTRL */#define OMAP4430_MPU_L2_ONSTATE_SHIFT					18#define OMAP4430_MPU_L2_ONSTATE_MASK					(0x3 << 18)/* Used by PM_MPU_PWRSTCTRL */#define OMAP4430_MPU_L2_RETSTATE_SHIFT					9#define OMAP4430_MPU_L2_RETSTATE_MASK					(1 << 9)/* Used by PM_MPU_PWRSTST */#define OMAP4430_MPU_L2_STATEST_SHIFT					6#define OMAP4430_MPU_L2_STATEST_MASK					(0x3 << 6)/* Used by PM_MPU_PWRSTCTRL */#define OMAP4430_MPU_RAM_ONSTATE_SHIFT					20#define OMAP4430_MPU_RAM_ONSTATE_MASK					(0x3 << 20)/* Used by PM_MPU_PWRSTCTRL */#define OMAP4430_MPU_RAM_RETSTATE_SHIFT					10#define OMAP4430_MPU_RAM_RETSTATE_MASK					(1 << 10)/* Used by PM_MPU_PWRSTST */#define OMAP4430_MPU_RAM_STATEST_SHIFT					8#define OMAP4430_MPU_RAM_STATEST_MASK					(0x3 << 8)/* Used by PRM_RSTST */#define OMAP4430_MPU_SECURITY_VIOL_RST_SHIFT				2#define OMAP4430_MPU_SECURITY_VIOL_RST_MASK				(1 << 2)/* Used by PRM_RSTST */#define OMAP4430_MPU_WDT_RST_SHIFT					3#define OMAP4430_MPU_WDT_RST_MASK					(1 << 3)/* Used by PM_L4PER_PWRSTCTRL */#define OMAP4430_NONRETAINED_BANK_ONSTATE_SHIFT				18#define OMAP4430_NONRETAINED_BANK_ONSTATE_MASK				(0x3 << 18)/* Used by PM_L4PER_PWRSTCTRL */#define OMAP4430_NONRETAINED_BANK_RETSTATE_SHIFT			9#define OMAP4430_NONRETAINED_BANK_RETSTATE_MASK				(1 << 9)/* Used by PM_L4PER_PWRSTST */#define OMAP4430_NONRETAINED_BANK_STATEST_SHIFT				6#define OMAP4430_NONRETAINED_BANK_STATEST_MASK				(0x3 << 6)/* Used by PM_CORE_PWRSTCTRL */#define OMAP4430_OCP_NRET_BANK_ONSTATE_SHIFT				24#define OMAP4430_OCP_NRET_BANK_ONSTATE_MASK				(0x3 << 24)/* Used by PM_CORE_PWRSTCTRL */#define OMAP4430_OCP_NRET_BANK_RETSTATE_SHIFT				12#define OMAP4430_OCP_NRET_BANK_RETSTATE_MASK				(1 << 12)
 |