| 123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275 | /* * Copyright 2004-2009 Analog Devices Inc. *           2008-2009 Cambridge Signal Processing *                2005 National ICT Australia (NICTA) *                      Aidan Williams <aidan@nicta.com.au> * * Licensed under the GPL-2 or later. */#include <linux/device.h>#include <linux/platform_device.h>#include <linux/mtd/mtd.h>#include <linux/mtd/partitions.h>#include <linux/spi/spi.h>#include <linux/spi/flash.h>#if defined(CONFIG_USB_ISP1362_HCD) || defined(CONFIG_USB_ISP1362_HCD_MODULE)#include <linux/usb/isp1362.h>#endif#include <linux/ata_platform.h>#include <linux/irq.h>#include <linux/interrupt.h>#include <linux/usb/sl811.h>#include <asm/dma.h>#include <asm/bfin5xx_spi.h>#include <asm/reboot.h>#include <asm/portmux.h>#include <linux/spi/ad7877.h>/* * Name the Board for the /proc/cpuinfo */const char bfin_board_name[] = "CamSig Minotaur BF537";#if defined(CONFIG_BFIN_CFPCMCIA) || defined(CONFIG_BFIN_CFPCMCIA_MODULE)static struct resource bfin_pcmcia_cf_resources[] = {	{		.start = 0x20310000, /* IO PORT */		.end = 0x20312000,		.flags = IORESOURCE_MEM,	}, {		.start = 0x20311000, /* Attribute Memory */		.end = 0x20311FFF,		.flags = IORESOURCE_MEM,	}, {		.start = IRQ_PF4,		.end = IRQ_PF4,		.flags = IORESOURCE_IRQ | IORESOURCE_IRQ_LOWLEVEL,	}, {		.start = IRQ_PF6, /* Card Detect PF6 */		.end = IRQ_PF6,		.flags = IORESOURCE_IRQ,	},};static struct platform_device bfin_pcmcia_cf_device = {	.name = "bfin_cf_pcmcia",	.id = -1,	.num_resources = ARRAY_SIZE(bfin_pcmcia_cf_resources),	.resource = bfin_pcmcia_cf_resources,};#endif#if defined(CONFIG_RTC_DRV_BFIN) || defined(CONFIG_RTC_DRV_BFIN_MODULE)static struct platform_device rtc_device = {	.name = "rtc-bfin",	.id   = -1,};#endif#if defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE)#include <linux/bfin_mac.h>static const unsigned short bfin_mac_peripherals[] = P_MII0;static struct bfin_phydev_platform_data bfin_phydev_data[] = {	{		.addr = 1,		.irq = IRQ_MAC_PHYINT,	},};static struct bfin_mii_bus_platform_data bfin_mii_bus_data = {	.phydev_number = 1,	.phydev_data = bfin_phydev_data,	.phy_mode = PHY_INTERFACE_MODE_MII,	.mac_peripherals = bfin_mac_peripherals,};static struct platform_device bfin_mii_bus = {	.name = "bfin_mii_bus",	.dev = {		.platform_data = &bfin_mii_bus_data,	}};static struct platform_device bfin_mac_device = {	.name = "bfin_mac",	.dev = {		.platform_data = &bfin_mii_bus,	}};#endif#if defined(CONFIG_USB_NET2272) || defined(CONFIG_USB_NET2272_MODULE)static struct resource net2272_bfin_resources[] = {	{		.start = 0x20300000,		.end = 0x20300000 + 0x100,		.flags = IORESOURCE_MEM,	}, {		.start = IRQ_PF7,		.end = IRQ_PF7,		.flags = IORESOURCE_IRQ | IORESOURCE_IRQ_HIGHLEVEL,	},};static struct platform_device net2272_bfin_device = {	.name = "net2272",	.id = -1,	.num_resources = ARRAY_SIZE(net2272_bfin_resources),	.resource = net2272_bfin_resources,};#endif#if defined(CONFIG_SPI_BFIN5XX) || defined(CONFIG_SPI_BFIN5XX_MODULE)/* all SPI peripherals info goes here */#if defined(CONFIG_MTD_M25P80) \	|| defined(CONFIG_MTD_M25P80_MODULE)/* Partition sizes */#define FLASH_SIZE       0x00400000#define PSIZE_UBOOT      0x00030000#define PSIZE_INITRAMFS  0x00240000static struct mtd_partition bfin_spi_flash_partitions[] = {	{		.name       = "bootloader(spi)",		.size       = PSIZE_UBOOT,		.offset     = 0x000000,		.mask_flags = MTD_CAP_ROM	}, {		.name       = "initramfs(spi)",		.size       = PSIZE_INITRAMFS,		.offset     = PSIZE_UBOOT	}, {		.name       = "opt(spi)",		.size       = FLASH_SIZE - (PSIZE_UBOOT + PSIZE_INITRAMFS),		.offset     = PSIZE_UBOOT + PSIZE_INITRAMFS,	}};static struct flash_platform_data bfin_spi_flash_data = {	.name = "m25p80",	.parts = bfin_spi_flash_partitions,	.nr_parts = ARRAY_SIZE(bfin_spi_flash_partitions),	.type = "m25p64",};/* SPI flash chip (m25p64) */static struct bfin5xx_spi_chip spi_flash_chip_info = {	.enable_dma = 0,         /* use dma transfer with this chip*/};#endif#if defined(CONFIG_MMC_SPI) || defined(CONFIG_MMC_SPI_MODULE)static struct bfin5xx_spi_chip mmc_spi_chip_info = {	.enable_dma = 0,};#endifstatic struct spi_board_info bfin_spi_board_info[] __initdata = {#if defined(CONFIG_MTD_M25P80) \	|| defined(CONFIG_MTD_M25P80_MODULE)	{		/* the modalias must be the same as spi device driver name */		.modalias = "m25p80", /* Name of spi_driver for this device */		.max_speed_hz = 25000000,     /* max spi clock (SCK) speed in HZ */		.bus_num = 0, /* Framework bus number */		.chip_select = 1, /* Framework chip select. On STAMP537 it is SPISSEL1*/		.platform_data = &bfin_spi_flash_data,		.controller_data = &spi_flash_chip_info,		.mode = SPI_MODE_3,	},#endif#if defined(CONFIG_MMC_SPI) || defined(CONFIG_MMC_SPI_MODULE)	{		.modalias = "mmc_spi",		.max_speed_hz = 5000000,     /* max spi clock (SCK) speed in HZ */		.bus_num = 0,		.chip_select = 5,		.controller_data = &mmc_spi_chip_info,		.mode = SPI_MODE_3,	},#endif};/* SPI controller data */static struct bfin5xx_spi_master bfin_spi0_info = {	.num_chipselect = 8,	.enable_dma = 1,  /* master has the ability to do dma transfer */};/* SPI (0) */static struct resource bfin_spi0_resource[] = {	[0] = {		.start = SPI0_REGBASE,		.end   = SPI0_REGBASE + 0xFF,		.flags = IORESOURCE_MEM,		},	[1] = {		.start = CH_SPI,		.end   = CH_SPI,		.flags = IORESOURCE_DMA,	},	[2] = {		.start = IRQ_SPI,		.end   = IRQ_SPI,		.flags = IORESOURCE_IRQ,	},};static struct platform_device bfin_spi0_device = {	.name = "bfin-spi",	.id = 0, /* Bus number */	.num_resources = ARRAY_SIZE(bfin_spi0_resource),	.resource = bfin_spi0_resource,	.dev = {		.platform_data = &bfin_spi0_info, /* Passed to driver */	},};#endif  /* spi master and devices */#if defined(CONFIG_SERIAL_BFIN) || defined(CONFIG_SERIAL_BFIN_MODULE)#ifdef CONFIG_SERIAL_BFIN_UART0static struct resource bfin_uart0_resources[] = {	{		.start = UART0_THR,		.end = UART0_GCTL+2,		.flags = IORESOURCE_MEM,	},	{		.start = IRQ_UART0_TX,		.end = IRQ_UART0_TX,		.flags = IORESOURCE_IRQ,	},	{		.start = IRQ_UART0_RX,		.end = IRQ_UART0_RX,		.flags = IORESOURCE_IRQ,	},	{		.start = IRQ_UART0_ERROR,		.end = IRQ_UART0_ERROR,		.flags = IORESOURCE_IRQ,	},	{		.start = CH_UART0_TX,		.end = CH_UART0_TX,		.flags = IORESOURCE_DMA,	},	{		.start = CH_UART0_RX,		.end = CH_UART0_RX,		.flags = IORESOURCE_DMA,	},};static unsigned short bfin_uart0_peripherals[] = {	P_UART0_TX, P_UART0_RX, 0};static struct platform_device bfin_uart0_device = {	.name = "bfin-uart",	.id = 0,
 |