| 123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437 | 
							- /*
 
-  * OMAP44xx Power Management register bits
 
-  *
 
-  * Copyright (C) 2009-2010 Texas Instruments, Inc.
 
-  * Copyright (C) 2009-2010 Nokia Corporation
 
-  *
 
-  * Paul Walmsley (paul@pwsan.com)
 
-  * Rajendra Nayak (rnayak@ti.com)
 
-  * Benoit Cousson (b-cousson@ti.com)
 
-  *
 
-  * This file is automatically generated from the OMAP hardware databases.
 
-  * We respectfully ask that any modifications to this file be coordinated
 
-  * with the public linux-omap@vger.kernel.org mailing list and the
 
-  * authors above to ensure that the autogeneration scripts are kept
 
-  * up-to-date with the file contents.
 
-  *
 
-  * This program is free software; you can redistribute it and/or modify
 
-  * it under the terms of the GNU General Public License version 2 as
 
-  * published by the Free Software Foundation.
 
-  */
 
- #ifndef __ARCH_ARM_MACH_OMAP2_PRM_REGBITS_44XX_H
 
- #define __ARCH_ARM_MACH_OMAP2_PRM_REGBITS_44XX_H
 
- /*
 
-  * Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_IVA_SETUP,
 
-  * PRM_LDO_SRAM_MPU_SETUP
 
-  */
 
- #define OMAP4430_ABBOFF_ACT_EXPORT_SHIFT				1
 
- #define OMAP4430_ABBOFF_ACT_EXPORT_MASK					(1 << 1)
 
- /*
 
-  * Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_IVA_SETUP,
 
-  * PRM_LDO_SRAM_MPU_SETUP
 
-  */
 
- #define OMAP4430_ABBOFF_SLEEP_EXPORT_SHIFT				2
 
- #define OMAP4430_ABBOFF_SLEEP_EXPORT_MASK				(1 << 2)
 
- /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
 
- #define OMAP4430_ABB_IVA_DONE_EN_SHIFT					31
 
- #define OMAP4430_ABB_IVA_DONE_EN_MASK					(1 << 31)
 
- /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
 
- #define OMAP4430_ABB_IVA_DONE_ST_SHIFT					31
 
- #define OMAP4430_ABB_IVA_DONE_ST_MASK					(1 << 31)
 
- /* Used by PRM_IRQENABLE_MPU_2 */
 
- #define OMAP4430_ABB_MPU_DONE_EN_SHIFT					7
 
- #define OMAP4430_ABB_MPU_DONE_EN_MASK					(1 << 7)
 
- /* Used by PRM_IRQSTATUS_MPU_2 */
 
- #define OMAP4430_ABB_MPU_DONE_ST_SHIFT					7
 
- #define OMAP4430_ABB_MPU_DONE_ST_MASK					(1 << 7)
 
- /* Used by PRM_LDO_ABB_IVA_SETUP, PRM_LDO_ABB_MPU_SETUP */
 
- #define OMAP4430_ACTIVE_FBB_SEL_SHIFT					2
 
- #define OMAP4430_ACTIVE_FBB_SEL_MASK					(1 << 2)
 
- /* Used by PRM_LDO_ABB_IVA_SETUP, PRM_LDO_ABB_MPU_SETUP */
 
- #define OMAP4430_ACTIVE_RBB_SEL_SHIFT					1
 
- #define OMAP4430_ACTIVE_RBB_SEL_MASK					(1 << 1)
 
- /* Used by PM_ABE_PWRSTCTRL */
 
- #define OMAP4430_AESSMEM_ONSTATE_SHIFT					16
 
- #define OMAP4430_AESSMEM_ONSTATE_MASK					(0x3 << 16)
 
- /* Used by PM_ABE_PWRSTCTRL */
 
- #define OMAP4430_AESSMEM_RETSTATE_SHIFT					8
 
- #define OMAP4430_AESSMEM_RETSTATE_MASK					(1 << 8)
 
- /* Used by PM_ABE_PWRSTST */
 
- #define OMAP4430_AESSMEM_STATEST_SHIFT					4
 
- #define OMAP4430_AESSMEM_STATEST_MASK					(0x3 << 4)
 
- /*
 
-  * Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_IVA_SETUP,
 
-  * PRM_LDO_SRAM_MPU_SETUP
 
-  */
 
- #define OMAP4430_AIPOFF_SHIFT						8
 
- #define OMAP4430_AIPOFF_MASK						(1 << 8)
 
- /* Used by PRM_VOLTCTRL */
 
- #define OMAP4430_AUTO_CTRL_VDD_CORE_L_SHIFT				0
 
- #define OMAP4430_AUTO_CTRL_VDD_CORE_L_MASK				(0x3 << 0)
 
- /* Used by PRM_VOLTCTRL */
 
- #define OMAP4430_AUTO_CTRL_VDD_IVA_L_SHIFT				4
 
- #define OMAP4430_AUTO_CTRL_VDD_IVA_L_MASK				(0x3 << 4)
 
- /* Used by PRM_VOLTCTRL */
 
- #define OMAP4430_AUTO_CTRL_VDD_MPU_L_SHIFT				2
 
- #define OMAP4430_AUTO_CTRL_VDD_MPU_L_MASK				(0x3 << 2)
 
- /* Used by PRM_VC_ERRST */
 
- #define OMAP4430_BYPS_RA_ERR_SHIFT					25
 
- #define OMAP4430_BYPS_RA_ERR_MASK					(1 << 25)
 
- /* Used by PRM_VC_ERRST */
 
- #define OMAP4430_BYPS_SA_ERR_SHIFT					24
 
- #define OMAP4430_BYPS_SA_ERR_MASK					(1 << 24)
 
- /* Used by PRM_VC_ERRST */
 
- #define OMAP4430_BYPS_TIMEOUT_ERR_SHIFT					26
 
- #define OMAP4430_BYPS_TIMEOUT_ERR_MASK					(1 << 26)
 
- /* Used by PRM_RSTST */
 
- #define OMAP4430_C2C_RST_SHIFT						10
 
- #define OMAP4430_C2C_RST_MASK						(1 << 10)
 
- /* Used by PM_CAM_PWRSTCTRL */
 
- #define OMAP4430_CAM_MEM_ONSTATE_SHIFT					16
 
- #define OMAP4430_CAM_MEM_ONSTATE_MASK					(0x3 << 16)
 
- /* Used by PM_CAM_PWRSTST */
 
- #define OMAP4430_CAM_MEM_STATEST_SHIFT					4
 
- #define OMAP4430_CAM_MEM_STATEST_MASK					(0x3 << 4)
 
- /* Used by PRM_CLKREQCTRL */
 
- #define OMAP4430_CLKREQ_COND_SHIFT					0
 
- #define OMAP4430_CLKREQ_COND_MASK					(0x7 << 0)
 
- /* Used by PRM_VC_VAL_SMPS_RA_CMD */
 
- #define OMAP4430_CMDRA_VDD_CORE_L_SHIFT					0
 
- #define OMAP4430_CMDRA_VDD_CORE_L_MASK					(0xff << 0)
 
- /* Used by PRM_VC_VAL_SMPS_RA_CMD */
 
- #define OMAP4430_CMDRA_VDD_IVA_L_SHIFT					8
 
- #define OMAP4430_CMDRA_VDD_IVA_L_MASK					(0xff << 8)
 
- /* Used by PRM_VC_VAL_SMPS_RA_CMD */
 
- #define OMAP4430_CMDRA_VDD_MPU_L_SHIFT					16
 
- #define OMAP4430_CMDRA_VDD_MPU_L_MASK					(0xff << 16)
 
- /* Used by PRM_VC_CFG_CHANNEL */
 
- #define OMAP4430_CMD_VDD_CORE_L_SHIFT					4
 
- #define OMAP4430_CMD_VDD_CORE_L_MASK					(1 << 4)
 
- /* Used by PRM_VC_CFG_CHANNEL */
 
- #define OMAP4430_CMD_VDD_IVA_L_SHIFT					12
 
- #define OMAP4430_CMD_VDD_IVA_L_MASK					(1 << 12)
 
- /* Used by PRM_VC_CFG_CHANNEL */
 
- #define OMAP4430_CMD_VDD_MPU_L_SHIFT					17
 
- #define OMAP4430_CMD_VDD_MPU_L_MASK					(1 << 17)
 
- /* Used by PM_CORE_PWRSTCTRL */
 
- #define OMAP4430_CORE_OCMRAM_ONSTATE_SHIFT				18
 
- #define OMAP4430_CORE_OCMRAM_ONSTATE_MASK				(0x3 << 18)
 
- /* Used by PM_CORE_PWRSTCTRL */
 
- #define OMAP4430_CORE_OCMRAM_RETSTATE_SHIFT				9
 
- #define OMAP4430_CORE_OCMRAM_RETSTATE_MASK				(1 << 9)
 
- /* Used by PM_CORE_PWRSTST */
 
- #define OMAP4430_CORE_OCMRAM_STATEST_SHIFT				6
 
- #define OMAP4430_CORE_OCMRAM_STATEST_MASK				(0x3 << 6)
 
- /* Used by PM_CORE_PWRSTCTRL */
 
- #define OMAP4430_CORE_OTHER_BANK_ONSTATE_SHIFT				16
 
- #define OMAP4430_CORE_OTHER_BANK_ONSTATE_MASK				(0x3 << 16)
 
- /* Used by PM_CORE_PWRSTCTRL */
 
- #define OMAP4430_CORE_OTHER_BANK_RETSTATE_SHIFT				8
 
- #define OMAP4430_CORE_OTHER_BANK_RETSTATE_MASK				(1 << 8)
 
- /* Used by PM_CORE_PWRSTST */
 
- #define OMAP4430_CORE_OTHER_BANK_STATEST_SHIFT				4
 
- #define OMAP4430_CORE_OTHER_BANK_STATEST_MASK				(0x3 << 4)
 
- /* Used by REVISION_PRM */
 
- #define OMAP4430_CUSTOM_SHIFT						6
 
- #define OMAP4430_CUSTOM_MASK						(0x3 << 6)
 
- /* Used by PRM_VC_VAL_BYPASS */
 
- #define OMAP4430_DATA_SHIFT						16
 
- #define OMAP4430_DATA_MASK						(0xff << 16)
 
- /* Used by PRM_DEVICE_OFF_CTRL */
 
- #define OMAP4430_DEVICE_OFF_ENABLE_SHIFT				0
 
- #define OMAP4430_DEVICE_OFF_ENABLE_MASK					(1 << 0)
 
- /* Used by PRM_VC_CFG_I2C_MODE */
 
- #define OMAP4430_DFILTEREN_SHIFT					6
 
- #define OMAP4430_DFILTEREN_MASK						(1 << 6)
 
- /*
 
-  * Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_IVA_SETUP,
 
-  * PRM_LDO_SRAM_MPU_SETUP, PRM_SRAM_WKUP_SETUP
 
-  */
 
- #define OMAP4430_DISABLE_RTA_EXPORT_SHIFT				0
 
- #define OMAP4430_DISABLE_RTA_EXPORT_MASK				(1 << 0)
 
- /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU, PRM_IRQENABLE_TESLA */
 
- #define OMAP4430_DPLL_ABE_RECAL_EN_SHIFT				4
 
- #define OMAP4430_DPLL_ABE_RECAL_EN_MASK					(1 << 4)
 
- /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU, PRM_IRQSTATUS_TESLA */
 
- #define OMAP4430_DPLL_ABE_RECAL_ST_SHIFT				4
 
- #define OMAP4430_DPLL_ABE_RECAL_ST_MASK					(1 << 4)
 
- /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
 
- #define OMAP4430_DPLL_CORE_RECAL_EN_SHIFT				0
 
- #define OMAP4430_DPLL_CORE_RECAL_EN_MASK				(1 << 0)
 
- /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
 
- #define OMAP4430_DPLL_CORE_RECAL_ST_SHIFT				0
 
- #define OMAP4430_DPLL_CORE_RECAL_ST_MASK				(1 << 0)
 
- /* Used by PRM_IRQENABLE_MPU */
 
- #define OMAP4430_DPLL_DDRPHY_RECAL_EN_SHIFT				6
 
- #define OMAP4430_DPLL_DDRPHY_RECAL_EN_MASK				(1 << 6)
 
- /* Used by PRM_IRQSTATUS_MPU */
 
- #define OMAP4430_DPLL_DDRPHY_RECAL_ST_SHIFT				6
 
- #define OMAP4430_DPLL_DDRPHY_RECAL_ST_MASK				(1 << 6)
 
- /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU, PRM_IRQENABLE_TESLA */
 
- #define OMAP4430_DPLL_IVA_RECAL_EN_SHIFT				2
 
- #define OMAP4430_DPLL_IVA_RECAL_EN_MASK					(1 << 2)
 
- /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU, PRM_IRQSTATUS_TESLA */
 
- #define OMAP4430_DPLL_IVA_RECAL_ST_SHIFT				2
 
- #define OMAP4430_DPLL_IVA_RECAL_ST_MASK					(1 << 2)
 
- /* Used by PRM_IRQENABLE_MPU */
 
- #define OMAP4430_DPLL_MPU_RECAL_EN_SHIFT				1
 
- #define OMAP4430_DPLL_MPU_RECAL_EN_MASK					(1 << 1)
 
- /* Used by PRM_IRQSTATUS_MPU */
 
- #define OMAP4430_DPLL_MPU_RECAL_ST_SHIFT				1
 
- #define OMAP4430_DPLL_MPU_RECAL_ST_MASK					(1 << 1)
 
- /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
 
- #define OMAP4430_DPLL_PER_RECAL_EN_SHIFT				3
 
- #define OMAP4430_DPLL_PER_RECAL_EN_MASK					(1 << 3)
 
- /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
 
- #define OMAP4430_DPLL_PER_RECAL_ST_SHIFT				3
 
- #define OMAP4430_DPLL_PER_RECAL_ST_MASK					(1 << 3)
 
- /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
 
- #define OMAP4430_DPLL_UNIPRO_RECAL_EN_SHIFT				7
 
- #define OMAP4430_DPLL_UNIPRO_RECAL_EN_MASK				(1 << 7)
 
- /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
 
- #define OMAP4430_DPLL_UNIPRO_RECAL_ST_SHIFT				7
 
- #define OMAP4430_DPLL_UNIPRO_RECAL_ST_MASK				(1 << 7)
 
- /* Used by PM_DSS_PWRSTCTRL */
 
- #define OMAP4430_DSS_MEM_ONSTATE_SHIFT					16
 
- #define OMAP4430_DSS_MEM_ONSTATE_MASK					(0x3 << 16)
 
- /* Used by PM_DSS_PWRSTCTRL */
 
- #define OMAP4430_DSS_MEM_RETSTATE_SHIFT					8
 
- #define OMAP4430_DSS_MEM_RETSTATE_MASK					(1 << 8)
 
- /* Used by PM_DSS_PWRSTST */
 
- #define OMAP4430_DSS_MEM_STATEST_SHIFT					4
 
- #define OMAP4430_DSS_MEM_STATEST_MASK					(0x3 << 4)
 
- /* Used by PM_CORE_PWRSTCTRL */
 
- #define OMAP4430_DUCATI_L2RAM_ONSTATE_SHIFT				20
 
- #define OMAP4430_DUCATI_L2RAM_ONSTATE_MASK				(0x3 << 20)
 
- /* Used by PM_CORE_PWRSTCTRL */
 
- #define OMAP4430_DUCATI_L2RAM_RETSTATE_SHIFT				10
 
- #define OMAP4430_DUCATI_L2RAM_RETSTATE_MASK				(1 << 10)
 
- /* Used by PM_CORE_PWRSTST */
 
- #define OMAP4430_DUCATI_L2RAM_STATEST_SHIFT				8
 
- #define OMAP4430_DUCATI_L2RAM_STATEST_MASK				(0x3 << 8)
 
- /* Used by PM_CORE_PWRSTCTRL */
 
- #define OMAP4430_DUCATI_UNICACHE_ONSTATE_SHIFT				22
 
- #define OMAP4430_DUCATI_UNICACHE_ONSTATE_MASK				(0x3 << 22)
 
- /* Used by PM_CORE_PWRSTCTRL */
 
- #define OMAP4430_DUCATI_UNICACHE_RETSTATE_SHIFT				11
 
- #define OMAP4430_DUCATI_UNICACHE_RETSTATE_MASK				(1 << 11)
 
- /* Used by PM_CORE_PWRSTST */
 
- #define OMAP4430_DUCATI_UNICACHE_STATEST_SHIFT				10
 
- #define OMAP4430_DUCATI_UNICACHE_STATEST_MASK				(0x3 << 10)
 
- /* Used by PRM_DEVICE_OFF_CTRL */
 
- #define OMAP4460_EMIF1_OFFWKUP_DISABLE_SHIFT				8
 
- #define OMAP4460_EMIF1_OFFWKUP_DISABLE_MASK				(1 << 8)
 
- /* Used by PRM_DEVICE_OFF_CTRL */
 
- #define OMAP4460_EMIF2_OFFWKUP_DISABLE_SHIFT				9
 
- #define OMAP4460_EMIF2_OFFWKUP_DISABLE_MASK				(1 << 9)
 
- /* Used by RM_MPU_RSTST */
 
- #define OMAP4430_EMULATION_RST_SHIFT					0
 
- #define OMAP4430_EMULATION_RST_MASK					(1 << 0)
 
- /* Used by RM_DUCATI_RSTST */
 
- #define OMAP4430_EMULATION_RST1ST_SHIFT					3
 
- #define OMAP4430_EMULATION_RST1ST_MASK					(1 << 3)
 
- /* Used by RM_DUCATI_RSTST */
 
- #define OMAP4430_EMULATION_RST2ST_SHIFT					4
 
- #define OMAP4430_EMULATION_RST2ST_MASK					(1 << 4)
 
- /* Used by RM_IVAHD_RSTST */
 
- #define OMAP4430_EMULATION_SEQ1_RST1ST_SHIFT				3
 
- #define OMAP4430_EMULATION_SEQ1_RST1ST_MASK				(1 << 3)
 
- /* Used by RM_IVAHD_RSTST */
 
- #define OMAP4430_EMULATION_SEQ2_RST2ST_SHIFT				4
 
- #define OMAP4430_EMULATION_SEQ2_RST2ST_MASK				(1 << 4)
 
- /* Used by PM_EMU_PWRSTCTRL */
 
- #define OMAP4430_EMU_BANK_ONSTATE_SHIFT					16
 
- #define OMAP4430_EMU_BANK_ONSTATE_MASK					(0x3 << 16)
 
- /* Used by PM_EMU_PWRSTST */
 
- #define OMAP4430_EMU_BANK_STATEST_SHIFT					4
 
- #define OMAP4430_EMU_BANK_STATEST_MASK					(0x3 << 4)
 
- /*
 
-  * Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_IVA_SETUP,
 
-  * PRM_LDO_SRAM_MPU_SETUP
 
-  */
 
- #define OMAP4430_ENFUNC1_EXPORT_SHIFT					3
 
- #define OMAP4430_ENFUNC1_EXPORT_MASK					(1 << 3)
 
- /*
 
-  * Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_IVA_SETUP,
 
-  * PRM_LDO_SRAM_MPU_SETUP
 
-  */
 
- #define OMAP4430_ENFUNC3_EXPORT_SHIFT					5
 
- #define OMAP4430_ENFUNC3_EXPORT_MASK					(1 << 5)
 
- /*
 
-  * Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_IVA_SETUP,
 
-  * PRM_LDO_SRAM_MPU_SETUP
 
-  */
 
- #define OMAP4430_ENFUNC4_SHIFT						6
 
- #define OMAP4430_ENFUNC4_MASK						(1 << 6)
 
- /*
 
-  * Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_IVA_SETUP,
 
-  * PRM_LDO_SRAM_MPU_SETUP
 
-  */
 
- #define OMAP4430_ENFUNC5_SHIFT						7
 
- #define OMAP4430_ENFUNC5_MASK						(1 << 7)
 
- /* Used by PRM_VP_CORE_CONFIG, PRM_VP_IVA_CONFIG, PRM_VP_MPU_CONFIG */
 
- #define OMAP4430_ERRORGAIN_SHIFT					16
 
- #define OMAP4430_ERRORGAIN_MASK						(0xff << 16)
 
- /* Used by PRM_VP_CORE_CONFIG, PRM_VP_IVA_CONFIG, PRM_VP_MPU_CONFIG */
 
- #define OMAP4430_ERROROFFSET_SHIFT					24
 
- #define OMAP4430_ERROROFFSET_MASK					(0xff << 24)
 
- /* Used by PRM_RSTST */
 
- #define OMAP4430_EXTERNAL_WARM_RST_SHIFT				5
 
- #define OMAP4430_EXTERNAL_WARM_RST_MASK					(1 << 5)
 
- /* Used by PRM_VP_CORE_CONFIG, PRM_VP_IVA_CONFIG, PRM_VP_MPU_CONFIG */
 
- #define OMAP4430_FORCEUPDATE_SHIFT					1
 
- #define OMAP4430_FORCEUPDATE_MASK					(1 << 1)
 
- /* Used by PRM_VP_CORE_VOLTAGE, PRM_VP_IVA_VOLTAGE, PRM_VP_MPU_VOLTAGE */
 
- #define OMAP4430_FORCEUPDATEWAIT_SHIFT					8
 
- #define OMAP4430_FORCEUPDATEWAIT_MASK					(0xffffff << 8)
 
- /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_TESLA */
 
- #define OMAP4430_FORCEWKUP_EN_SHIFT					10
 
- #define OMAP4430_FORCEWKUP_EN_MASK					(1 << 10)
 
- /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_TESLA */
 
- #define OMAP4430_FORCEWKUP_ST_SHIFT					10
 
- #define OMAP4430_FORCEWKUP_ST_MASK					(1 << 10)
 
- /* Used by REVISION_PRM */
 
- #define OMAP4430_FUNC_SHIFT						16
 
- #define OMAP4430_FUNC_MASK						(0xfff << 16)
 
- /* Used by PM_GFX_PWRSTCTRL */
 
- #define OMAP4430_GFX_MEM_ONSTATE_SHIFT					16
 
- #define OMAP4430_GFX_MEM_ONSTATE_MASK					(0x3 << 16)
 
- /* Used by PM_GFX_PWRSTST */
 
- #define OMAP4430_GFX_MEM_STATEST_SHIFT					4
 
- #define OMAP4430_GFX_MEM_STATEST_MASK					(0x3 << 4)
 
- /* Used by PRM_RSTST */
 
- #define OMAP4430_GLOBAL_COLD_RST_SHIFT					0
 
- #define OMAP4430_GLOBAL_COLD_RST_MASK					(1 << 0)
 
- /* Used by PRM_RSTST */
 
- #define OMAP4430_GLOBAL_WARM_SW_RST_SHIFT				1
 
- #define OMAP4430_GLOBAL_WARM_SW_RST_MASK				(1 << 1)
 
- /* Used by PRM_IO_PMCTRL */
 
- #define OMAP4430_GLOBAL_WUEN_SHIFT					16
 
- #define OMAP4430_GLOBAL_WUEN_MASK					(1 << 16)
 
- /* Used by PRM_VC_CFG_I2C_MODE */
 
- #define OMAP4430_HSMCODE_SHIFT						0
 
- #define OMAP4430_HSMCODE_MASK						(0x7 << 0)
 
- /* Used by PRM_VC_CFG_I2C_MODE */
 
- #define OMAP4430_HSMODEEN_SHIFT						3
 
- #define OMAP4430_HSMODEEN_MASK						(1 << 3)
 
- /* Used by PRM_VC_CFG_I2C_CLK */
 
- #define OMAP4430_HSSCLH_SHIFT						16
 
- #define OMAP4430_HSSCLH_MASK						(0xff << 16)
 
- /* Used by PRM_VC_CFG_I2C_CLK */
 
- #define OMAP4430_HSSCLL_SHIFT						24
 
- #define OMAP4430_HSSCLL_MASK						(0xff << 24)
 
- /* Used by PM_IVAHD_PWRSTCTRL */
 
- #define OMAP4430_HWA_MEM_ONSTATE_SHIFT					16
 
- #define OMAP4430_HWA_MEM_ONSTATE_MASK					(0x3 << 16)
 
- /* Used by PM_IVAHD_PWRSTCTRL */
 
- #define OMAP4430_HWA_MEM_RETSTATE_SHIFT					8
 
- #define OMAP4430_HWA_MEM_RETSTATE_MASK					(1 << 8)
 
- /* Used by PM_IVAHD_PWRSTST */
 
- #define OMAP4430_HWA_MEM_STATEST_SHIFT					4
 
- #define OMAP4430_HWA_MEM_STATEST_MASK					(0x3 << 4)
 
- /* Used by RM_MPU_RSTST */
 
- #define OMAP4430_ICECRUSHER_MPU_RST_SHIFT				1
 
- #define OMAP4430_ICECRUSHER_MPU_RST_MASK				(1 << 1)
 
- /* Used by RM_DUCATI_RSTST */
 
- #define OMAP4430_ICECRUSHER_RST1ST_SHIFT				5
 
- #define OMAP4430_ICECRUSHER_RST1ST_MASK					(1 << 5)
 
 
  |