connectionSignalSlot.h 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466
  1. /*
  2. * Copyright 2007-2010 Analog Devices Inc.
  3. *
  4. * Licensed under the Clear BSD license or the GPL-2 (or later)
  5. */
  6. #ifndef _DEF_BF522_H
  7. #define _DEF_BF522_H
  8. /* ************************************************************** */
  9. /* SYSTEM & MMR ADDRESS DEFINITIONS COMMON TO ALL ADSP-BF52x */
  10. /* ************************************************************** */
  11. /* ==== begin from defBF534.h ==== */
  12. /* Clock and System Control (0xFFC00000 - 0xFFC000FF) */
  13. #define PLL_CTL 0xFFC00000 /* PLL Control Register */
  14. #define PLL_DIV 0xFFC00004 /* PLL Divide Register */
  15. #define VR_CTL 0xFFC00008 /* Voltage Regulator Control Register */
  16. #define PLL_STAT 0xFFC0000C /* PLL Status Register */
  17. #define PLL_LOCKCNT 0xFFC00010 /* PLL Lock Count Register */
  18. #define CHIPID 0xFFC00014 /* Device ID Register */
  19. /* System Interrupt Controller (0xFFC00100 - 0xFFC001FF) */
  20. #define SWRST 0xFFC00100 /* Software Reset Register */
  21. #define SYSCR 0xFFC00104 /* System Configuration Register */
  22. #define SIC_RVECT 0xFFC00108 /* Interrupt Reset Vector Address Register */
  23. #define SIC_IMASK0 0xFFC0010C /* Interrupt Mask Register */
  24. #define SIC_IAR0 0xFFC00110 /* Interrupt Assignment Register 0 */
  25. #define SIC_IAR1 0xFFC00114 /* Interrupt Assignment Register 1 */
  26. #define SIC_IAR2 0xFFC00118 /* Interrupt Assignment Register 2 */
  27. #define SIC_IAR3 0xFFC0011C /* Interrupt Assignment Register 3 */
  28. #define SIC_ISR0 0xFFC00120 /* Interrupt Status Register */
  29. #define SIC_IWR0 0xFFC00124 /* Interrupt Wakeup Register */
  30. /* SIC Additions to ADSP-BF52x (0xFFC0014C - 0xFFC00162) */
  31. #define SIC_IMASK1 0xFFC0014C /* Interrupt Mask register of SIC2 */
  32. #define SIC_IAR4 0xFFC00150 /* Interrupt Assignment register4 */
  33. #define SIC_IAR5 0xFFC00154 /* Interrupt Assignment register5 */
  34. #define SIC_IAR6 0xFFC00158 /* Interrupt Assignment register6 */
  35. #define SIC_IAR7 0xFFC0015C /* Interrupt Assignment register7 */
  36. #define SIC_ISR1 0xFFC00160 /* Interrupt Statur register */
  37. #define SIC_IWR1 0xFFC00164 /* Interrupt Wakeup register */
  38. /* Watchdog Timer (0xFFC00200 - 0xFFC002FF) */
  39. #define WDOG_CTL 0xFFC00200 /* Watchdog Control Register */
  40. #define WDOG_CNT 0xFFC00204 /* Watchdog Count Register */
  41. #define WDOG_STAT 0xFFC00208 /* Watchdog Status Register */
  42. /* Real Time Clock (0xFFC00300 - 0xFFC003FF) */
  43. #define RTC_STAT 0xFFC00300 /* RTC Status Register */
  44. #define RTC_ICTL 0xFFC00304 /* RTC Interrupt Control Register */
  45. #define RTC_ISTAT 0xFFC00308 /* RTC Interrupt Status Register */
  46. #define RTC_SWCNT 0xFFC0030C /* RTC Stopwatch Count Register */
  47. #define RTC_ALARM 0xFFC00310 /* RTC Alarm Time Register */
  48. #define RTC_FAST 0xFFC00314 /* RTC Prescaler Enable Register */
  49. #define RTC_PREN 0xFFC00314 /* RTC Prescaler Enable Alternate Macro */
  50. /* UART0 Controller (0xFFC00400 - 0xFFC004FF) */
  51. #define UART0_THR 0xFFC00400 /* Transmit Holding register */
  52. #define UART0_RBR 0xFFC00400 /* Receive Buffer register */
  53. #define UART0_DLL 0xFFC00400 /* Divisor Latch (Low-Byte) */
  54. #define UART0_IER 0xFFC00404 /* Interrupt Enable Register */
  55. #define UART0_DLH 0xFFC00404 /* Divisor Latch (High-Byte) */
  56. #define UART0_IIR 0xFFC00408 /* Interrupt Identification Register */
  57. #define UART0_LCR 0xFFC0040C /* Line Control Register */
  58. #define UART0_MCR 0xFFC00410 /* Modem Control Register */
  59. #define UART0_LSR 0xFFC00414 /* Line Status Register */
  60. #define UART0_MSR 0xFFC00418 /* Modem Status Register */
  61. #define UART0_SCR 0xFFC0041C /* SCR Scratch Register */
  62. #define UART0_GCTL 0xFFC00424 /* Global Control Register */
  63. /* SPI Controller (0xFFC00500 - 0xFFC005FF) */
  64. #define SPI0_REGBASE 0xFFC00500
  65. #define SPI_CTL 0xFFC00500 /* SPI Control Register */
  66. #define SPI_FLG 0xFFC00504 /* SPI Flag register */
  67. #define SPI_STAT 0xFFC00508 /* SPI Status register */
  68. #define SPI_TDBR 0xFFC0050C /* SPI Transmit Data Buffer Register */
  69. #define SPI_RDBR 0xFFC00510 /* SPI Receive Data Buffer Register */
  70. #define SPI_BAUD 0xFFC00514 /* SPI Baud rate Register */
  71. #define SPI_SHADOW 0xFFC00518 /* SPI_RDBR Shadow Register */
  72. /* TIMER0-7 Registers (0xFFC00600 - 0xFFC006FF) */
  73. #define TIMER0_CONFIG 0xFFC00600 /* Timer 0 Configuration Register */
  74. #define TIMER0_COUNTER 0xFFC00604 /* Timer 0 Counter Register */
  75. #define TIMER0_PERIOD 0xFFC00608 /* Timer 0 Period Register */
  76. #define TIMER0_WIDTH 0xFFC0060C /* Timer 0 Width Register */
  77. #define TIMER1_CONFIG 0xFFC00610 /* Timer 1 Configuration Register */
  78. #define TIMER1_COUNTER 0xFFC00614 /* Timer 1 Counter Register */
  79. #define TIMER1_PERIOD 0xFFC00618 /* Timer 1 Period Register */
  80. #define TIMER1_WIDTH 0xFFC0061C /* Timer 1 Width Register */
  81. #define TIMER2_CONFIG 0xFFC00620 /* Timer 2 Configuration Register */
  82. #define TIMER2_COUNTER 0xFFC00624 /* Timer 2 Counter Register */
  83. #define TIMER2_PERIOD 0xFFC00628 /* Timer 2 Period Register */
  84. #define TIMER2_WIDTH 0xFFC0062C /* Timer 2 Width Register */
  85. #define TIMER3_CONFIG 0xFFC00630 /* Timer 3 Configuration Register */
  86. #define TIMER3_COUNTER 0xFFC00634 /* Timer 3 Counter Register */
  87. #define TIMER3_PERIOD 0xFFC00638 /* Timer 3 Period Register */
  88. #define TIMER3_WIDTH 0xFFC0063C /* Timer 3 Width Register */
  89. #define TIMER4_CONFIG 0xFFC00640 /* Timer 4 Configuration Register */
  90. #define TIMER4_COUNTER 0xFFC00644 /* Timer 4 Counter Register */
  91. #define TIMER4_PERIOD 0xFFC00648 /* Timer 4 Period Register */
  92. #define TIMER4_WIDTH 0xFFC0064C /* Timer 4 Width Register */
  93. #define TIMER5_CONFIG 0xFFC00650 /* Timer 5 Configuration Register */
  94. #define TIMER5_COUNTER 0xFFC00654 /* Timer 5 Counter Register */
  95. #define TIMER5_PERIOD 0xFFC00658 /* Timer 5 Period Register */
  96. #define TIMER5_WIDTH 0xFFC0065C /* Timer 5 Width Register */
  97. #define TIMER6_CONFIG 0xFFC00660 /* Timer 6 Configuration Register */
  98. #define TIMER6_COUNTER 0xFFC00664 /* Timer 6 Counter Register */
  99. #define TIMER6_PERIOD 0xFFC00668 /* Timer 6 Period Register */
  100. #define TIMER6_WIDTH 0xFFC0066C /* Timer 6 Width Register */
  101. #define TIMER7_CONFIG 0xFFC00670 /* Timer 7 Configuration Register */
  102. #define TIMER7_COUNTER 0xFFC00674 /* Timer 7 Counter Register */
  103. #define TIMER7_PERIOD 0xFFC00678 /* Timer 7 Period Register */
  104. #define TIMER7_WIDTH 0xFFC0067C /* Timer 7 Width Register */
  105. #define TIMER_ENABLE 0xFFC00680 /* Timer Enable Register */
  106. #define TIMER_DISABLE 0xFFC00684 /* Timer Disable Register */
  107. #define TIMER_STATUS 0xFFC00688 /* Timer Status Register */
  108. /* General Purpose I/O Port F (0xFFC00700 - 0xFFC007FF) */
  109. #define PORTFIO 0xFFC00700 /* Port F I/O Pin State Specify Register */
  110. #define PORTFIO_CLEAR 0xFFC00704 /* Port F I/O Peripheral Interrupt Clear Register */
  111. #define PORTFIO_SET 0xFFC00708 /* Port F I/O Peripheral Interrupt Set Register */
  112. #define PORTFIO_TOGGLE 0xFFC0070C /* Port F I/O Pin State Toggle Register */
  113. #define PORTFIO_MASKA 0xFFC00710 /* Port F I/O Mask State Specify Interrupt A Register */
  114. #define PORTFIO_MASKA_CLEAR 0xFFC00714 /* Port F I/O Mask Disable Interrupt A Register */
  115. #define PORTFIO_MASKA_SET 0xFFC00718 /* Port F I/O Mask Enable Interrupt A Register */
  116. #define PORTFIO_MASKA_TOGGLE 0xFFC0071C /* Port F I/O Mask Toggle Enable Interrupt A Register */
  117. #define PORTFIO_MASKB 0xFFC00720 /* Port F I/O Mask State Specify Interrupt B Register */
  118. #define PORTFIO_MASKB_CLEAR 0xFFC00724 /* Port F I/O Mask Disable Interrupt B Register */
  119. #define PORTFIO_MASKB_SET 0xFFC00728 /* Port F I/O Mask Enable Interrupt B Register */
  120. #define PORTFIO_MASKB_TOGGLE 0xFFC0072C /* Port F I/O Mask Toggle Enable Interrupt B Register */
  121. #define PORTFIO_DIR 0xFFC00730 /* Port F I/O Direction Register */
  122. #define PORTFIO_POLAR 0xFFC00734 /* Port F I/O Source Polarity Register */
  123. #define PORTFIO_EDGE 0xFFC00738 /* Port F I/O Source Sensitivity Register */
  124. #define PORTFIO_BOTH 0xFFC0073C /* Port F I/O Set on BOTH Edges Register */
  125. #define PORTFIO_INEN 0xFFC00740 /* Port F I/O Input Enable Register */
  126. /* SPORT0 Controller (0xFFC00800 - 0xFFC008FF) */
  127. #define SPORT0_TCR1 0xFFC00800 /* SPORT0 Transmit Configuration 1 Register */
  128. #define SPORT0_TCR2 0xFFC00804 /* SPORT0 Transmit Configuration 2 Register */
  129. #define SPORT0_TCLKDIV 0xFFC00808 /* SPORT0 Transmit Clock Divider */
  130. #define SPORT0_TFSDIV 0xFFC0080C /* SPORT0 Transmit Frame Sync Divider */
  131. #define SPORT0_TX 0xFFC00810 /* SPORT0 TX Data Register */
  132. #define SPORT0_RX 0xFFC00818 /* SPORT0 RX Data Register */
  133. #define SPORT0_RCR1 0xFFC00820 /* SPORT0 Transmit Configuration 1 Register */
  134. #define SPORT0_RCR2 0xFFC00824 /* SPORT0 Transmit Configuration 2 Register */
  135. #define SPORT0_RCLKDIV 0xFFC00828 /* SPORT0 Receive Clock Divider */
  136. #define SPORT0_RFSDIV 0xFFC0082C /* SPORT0 Receive Frame Sync Divider */
  137. #define SPORT0_STAT 0xFFC00830 /* SPORT0 Status Register */
  138. #define SPORT0_CHNL 0xFFC00834 /* SPORT0 Current Channel Register */
  139. #define SPORT0_MCMC1 0xFFC00838 /* SPORT0 Multi-Channel Configuration Register 1 */
  140. #define SPORT0_MCMC2 0xFFC0083C /* SPORT0 Multi-Channel Configuration Register 2 */
  141. #define SPORT0_MTCS0 0xFFC00840 /* SPORT0 Multi-Channel Transmit Select Register 0 */
  142. #define SPORT0_MTCS1 0xFFC00844 /* SPORT0 Multi-Channel Transmit Select Register 1 */
  143. #define SPORT0_MTCS2 0xFFC00848 /* SPORT0 Multi-Channel Transmit Select Register 2 */
  144. #define SPORT0_MTCS3 0xFFC0084C /* SPORT0 Multi-Channel Transmit Select Register 3 */
  145. #define SPORT0_MRCS0 0xFFC00850 /* SPORT0 Multi-Channel Receive Select Register 0 */
  146. #define SPORT0_MRCS1 0xFFC00854 /* SPORT0 Multi-Channel Receive Select Register 1 */
  147. #define SPORT0_MRCS2 0xFFC00858 /* SPORT0 Multi-Channel Receive Select Register 2 */
  148. #define SPORT0_MRCS3 0xFFC0085C /* SPORT0 Multi-Channel Receive Select Register 3 */
  149. /* SPORT1 Controller (0xFFC00900 - 0xFFC009FF) */
  150. #define SPORT1_TCR1 0xFFC00900 /* SPORT1 Transmit Configuration 1 Register */
  151. #define SPORT1_TCR2 0xFFC00904 /* SPORT1 Transmit Configuration 2 Register */
  152. #define SPORT1_TCLKDIV 0xFFC00908 /* SPORT1 Transmit Clock Divider */
  153. #define SPORT1_TFSDIV 0xFFC0090C /* SPORT1 Transmit Frame Sync Divider */
  154. #define SPORT1_TX 0xFFC00910 /* SPORT1 TX Data Register */
  155. #define SPORT1_RX 0xFFC00918 /* SPORT1 RX Data Register */
  156. #define SPORT1_RCR1 0xFFC00920 /* SPORT1 Transmit Configuration 1 Register */
  157. #define SPORT1_RCR2 0xFFC00924 /* SPORT1 Transmit Configuration 2 Register */
  158. #define SPORT1_RCLKDIV 0xFFC00928 /* SPORT1 Receive Clock Divider */
  159. #define SPORT1_RFSDIV 0xFFC0092C /* SPORT1 Receive Frame Sync Divider */
  160. #define SPORT1_STAT 0xFFC00930 /* SPORT1 Status Register */
  161. #define SPORT1_CHNL 0xFFC00934 /* SPORT1 Current Channel Register */
  162. #define SPORT1_MCMC1 0xFFC00938 /* SPORT1 Multi-Channel Configuration Register 1 */
  163. #define SPORT1_MCMC2 0xFFC0093C /* SPORT1 Multi-Channel Configuration Register 2 */
  164. #define SPORT1_MTCS0 0xFFC00940 /* SPORT1 Multi-Channel Transmit Select Register 0 */
  165. #define SPORT1_MTCS1 0xFFC00944 /* SPORT1 Multi-Channel Transmit Select Register 1 */
  166. #define SPORT1_MTCS2 0xFFC00948 /* SPORT1 Multi-Channel Transmit Select Register 2 */
  167. #define SPORT1_MTCS3 0xFFC0094C /* SPORT1 Multi-Channel Transmit Select Register 3 */
  168. #define SPORT1_MRCS0 0xFFC00950 /* SPORT1 Multi-Channel Receive Select Register 0 */
  169. #define SPORT1_MRCS1 0xFFC00954 /* SPORT1 Multi-Channel Receive Select Register 1 */
  170. #define SPORT1_MRCS2 0xFFC00958 /* SPORT1 Multi-Channel Receive Select Register 2 */
  171. #define SPORT1_MRCS3 0xFFC0095C /* SPORT1 Multi-Channel Receive Select Register 3 */
  172. /* External Bus Interface Unit (0xFFC00A00 - 0xFFC00AFF) */
  173. #define EBIU_AMGCTL 0xFFC00A00 /* Asynchronous Memory Global Control Register */
  174. #define EBIU_AMBCTL0 0xFFC00A04 /* Asynchronous Memory Bank Control Register 0 */
  175. #define EBIU_AMBCTL1 0xFFC00A08 /* Asynchronous Memory Bank Control Register 1 */
  176. #define EBIU_SDGCTL 0xFFC00A10 /* SDRAM Global Control Register */
  177. #define EBIU_SDBCTL 0xFFC00A14 /* SDRAM Bank Control Register */
  178. #define EBIU_SDRRC 0xFFC00A18 /* SDRAM Refresh Rate Control Register */
  179. #define EBIU_SDSTAT 0xFFC00A1C /* SDRAM Status Register */
  180. /* DMA Traffic Control Registers */
  181. #define DMAC_TC_PER 0xFFC00B0C /* Traffic Control Periods Register */
  182. #define DMAC_TC_CNT 0xFFC00B10 /* Traffic Control Current Counts Register */
  183. /* DMA Controller (0xFFC00C00 - 0xFFC00FFF) */
  184. #define DMA0_NEXT_DESC_PTR 0xFFC00C00 /* DMA Channel 0 Next Descriptor Pointer Register */
  185. #define DMA0_START_ADDR 0xFFC00C04 /* DMA Channel 0 Start Address Register */
  186. #define DMA0_CONFIG 0xFFC00C08 /* DMA Channel 0 Configuration Register */
  187. #define DMA0_X_COUNT 0xFFC00C10 /* DMA Channel 0 X Count Register */
  188. #define DMA0_X_MODIFY 0xFFC00C14 /* DMA Channel 0 X Modify Register */
  189. #define DMA0_Y_COUNT 0xFFC00C18 /* DMA Channel 0 Y Count Register */
  190. #define DMA0_Y_MODIFY 0xFFC00C1C /* DMA Channel 0 Y Modify Register */
  191. #define DMA0_CURR_DESC_PTR 0xFFC00C20 /* DMA Channel 0 Current Descriptor Pointer Register */
  192. #define DMA0_CURR_ADDR 0xFFC00C24 /* DMA Channel 0 Current Address Register */
  193. #define DMA0_IRQ_STATUS 0xFFC00C28 /* DMA Channel 0 Interrupt/Status Register */
  194. #define DMA0_PERIPHERAL_MAP 0xFFC00C2C /* DMA Channel 0 Peripheral Map Register */
  195. #define DMA0_CURR_X_COUNT 0xFFC00C30 /* DMA Channel 0 Current X Count Register */
  196. #define DMA0_CURR_Y_COUNT 0xFFC00C38 /* DMA Channel 0 Current Y Count Register */
  197. #define DMA1_NEXT_DESC_PTR 0xFFC00C40 /* DMA Channel 1 Next Descriptor Pointer Register */
  198. #define DMA1_START_ADDR 0xFFC00C44 /* DMA Channel 1 Start Address Register */
  199. #define DMA1_CONFIG 0xFFC00C48 /* DMA Channel 1 Configuration Register */
  200. #define DMA1_X_COUNT 0xFFC00C50 /* DMA Channel 1 X Count Register */
  201. #define DMA1_X_MODIFY 0xFFC00C54 /* DMA Channel 1 X Modify Register */
  202. #define DMA1_Y_COUNT 0xFFC00C58 /* DMA Channel 1 Y Count Register */
  203. #define DMA1_Y_MODIFY 0xFFC00C5C /* DMA Channel 1 Y Modify Register */
  204. #define DMA1_CURR_DESC_PTR 0xFFC00C60 /* DMA Channel 1 Current Descriptor Pointer Register */
  205. #define DMA1_CURR_ADDR 0xFFC00C64 /* DMA Channel 1 Current Address Register */
  206. #define DMA1_IRQ_STATUS 0xFFC00C68 /* DMA Channel 1 Interrupt/Status Register */
  207. #define DMA1_PERIPHERAL_MAP 0xFFC00C6C /* DMA Channel 1 Peripheral Map Register */
  208. #define DMA1_CURR_X_COUNT 0xFFC00C70 /* DMA Channel 1 Current X Count Register */
  209. #define DMA1_CURR_Y_COUNT 0xFFC00C78 /* DMA Channel 1 Current Y Count Register */
  210. #define DMA2_NEXT_DESC_PTR 0xFFC00C80 /* DMA Channel 2 Next Descriptor Pointer Register */
  211. #define DMA2_START_ADDR 0xFFC00C84 /* DMA Channel 2 Start Address Register */
  212. #define DMA2_CONFIG 0xFFC00C88 /* DMA Channel 2 Configuration Register */
  213. #define DMA2_X_COUNT 0xFFC00C90 /* DMA Channel 2 X Count Register */
  214. #define DMA2_X_MODIFY 0xFFC00C94 /* DMA Channel 2 X Modify Register */
  215. #define DMA2_Y_COUNT 0xFFC00C98 /* DMA Channel 2 Y Count Register */
  216. #define DMA2_Y_MODIFY 0xFFC00C9C /* DMA Channel 2 Y Modify Register */
  217. #define DMA2_CURR_DESC_PTR 0xFFC00CA0 /* DMA Channel 2 Current Descriptor Pointer Register */
  218. #define DMA2_CURR_ADDR 0xFFC00CA4 /* DMA Channel 2 Current Address Register */
  219. #define DMA2_IRQ_STATUS 0xFFC00CA8 /* DMA Channel 2 Interrupt/Status Register */
  220. #define DMA2_PERIPHERAL_MAP 0xFFC00CAC /* DMA Channel 2 Peripheral Map Register */
  221. #define DMA2_CURR_X_COUNT 0xFFC00CB0 /* DMA Channel 2 Current X Count Register */
  222. #define DMA2_CURR_Y_COUNT 0xFFC00CB8 /* DMA Channel 2 Current Y Count Register */
  223. #define DMA3_NEXT_DESC_PTR 0xFFC00CC0 /* DMA Channel 3 Next Descriptor Pointer Register */
  224. #define DMA3_START_ADDR 0xFFC00CC4 /* DMA Channel 3 Start Address Register */
  225. #define DMA3_CONFIG 0xFFC00CC8 /* DMA Channel 3 Configuration Register */
  226. #define DMA3_X_COUNT 0xFFC00CD0 /* DMA Channel 3 X Count Register */
  227. #define DMA3_X_MODIFY 0xFFC00CD4 /* DMA Channel 3 X Modify Register */
  228. #define DMA3_Y_COUNT 0xFFC00CD8 /* DMA Channel 3 Y Count Register */
  229. #define DMA3_Y_MODIFY 0xFFC00CDC /* DMA Channel 3 Y Modify Register */
  230. #define DMA3_CURR_DESC_PTR 0xFFC00CE0 /* DMA Channel 3 Current Descriptor Pointer Register */
  231. #define DMA3_CURR_ADDR 0xFFC00CE4 /* DMA Channel 3 Current Address Register */
  232. #define DMA3_IRQ_STATUS 0xFFC00CE8 /* DMA Channel 3 Interrupt/Status Register */
  233. #define DMA3_PERIPHERAL_MAP 0xFFC00CEC /* DMA Channel 3 Peripheral Map Register */
  234. #define DMA3_CURR_X_COUNT 0xFFC00CF0 /* DMA Channel 3 Current X Count Register */
  235. #define DMA3_CURR_Y_COUNT 0xFFC00CF8 /* DMA Channel 3 Current Y Count Register */
  236. #define DMA4_NEXT_DESC_PTR 0xFFC00D00 /* DMA Channel 4 Next Descriptor Pointer Register */
  237. #define DMA4_START_ADDR 0xFFC00D04 /* DMA Channel 4 Start Address Register */
  238. #define DMA4_CONFIG 0xFFC00D08 /* DMA Channel 4 Configuration Register */
  239. #define DMA4_X_COUNT 0xFFC00D10 /* DMA Channel 4 X Count Register */
  240. #define DMA4_X_MODIFY 0xFFC00D14 /* DMA Channel 4 X Modify Register */
  241. #define DMA4_Y_COUNT 0xFFC00D18 /* DMA Channel 4 Y Count Register */
  242. #define DMA4_Y_MODIFY 0xFFC00D1C /* DMA Channel 4 Y Modify Register */
  243. #define DMA4_CURR_DESC_PTR 0xFFC00D20 /* DMA Channel 4 Current Descriptor Pointer Register */
  244. #define DMA4_CURR_ADDR 0xFFC00D24 /* DMA Channel 4 Current Address Register */
  245. #define DMA4_IRQ_STATUS 0xFFC00D28 /* DMA Channel 4 Interrupt/Status Register */
  246. #define DMA4_PERIPHERAL_MAP 0xFFC00D2C /* DMA Channel 4 Peripheral Map Register */
  247. #define DMA4_CURR_X_COUNT 0xFFC00D30 /* DMA Channel 4 Current X Count Register */
  248. #define DMA4_CURR_Y_COUNT 0xFFC00D38 /* DMA Channel 4 Current Y Count Register */
  249. #define DMA5_NEXT_DESC_PTR 0xFFC00D40 /* DMA Channel 5 Next Descriptor Pointer Register */
  250. #define DMA5_START_ADDR 0xFFC00D44 /* DMA Channel 5 Start Address Register */
  251. #define DMA5_CONFIG 0xFFC00D48 /* DMA Channel 5 Configuration Register */
  252. #define DMA5_X_COUNT 0xFFC00D50 /* DMA Channel 5 X Count Register */
  253. #define DMA5_X_MODIFY 0xFFC00D54 /* DMA Channel 5 X Modify Register */
  254. #define DMA5_Y_COUNT 0xFFC00D58 /* DMA Channel 5 Y Count Register */
  255. #define DMA5_Y_MODIFY 0xFFC00D5C /* DMA Channel 5 Y Modify Register */
  256. #define DMA5_CURR_DESC_PTR 0xFFC00D60 /* DMA Channel 5 Current Descriptor Pointer Register */
  257. #define DMA5_CURR_ADDR 0xFFC00D64 /* DMA Channel 5 Current Address Register */
  258. #define DMA5_IRQ_STATUS 0xFFC00D68 /* DMA Channel 5 Interrupt/Status Register */
  259. #define DMA5_PERIPHERAL_MAP 0xFFC00D6C /* DMA Channel 5 Peripheral Map Register */
  260. #define DMA5_CURR_X_COUNT 0xFFC00D70 /* DMA Channel 5 Current X Count Register */
  261. #define DMA5_CURR_Y_COUNT 0xFFC00D78 /* DMA Channel 5 Current Y Count Register */
  262. #define DMA6_NEXT_DESC_PTR 0xFFC00D80 /* DMA Channel 6 Next Descriptor Pointer Register */
  263. #define DMA6_START_ADDR 0xFFC00D84 /* DMA Channel 6 Start Address Register */
  264. #define DMA6_CONFIG 0xFFC00D88 /* DMA Channel 6 Configuration Register */
  265. #define DMA6_X_COUNT 0xFFC00D90 /* DMA Channel 6 X Count Register */
  266. #define DMA6_X_MODIFY 0xFFC00D94 /* DMA Channel 6 X Modify Register */
  267. #define DMA6_Y_COUNT 0xFFC00D98 /* DMA Channel 6 Y Count Register */
  268. #define DMA6_Y_MODIFY 0xFFC00D9C /* DMA Channel 6 Y Modify Register */
  269. #define DMA6_CURR_DESC_PTR 0xFFC00DA0 /* DMA Channel 6 Current Descriptor Pointer Register */
  270. #define DMA6_CURR_ADDR 0xFFC00DA4 /* DMA Channel 6 Current Address Register */
  271. #define DMA6_IRQ_STATUS 0xFFC00DA8 /* DMA Channel 6 Interrupt/Status Register */
  272. #define DMA6_PERIPHERAL_MAP 0xFFC00DAC /* DMA Channel 6 Peripheral Map Register */
  273. #define DMA6_CURR_X_COUNT 0xFFC00DB0 /* DMA Channel 6 Current X Count Register */
  274. #define DMA6_CURR_Y_COUNT 0xFFC00DB8 /* DMA Channel 6 Current Y Count Register */
  275. #define DMA7_NEXT_DESC_PTR 0xFFC00DC0 /* DMA Channel 7 Next Descriptor Pointer Register */
  276. #define DMA7_START_ADDR 0xFFC00DC4 /* DMA Channel 7 Start Address Register */
  277. #define DMA7_CONFIG 0xFFC00DC8 /* DMA Channel 7 Configuration Register */
  278. #define DMA7_X_COUNT 0xFFC00DD0 /* DMA Channel 7 X Count Register */
  279. #define DMA7_X_MODIFY 0xFFC00DD4 /* DMA Channel 7 X Modify Register */
  280. #define DMA7_Y_COUNT 0xFFC00DD8 /* DMA Channel 7 Y Count Register */
  281. #define DMA7_Y_MODIFY 0xFFC00DDC /* DMA Channel 7 Y Modify Register */
  282. #define DMA7_CURR_DESC_PTR 0xFFC00DE0 /* DMA Channel 7 Current Descriptor Pointer Register */
  283. #define DMA7_CURR_ADDR 0xFFC00DE4 /* DMA Channel 7 Current Address Register */
  284. #define DMA7_IRQ_STATUS 0xFFC00DE8 /* DMA Channel 7 Interrupt/Status Register */
  285. #define DMA7_PERIPHERAL_MAP 0xFFC00DEC /* DMA Channel 7 Peripheral Map Register */
  286. #define DMA7_CURR_X_COUNT 0xFFC00DF0 /* DMA Channel 7 Current X Count Register */
  287. #define DMA7_CURR_Y_COUNT 0xFFC00DF8 /* DMA Channel 7 Current Y Count Register */
  288. #define DMA8_NEXT_DESC_PTR 0xFFC00E00 /* DMA Channel 8 Next Descriptor Pointer Register */
  289. #define DMA8_START_ADDR 0xFFC00E04 /* DMA Channel 8 Start Address Register */
  290. #define DMA8_CONFIG 0xFFC00E08 /* DMA Channel 8 Configuration Register */
  291. #define DMA8_X_COUNT 0xFFC00E10 /* DMA Channel 8 X Count Register */
  292. #define DMA8_X_MODIFY 0xFFC00E14 /* DMA Channel 8 X Modify Register */
  293. #define DMA8_Y_COUNT 0xFFC00E18 /* DMA Channel 8 Y Count Register */
  294. #define DMA8_Y_MODIFY 0xFFC00E1C /* DMA Channel 8 Y Modify Register */
  295. #define DMA8_CURR_DESC_PTR 0xFFC00E20 /* DMA Channel 8 Current Descriptor Pointer Register */
  296. #define DMA8_CURR_ADDR 0xFFC00E24 /* DMA Channel 8 Current Address Register */
  297. #define DMA8_IRQ_STATUS 0xFFC00E28 /* DMA Channel 8 Interrupt/Status Register */
  298. #define DMA8_PERIPHERAL_MAP 0xFFC00E2C /* DMA Channel 8 Peripheral Map Register */
  299. #define DMA8_CURR_X_COUNT 0xFFC00E30 /* DMA Channel 8 Current X Count Register */
  300. #define DMA8_CURR_Y_COUNT 0xFFC00E38 /* DMA Channel 8 Current Y Count Register */
  301. #define DMA9_NEXT_DESC_PTR 0xFFC00E40 /* DMA Channel 9 Next Descriptor Pointer Register */
  302. #define DMA9_START_ADDR 0xFFC00E44 /* DMA Channel 9 Start Address Register */
  303. #define DMA9_CONFIG 0xFFC00E48 /* DMA Channel 9 Configuration Register */
  304. #define DMA9_X_COUNT 0xFFC00E50 /* DMA Channel 9 X Count Register */
  305. #define DMA9_X_MODIFY 0xFFC00E54 /* DMA Channel 9 X Modify Register */
  306. #define DMA9_Y_COUNT 0xFFC00E58 /* DMA Channel 9 Y Count Register */
  307. #define DMA9_Y_MODIFY 0xFFC00E5C /* DMA Channel 9 Y Modify Register */
  308. #define DMA9_CURR_DESC_PTR 0xFFC00E60 /* DMA Channel 9 Current Descriptor Pointer Register */
  309. #define DMA9_CURR_ADDR 0xFFC00E64 /* DMA Channel 9 Current Address Register */
  310. #define DMA9_IRQ_STATUS 0xFFC00E68 /* DMA Channel 9 Interrupt/Status Register */
  311. #define DMA9_PERIPHERAL_MAP 0xFFC00E6C /* DMA Channel 9 Peripheral Map Register */
  312. #define DMA9_CURR_X_COUNT 0xFFC00E70 /* DMA Channel 9 Current X Count Register */
  313. #define DMA9_CURR_Y_COUNT 0xFFC00E78 /* DMA Channel 9 Current Y Count Register */
  314. #define DMA10_NEXT_DESC_PTR 0xFFC00E80 /* DMA Channel 10 Next Descriptor Pointer Register */
  315. #define DMA10_START_ADDR 0xFFC00E84 /* DMA Channel 10 Start Address Register */
  316. #define DMA10_CONFIG 0xFFC00E88 /* DMA Channel 10 Configuration Register */
  317. #define DMA10_X_COUNT 0xFFC00E90 /* DMA Channel 10 X Count Register */
  318. #define DMA10_X_MODIFY 0xFFC00E94 /* DMA Channel 10 X Modify Register */
  319. #define DMA10_Y_COUNT 0xFFC00E98 /* DMA Channel 10 Y Count Register */
  320. #define DMA10_Y_MODIFY 0xFFC00E9C /* DMA Channel 10 Y Modify Register */
  321. #define DMA10_CURR_DESC_PTR 0xFFC00EA0 /* DMA Channel 10 Current Descriptor Pointer Register */
  322. #define DMA10_CURR_ADDR 0xFFC00EA4 /* DMA Channel 10 Current Address Register */
  323. #define DMA10_IRQ_STATUS 0xFFC00EA8 /* DMA Channel 10 Interrupt/Status Register */
  324. #define DMA10_PERIPHERAL_MAP 0xFFC00EAC /* DMA Channel 10 Peripheral Map Register */
  325. #define DMA10_CURR_X_COUNT 0xFFC00EB0 /* DMA Channel 10 Current X Count Register */
  326. #define DMA10_CURR_Y_COUNT 0xFFC00EB8 /* DMA Channel 10 Current Y Count Register */
  327. #define DMA11_NEXT_DESC_PTR 0xFFC00EC0 /* DMA Channel 11 Next Descriptor Pointer Register */
  328. #define DMA11_START_ADDR 0xFFC00EC4 /* DMA Channel 11 Start Address Register */
  329. #define DMA11_CONFIG 0xFFC00EC8 /* DMA Channel 11 Configuration Register */
  330. #define DMA11_X_COUNT 0xFFC00ED0 /* DMA Channel 11 X Count Register */
  331. #define DMA11_X_MODIFY 0xFFC00ED4 /* DMA Channel 11 X Modify Register */
  332. #define DMA11_Y_COUNT 0xFFC00ED8 /* DMA Channel 11 Y Count Register */
  333. #define DMA11_Y_MODIFY 0xFFC00EDC /* DMA Channel 11 Y Modify Register */
  334. #define DMA11_CURR_DESC_PTR 0xFFC00EE0 /* DMA Channel 11 Current Descriptor Pointer Register */
  335. #define DMA11_CURR_ADDR 0xFFC00EE4 /* DMA Channel 11 Current Address Register */
  336. #define DMA11_IRQ_STATUS 0xFFC00EE8 /* DMA Channel 11 Interrupt/Status Register */
  337. #define DMA11_PERIPHERAL_MAP 0xFFC00EEC /* DMA Channel 11 Peripheral Map Register */
  338. #define DMA11_CURR_X_COUNT 0xFFC00EF0 /* DMA Channel 11 Current X Count Register */
  339. #define DMA11_CURR_Y_COUNT 0xFFC00EF8 /* DMA Channel 11 Current Y Count Register */
  340. #define MDMA_D0_NEXT_DESC_PTR 0xFFC00F00 /* MemDMA Stream 0 Destination Next Descriptor Pointer Register */
  341. #define MDMA_D0_START_ADDR 0xFFC00F04 /* MemDMA Stream 0 Destination Start Address Register */
  342. #define MDMA_D0_CONFIG 0xFFC00F08 /* MemDMA Stream 0 Destination Configuration Register */
  343. #define MDMA_D0_X_COUNT 0xFFC00F10 /* MemDMA Stream 0 Destination X Count Register */
  344. #define MDMA_D0_X_MODIFY 0xFFC00F14 /* MemDMA Stream 0 Destination X Modify Register */
  345. #define MDMA_D0_Y_COUNT 0xFFC00F18 /* MemDMA Stream 0 Destination Y Count Register */
  346. #define MDMA_D0_Y_MODIFY 0xFFC00F1C /* MemDMA Stream 0 Destination Y Modify Register */
  347. #define MDMA_D0_CURR_DESC_PTR 0xFFC00F20 /* MemDMA Stream 0 Destination Current Descriptor Pointer Register */
  348. #define MDMA_D0_CURR_ADDR 0xFFC00F24 /* MemDMA Stream 0 Destination Current Address Register */
  349. #define MDMA_D0_IRQ_STATUS 0xFFC00F28 /* MemDMA Stream 0 Destination Interrupt/Status Register */
  350. #define MDMA_D0_PERIPHERAL_MAP 0xFFC00F2C /* MemDMA Stream 0 Destination Peripheral Map Register */
  351. #define MDMA_D0_CURR_X_COUNT 0xFFC00F30 /* MemDMA Stream 0 Destination Current X Count Register */
  352. #define MDMA_D0_CURR_Y_COUNT 0xFFC00F38 /* MemDMA Stream 0 Destination Current Y Count Register */
  353. #define MDMA_S0_NEXT_DESC_PTR 0xFFC00F40 /* MemDMA Stream 0 Source Next Descriptor Pointer Register */
  354. #define MDMA_S0_START_ADDR 0xFFC00F44 /* MemDMA Stream 0 Source Start Address Register */
  355. #define MDMA_S0_CONFIG 0xFFC00F48 /* MemDMA Stream 0 Source Configuration Register */
  356. #define MDMA_S0_X_COUNT 0xFFC00F50 /* MemDMA Stream 0 Source X Count Register */
  357. #define MDMA_S0_X_MODIFY 0xFFC00F54 /* MemDMA Stream 0 Source X Modify Register */
  358. #define MDMA_S0_Y_COUNT 0xFFC00F58 /* MemDMA Stream 0 Source Y Count Register */
  359. #define MDMA_S0_Y_MODIFY 0xFFC00F5C /* MemDMA Stream 0 Source Y Modify Register */
  360. #define MDMA_S0_CURR_DESC_PTR 0xFFC00F60 /* MemDMA Stream 0 Source Current Descriptor Pointer Register */
  361. #define MDMA_S0_CURR_ADDR 0xFFC00F64 /* MemDMA Stream 0 Source Current Address Register */
  362. #define MDMA_S0_IRQ_STATUS 0xFFC00F68 /* MemDMA Stream 0 Source Interrupt/Status Register */
  363. #define MDMA_S0_PERIPHERAL_MAP 0xFFC00F6C /* MemDMA Stream 0 Source Peripheral Map Register */
  364. #define MDMA_S0_CURR_X_COUNT 0xFFC00F70 /* MemDMA Stream 0 Source Current X Count Register */
  365. #define MDMA_S0_CURR_Y_COUNT 0xFFC00F78 /* MemDMA Stream 0 Source Current Y Count Register */
  366. #define MDMA_D1_NEXT_DESC_PTR 0xFFC00F80 /* MemDMA Stream 1 Destination Next Descriptor Pointer Register */
  367. #define MDMA_D1_START_ADDR 0xFFC00F84 /* MemDMA Stream 1 Destination Start Address Register */
  368. #define MDMA_D1_CONFIG 0xFFC00F88 /* MemDMA Stream 1 Destination Configuration Register */
  369. #define MDMA_D1_X_COUNT 0xFFC00F90 /* MemDMA Stream 1 Destination X Count Register */
  370. #define MDMA_D1_X_MODIFY 0xFFC00F94 /* MemDMA Stream 1 Destination X Modify Register */
  371. #define MDMA_D1_Y_COUNT 0xFFC00F98 /* MemDMA Stream 1 Destination Y Count Register */
  372. #define MDMA_D1_Y_MODIFY 0xFFC00F9C /* MemDMA Stream 1 Destination Y Modify Register */
  373. #define MDMA_D1_CURR_DESC_PTR 0xFFC00FA0 /* MemDMA Stream 1 Destination Current Descriptor Pointer Register */
  374. #define MDMA_D1_CURR_ADDR 0xFFC00FA4 /* MemDMA Stream 1 Destination Current Address Register */
  375. #define MDMA_D1_IRQ_STATUS 0xFFC00FA8 /* MemDMA Stream 1 Destination Interrupt/Status Register */
  376. #define MDMA_D1_PERIPHERAL_MAP 0xFFC00FAC /* MemDMA Stream 1 Destination Peripheral Map Register */
  377. #define MDMA_D1_CURR_X_COUNT 0xFFC00FB0 /* MemDMA Stream 1 Destination Current X Count Register */
  378. #define MDMA_D1_CURR_Y_COUNT 0xFFC00FB8 /* MemDMA Stream 1 Destination Current Y Count Register */
  379. #define MDMA_S1_NEXT_DESC_PTR 0xFFC00FC0 /* MemDMA Stream 1 Source Next Descriptor Pointer Register */
  380. #define MDMA_S1_START_ADDR 0xFFC00FC4 /* MemDMA Stream 1 Source Start Address Register */
  381. #define MDMA_S1_CONFIG 0xFFC00FC8 /* MemDMA Stream 1 Source Configuration Register */
  382. #define MDMA_S1_X_COUNT 0xFFC00FD0 /* MemDMA Stream 1 Source X Count Register */
  383. #define MDMA_S1_X_MODIFY 0xFFC00FD4 /* MemDMA Stream 1 Source X Modify Register */
  384. #define MDMA_S1_Y_COUNT 0xFFC00FD8 /* MemDMA Stream 1 Source Y Count Register */
  385. #define MDMA_S1_Y_MODIFY 0xFFC00FDC /* MemDMA Stream 1 Source Y Modify Register */
  386. #define MDMA_S1_CURR_DESC_PTR 0xFFC00FE0 /* MemDMA Stream 1 Source Current Descriptor Pointer Register */
  387. #define MDMA_S1_CURR_ADDR 0xFFC00FE4 /* MemDMA Stream 1 Source Current Address Register */
  388. #define MDMA_S1_IRQ_STATUS 0xFFC00FE8 /* MemDMA Stream 1 Source Interrupt/Status Register */
  389. #define MDMA_S1_PERIPHERAL_MAP 0xFFC00FEC /* MemDMA Stream 1 Source Peripheral Map Register */
  390. #define MDMA_S1_CURR_X_COUNT 0xFFC00FF0 /* MemDMA Stream 1 Source Current X Count Register */
  391. #define MDMA_S1_CURR_Y_COUNT 0xFFC00FF8 /* MemDMA Stream 1 Source Current Y Count Register */
  392. /* Parallel Peripheral Interface (0xFFC01000 - 0xFFC010FF) */
  393. #define PPI_CONTROL 0xFFC01000 /* PPI Control Register */
  394. #define PPI_STATUS 0xFFC01004 /* PPI Status Register */
  395. #define PPI_COUNT 0xFFC01008 /* PPI Transfer Count Register */
  396. #define PPI_DELAY 0xFFC0100C /* PPI Delay Count Register */
  397. #define PPI_FRAME 0xFFC01010 /* PPI Frame Length Register */
  398. /* Two-Wire Interface (0xFFC01400 - 0xFFC014FF) */
  399. #define TWI0_REGBASE 0xFFC01400
  400. #define TWI0_CLKDIV 0xFFC01400 /* Serial Clock Divider Register */
  401. #define TWI0_CONTROL 0xFFC01404 /* TWI Control Register */
  402. #define TWI0_SLAVE_CTL 0xFFC01408 /* Slave Mode Control Register */
  403. #define TWI0_SLAVE_STAT 0xFFC0140C /* Slave Mode Status Register */
  404. #define TWI0_SLAVE_ADDR 0xFFC01410 /* Slave Mode Address Register */
  405. #define TWI0_MASTER_CTL 0xFFC01414 /* Master Mode Control Register */
  406. #define TWI0_MASTER_STAT 0xFFC01418 /* Master Mode Status Register */
  407. #define TWI0_MASTER_ADDR 0xFFC0141C /* Master Mode Address Register */
  408. #define TWI0_INT_STAT 0xFFC01420 /* TWI Interrupt Status Register */
  409. #define TWI0_INT_MASK 0xFFC01424 /* TWI Master Interrupt Mask Register */
  410. #define TWI0_FIFO_CTL 0xFFC01428 /* FIFO Control Register */