correlativeCalculationWaterTankFireHydrant.h 5.6 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768
  1. /*
  2. * Copyright 2008-2009 Analog Devices Inc.
  3. *
  4. * Licensed under the Clear BSD license or the GPL-2 (or later)
  5. */
  6. #ifndef _DEF_BF516_H
  7. #define _DEF_BF516_H
  8. /* BF516 is BF514 + EMAC */
  9. #include "defBF514.h"
  10. /* The following are the #defines needed by ADSP-BF516 that are not in the common header */
  11. /* 10/100 Ethernet Controller (0xFFC03000 - 0xFFC031FF) */
  12. #define EMAC_OPMODE 0xFFC03000 /* Operating Mode Register */
  13. #define EMAC_ADDRLO 0xFFC03004 /* Address Low (32 LSBs) Register */
  14. #define EMAC_ADDRHI 0xFFC03008 /* Address High (16 MSBs) Register */
  15. #define EMAC_HASHLO 0xFFC0300C /* Multicast Hash Table Low (Bins 31-0) Register */
  16. #define EMAC_HASHHI 0xFFC03010 /* Multicast Hash Table High (Bins 63-32) Register */
  17. #define EMAC_STAADD 0xFFC03014 /* Station Management Address Register */
  18. #define EMAC_STADAT 0xFFC03018 /* Station Management Data Register */
  19. #define EMAC_FLC 0xFFC0301C /* Flow Control Register */
  20. #define EMAC_VLAN1 0xFFC03020 /* VLAN1 Tag Register */
  21. #define EMAC_VLAN2 0xFFC03024 /* VLAN2 Tag Register */
  22. #define EMAC_WKUP_CTL 0xFFC0302C /* Wake-Up Control/Status Register */
  23. #define EMAC_WKUP_FFMSK0 0xFFC03030 /* Wake-Up Frame Filter 0 Byte Mask Register */
  24. #define EMAC_WKUP_FFMSK1 0xFFC03034 /* Wake-Up Frame Filter 1 Byte Mask Register */
  25. #define EMAC_WKUP_FFMSK2 0xFFC03038 /* Wake-Up Frame Filter 2 Byte Mask Register */
  26. #define EMAC_WKUP_FFMSK3 0xFFC0303C /* Wake-Up Frame Filter 3 Byte Mask Register */
  27. #define EMAC_WKUP_FFCMD 0xFFC03040 /* Wake-Up Frame Filter Commands Register */
  28. #define EMAC_WKUP_FFOFF 0xFFC03044 /* Wake-Up Frame Filter Offsets Register */
  29. #define EMAC_WKUP_FFCRC0 0xFFC03048 /* Wake-Up Frame Filter 0,1 CRC-16 Register */
  30. #define EMAC_WKUP_FFCRC1 0xFFC0304C /* Wake-Up Frame Filter 2,3 CRC-16 Register */
  31. #define EMAC_SYSCTL 0xFFC03060 /* EMAC System Control Register */
  32. #define EMAC_SYSTAT 0xFFC03064 /* EMAC System Status Register */
  33. #define EMAC_RX_STAT 0xFFC03068 /* RX Current Frame Status Register */
  34. #define EMAC_RX_STKY 0xFFC0306C /* RX Sticky Frame Status Register */
  35. #define EMAC_RX_IRQE 0xFFC03070 /* RX Frame Status Interrupt Enables Register */
  36. #define EMAC_TX_STAT 0xFFC03074 /* TX Current Frame Status Register */
  37. #define EMAC_TX_STKY 0xFFC03078 /* TX Sticky Frame Status Register */
  38. #define EMAC_TX_IRQE 0xFFC0307C /* TX Frame Status Interrupt Enables Register */
  39. #define EMAC_MMC_CTL 0xFFC03080 /* MMC Counter Control Register */
  40. #define EMAC_MMC_RIRQS 0xFFC03084 /* MMC RX Interrupt Status Register */
  41. #define EMAC_MMC_RIRQE 0xFFC03088 /* MMC RX Interrupt Enables Register */
  42. #define EMAC_MMC_TIRQS 0xFFC0308C /* MMC TX Interrupt Status Register */
  43. #define EMAC_MMC_TIRQE 0xFFC03090 /* MMC TX Interrupt Enables Register */
  44. #define EMAC_RXC_OK 0xFFC03100 /* RX Frame Successful Count */
  45. #define EMAC_RXC_FCS 0xFFC03104 /* RX Frame FCS Failure Count */
  46. #define EMAC_RXC_ALIGN 0xFFC03108 /* RX Alignment Error Count */
  47. #define EMAC_RXC_OCTET 0xFFC0310C /* RX Octets Successfully Received Count */
  48. #define EMAC_RXC_DMAOVF 0xFFC03110 /* Internal MAC Sublayer Error RX Frame Count */
  49. #define EMAC_RXC_UNICST 0xFFC03114 /* Unicast RX Frame Count */
  50. #define EMAC_RXC_MULTI 0xFFC03118 /* Multicast RX Frame Count */
  51. #define EMAC_RXC_BROAD 0xFFC0311C /* Broadcast RX Frame Count */
  52. #define EMAC_RXC_LNERRI 0xFFC03120 /* RX Frame In Range Error Count */
  53. #define EMAC_RXC_LNERRO 0xFFC03124 /* RX Frame Out Of Range Error Count */
  54. #define EMAC_RXC_LONG 0xFFC03128 /* RX Frame Too Long Count */
  55. #define EMAC_RXC_MACCTL 0xFFC0312C /* MAC Control RX Frame Count */
  56. #define EMAC_RXC_OPCODE 0xFFC03130 /* Unsupported Op-Code RX Frame Count */
  57. #define EMAC_RXC_PAUSE 0xFFC03134 /* MAC Control Pause RX Frame Count */
  58. #define EMAC_RXC_ALLFRM 0xFFC03138 /* Overall RX Frame Count */
  59. #define EMAC_RXC_ALLOCT 0xFFC0313C /* Overall RX Octet Count */
  60. #define EMAC_RXC_TYPED 0xFFC03140 /* Type/Length Consistent RX Frame Count */
  61. #define EMAC_RXC_SHORT 0xFFC03144 /* RX Frame Fragment Count - Byte Count x < 64 */