1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903 |
- /*
- * Copyright 2011 Analog Devices Inc.
- *
- * Licensed under the GPL-2 or later.
- */
- #ifndef _CDEF_BF60X_H
- #define _CDEF_BF60X_H
- /* ************************************************************** */
- /* SYSTEM & MMR ADDRESS DEFINITIONS COMMON TO ALL ADSP-BF60x */
- /* ************************************************************** */
- /* Debug/MP/Emulation Registers (0xFFC00014 - 0xFFC00014) */
- #define bfin_read_CHIPID() bfin_read32(CHIPID)
- #define bfin_write_CHIPID(val) bfin_write32(CHIPID, val)
- /* System Reset and Interrubfin_read_()t Controller (0xFFC00100 - 0xFFC00104) */
- /* SEC0 Registers */
- #define bfin_read_SEC0_CCTL() bfin_read32(SEC0_CCTL)
- #define bfin_write_SEC0_CCTL(val) bfin_write32(SEC0_CCTL, val)
- #define bfin_read_SEC0_CSID() bfin_read32(SEC0_CSID)
- #define bfin_write_SEC0_CSID(val) bfin_write32(SEC0_CSID, val)
- #define bfin_read_SEC_GCTL() bfin_read32(SEC_GCTL)
- #define bfin_write_SEC_GCTL(val) bfin_write32(SEC_GCTL, val)
- #define bfin_read_SEC_FCTL() bfin_read32(SEC_FCTL)
- #define bfin_write_SEC_FCTL(val) bfin_write32(SEC_FCTL, val)
- #define bfin_read_SEC_SCTL(sid) bfin_read32((SEC_SCTL0 + (sid) * 8))
- #define bfin_write_SEC_SCTL(sid, val) bfin_write32((SEC_SCTL0 + (sid) * 8), val)
- #define bfin_read_SEC_SSTAT(sid) bfin_read32((SEC_SSTAT0 + (sid) * 8))
- #define bfin_write_SEC_SSTAT(sid, val) bfin_write32((SEC_SSTAT0 + (sid) * 8), val)
- /* RCU0 Registers */
- #define bfin_read_RCU0_CTL() bfin_read32(RCU0_CTL)
- #define bfin_write_RCU0_CTL(val) bfin_write32(RCU0_CTL, val)
- /* Watchdog Timer Registers */
- #define bfin_read_WDOG_CTL() bfin_read16(WDOG_CTL)
- #define bfin_write_WDOG_CTL(val) bfin_write16(WDOG_CTL, val)
- #define bfin_read_WDOG_CNT() bfin_read32(WDOG_CNT)
- #define bfin_write_WDOG_CNT(val) bfin_write32(WDOG_CNT, val)
- #define bfin_read_WDOG_STAT() bfin_read32(WDOG_STAT)
- #define bfin_write_WDOG_STAT(val) bfin_write32(WDOG_STAT, val)
- /* RTC Registers */
- /* UART0 Registers */
- #define bfin_read_UART0_REVID() bfin_read32(UART0_REVID)
- #define bfin_write_UART0_REVID(val) bfin_write32(UART0_REVID, val)
- #define bfin_read_UART0_GCTL() bfin_read32(UART0_GCTL)
- #define bfin_write_UART0_GCTL(val) bfin_write32(UART0_GCTL, val)
- #define bfin_read_UART0_STAT() bfin_read32(UART0_STAT)
- #define bfin_write_UART0_STAT(val) bfin_write32(UART0_STAT, val)
- #define bfin_read_UART0_SCR() bfin_read32(UART0_SCR)
- #define bfin_write_UART0_SCR(val) bfin_write32(UART0_SCR, val)
- #define bfin_read_UART0_CLK() bfin_read32(UART0_CLK)
- #define bfin_write_UART0_CLK(val) bfin_write32(UART0_CLK, val)
- #define bfin_read_UART0_IER() bfin_read32(UART0_IER)
- #define bfin_write_UART0_IER(val) bfin_write32(UART0_IER, val)
- #define bfin_read_UART0_IER_SET() bfin_read32(UART0_IER_SET)
- #define bfin_write_UART0_IER_SET(val) bfin_write32(UART0_IER_SET, val)
- #define bfin_read_UART0_IER_CLEAR() bfin_read32(UART0_IER_CLEAR)
- #define bfin_write_UART0_IER_CLEAR(val) bfin_write32(UART0_IER_CLEAR, val)
- #define bfin_read_UART0_RBR() bfin_read32(UART0_RBR)
- #define bfin_write_UART0_RBR(val) bfin_write32(UART0_RBR, val)
- #define bfin_read_UART0_THR() bfin_read32(UART0_THR)
- #define bfin_write_UART0_THR(val) bfin_write32(UART0_THR, val)
- #define bfin_read_UART0_TAIP() bfin_read32(UART0_TAIP)
- #define bfin_write_UART0_TAIP(val) bfin_write32(UART0_TAIP, val)
- #define bfin_read_UART0_TSR() bfin_read32(UART0_TSR)
- #define bfin_write_UART0_TSR(val) bfin_write32(UART0_TSR, val)
- #define bfin_read_UART0_RSR() bfin_read32(UART0_RSR)
- #define bfin_write_UART0_RSR(val) bfin_write32(UART0_RSR, val)
- #define bfin_read_UART0_TXCNT() bfin_read32(UART0_TXCNT)
- #define bfin_write_UART0_TXCNT(val) bfin_write32(UART0_TXCNT, val)
- #define bfin_read_UART0_RXCNT() bfin_read32(UART0_RXCNT)
- #define bfin_write_UART0_RXCNT(val) bfin_write32(UART0_RXCNT, val)
- /* UART1 Registers */
- #define bfin_read_UART1_REVID() bfin_read32(UART1_REVID)
- #define bfin_write_UART1_REVID(val) bfin_write32(UART1_REVID, val)
- #define bfin_read_UART1_GCTL() bfin_read32(UART1_GCTL)
- #define bfin_write_UART1_GCTL(val) bfin_write32(UART1_GCTL, val)
- #define bfin_read_UART1_STAT() bfin_read32(UART1_STAT)
- #define bfin_write_UART1_STAT(val) bfin_write32(UART1_STAT, val)
- #define bfin_read_UART1_SCR() bfin_read32(UART1_SCR)
- #define bfin_write_UART1_SCR(val) bfin_write32(UART1_SCR, val)
- #define bfin_read_UART1_CLK() bfin_read32(UART1_CLK)
- #define bfin_write_UART1_CLK(val) bfin_write32(UART1_CLK, val)
- #define bfin_read_UART1_IER() bfin_read32(UART1_IER)
- #define bfin_write_UART1_IER(val) bfin_write32(UART1_IER, val)
- #define bfin_read_UART1_IER_SET() bfin_read32(UART1_IER_SET)
- #define bfin_write_UART1_IER_SET(val) bfin_write32(UART1_IER_SET, val)
- #define bfin_read_UART1_IER_CLEAR() bfin_read32(UART1_IER_CLEAR)
- #define bfin_write_UART1_IER_CLEAR(val) bfin_write32(UART1_IER_CLEAR, val)
- #define bfin_read_UART1_RBR() bfin_read32(UART1_RBR)
- #define bfin_write_UART1_RBR(val) bfin_write32(UART1_RBR, val)
- #define bfin_read_UART1_THR() bfin_read32(UART1_THR)
- #define bfin_write_UART1_THR(val) bfin_write32(UART1_THR, val)
- #define bfin_read_UART1_TAIP() bfin_read32(UART1_TAIP)
- #define bfin_write_UART1_TAIP(val) bfin_write32(UART1_TAIP, val)
- #define bfin_read_UART1_TSR() bfin_read32(UART1_TSR)
- #define bfin_write_UART1_TSR(val) bfin_write32(UART1_TSR, val)
- #define bfin_read_UART1_RSR() bfin_read32(UART1_RSR)
- #define bfin_write_UART1_RSR(val) bfin_write32(UART1_RSR, val)
- #define bfin_read_UART1_TXCNT() bfin_read32(UART1_TXCNT)
- #define bfin_write_UART1_TXCNT(val) bfin_write32(UART1_TXCNT, val)
- #define bfin_read_UART1_RXCNT() bfin_read32(UART1_RXCNT)
- #define bfin_write_UART1_RXCNT(val) bfin_write32(UART1_RXCNT, val)
- /* SPI0 Registers */
- #define bfin_read_SPI0_CTL() bfin_read32(SPI0_CTL)
- #define bfin_write_SPI0_CTL(val) bfin_write32(SPI0_CTL, val)
- #define bfin_read_SPI0_RXCTL() bfin_read32(SPI0_RXCTL)
- #define bfin_write_SPI0_RXCTL(val) bfin_write32(SPI0_RXCTL, val)
- #define bfin_read_SPI0_TXCTL() bfin_read32(SPI0_TXCTL)
- #define bfin_write_SPI0_TXCTL(val) bfin_write32(SPI0_TXCTL, val)
- #define bfin_read_SPI0_CLK() bfin_read32(SPI0_CLK)
- #define bfin_write_SPI0_CLK(val) bfin_write32(SPI0_CLK, val)
- #define bfin_read_SPI0_DLY() bfin_read32(SPI0_DLY)
- #define bfin_write_SPI0_DLY(val) bfin_write32(SPI0_DLY, val)
- #define bfin_read_SPI0_SLVSEL() bfin_read32(SPI0_SLVSEL)
- #define bfin_write_SPI0_SLVSEL(val) bfin_write32(SPI0_SLVSEL, val)
- #define bfin_read_SPI0_RWC() bfin_read32(SPI0_RWC)
- #define bfin_write_SPI0_RWC(val) bfin_write32(SPI0_RWC, val)
- #define bfin_read_SPI0_RWCR() bfin_read32(SPI0_RWCR)
- #define bfin_write_SPI0_RWCR(val) bfin_write32(SPI0_RWCR, val)
- #define bfin_read_SPI0_TWC() bfin_read32(SPI0_TWC)
- #define bfin_write_SPI0_TWC(val) bfin_write32(SPI0_TWC, val)
- #define bfin_read_SPI0_TWCR() bfin_read32(SPI0_TWCR)
- #define bfin_write_SPI0_TWCR(val) bfin_write32(SPI0_TWCR, val)
- #define bfin_read_SPI0_IMSK() bfin_read32(SPI0_IMSK)
- #define bfin_write_SPI0_IMSK(val) bfin_write32(SPI0_IMSK, val)
- #define bfin_read_SPI0_IMSK_CLR() bfin_read32(SPI0_IMSK_CLR)
- #define bfin_write_SPI0_IMSK_CLR(val) bfin_write32(SPI0_IMSK_CLR, val)
- #define bfin_read_SPI0_IMSK_SET() bfin_read32(SPI0_IMSK_SET)
- #define bfin_write_SPI0_IMSK_SET(val) bfin_write32(SPI0_IMSK_SET, val)
- #define bfin_read_SPI0_STAT() bfin_read32(SPI0_STAT)
- #define bfin_write_SPI0_STAT(val) bfin_write32(SPI0_STAT, val)
- #define bfin_read_SPI0_ILAT() bfin_read32(SPI0_ILAT)
- #define bfin_write_SPI0_ILAT(val) bfin_write32(SPI0_ILAT, val)
- #define bfin_read_SPI0_ILAT_CLR() bfin_read32(SPI0_ILAT_CLR)
- #define bfin_write_SPI0_ILAT_CLR(val) bfin_write32(SPI0_ILAT_CLR, val)
- #define bfin_read_SPI0_RFIFO() bfin_read32(SPI0_RFIFO)
- #define bfin_write_SPI0_RFIFO(val) bfin_write32(SPI0_RFIFO, val)
- #define bfin_read_SPI0_TFIFO() bfin_read32(SPI0_TFIFO)
- #define bfin_write_SPI0_TFIFO(val) bfin_write32(SPI0_TFIFO, val)
- /* SPI1 Registers */
- #define bfin_read_SPI1_CTL() bfin_read32(SPI1_CTL)
- #define bfin_write_SPI1_CTL(val) bfin_write32(SPI1_CTL, val)
- #define bfin_read_SPI1_RXCTL() bfin_read32(SPI1_RXCTL)
- #define bfin_write_SPI1_RXCTL(val) bfin_write32(SPI1_RXCTL, val)
- #define bfin_read_SPI1_TXCTL() bfin_read32(SPI1_TXCTL)
- #define bfin_write_SPI1_TXCTL(val) bfin_write32(SPI1_TXCTL, val)
- #define bfin_read_SPI1_CLK() bfin_read32(SPI1_CLK)
- #define bfin_write_SPI1_CLK(val) bfin_write32(SPI1_CLK, val)
- #define bfin_read_SPI1_DLY() bfin_read32(SPI1_DLY)
- #define bfin_write_SPI1_DLY(val) bfin_write32(SPI1_DLY, val)
- #define bfin_read_SPI1_SLVSEL() bfin_read32(SPI1_SLVSEL)
- #define bfin_write_SPI1_SLVSEL(val) bfin_write32(SPI1_SLVSEL, val)
- #define bfin_read_SPI1_RWC() bfin_read32(SPI1_RWC)
- #define bfin_write_SPI1_RWC(val) bfin_write32(SPI1_RWC, val)
- #define bfin_read_SPI1_RWCR() bfin_read32(SPI1_RWCR)
- #define bfin_write_SPI1_RWCR(val) bfin_write32(SPI1_RWCR, val)
- #define bfin_read_SPI1_TWC() bfin_read32(SPI1_TWC)
- #define bfin_write_SPI1_TWC(val) bfin_write32(SPI1_TWC, val)
- #define bfin_read_SPI1_TWCR() bfin_read32(SPI1_TWCR)
- #define bfin_write_SPI1_TWCR(val) bfin_write32(SPI1_TWCR, val)
- #define bfin_read_SPI1_IMSK() bfin_read32(SPI1_IMSK)
- #define bfin_write_SPI1_IMSK(val) bfin_write32(SPI1_IMSK, val)
- #define bfin_read_SPI1_IMSK_CLR() bfin_read32(SPI1_IMSK_CLR)
- #define bfin_write_SPI1_IMSK_CLR(val) bfin_write32(SPI1_IMSK_CLR, val)
- #define bfin_read_SPI1_IMSK_SET() bfin_read32(SPI1_IMSK_SET)
- #define bfin_write_SPI1_IMSK_SET(val) bfin_write32(SPI1_IMSK_SET, val)
- #define bfin_read_SPI1_STAT() bfin_read32(SPI1_STAT)
- #define bfin_write_SPI1_STAT(val) bfin_write32(SPI1_STAT, val)
- #define bfin_read_SPI1_ILAT() bfin_read32(SPI1_ILAT)
- #define bfin_write_SPI1_ILAT(val) bfin_write32(SPI1_ILAT, val)
- #define bfin_read_SPI1_ILAT_CLR() bfin_read32(SPI1_ILAT_CLR)
- #define bfin_write_SPI1_ILAT_CLR(val) bfin_write32(SPI1_ILAT_CLR, val)
- #define bfin_read_SPI1_RFIFO() bfin_read32(SPI1_RFIFO)
- #define bfin_write_SPI1_RFIFO(val) bfin_write32(SPI1_RFIFO, val)
- #define bfin_read_SPI1_TFIFO() bfin_read32(SPI1_TFIFO)
- #define bfin_write_SPI1_TFIFO(val) bfin_write32(SPI1_TFIFO, val)
- /* Timer 0-7 registers */
- #define bfin_read_TIMER0_CONFIG() bfin_read16(TIMER0_CONFIG)
- #define bfin_write_TIMER0_CONFIG(val) bfin_write16(TIMER0_CONFIG, val)
- #define bfin_read_TIMER0_COUNTER() bfin_read32(TIMER0_COUNTER)
- #define bfin_write_TIMER0_COUNTER(val) bfin_write32(TIMER0_COUNTER, val)
- #define bfin_read_TIMER0_PERIOD() bfin_read32(TIMER0_PERIOD)
- #define bfin_write_TIMER0_PERIOD(val) bfin_write32(TIMER0_PERIOD, val)
- #define bfin_read_TIMER0_WIDTH() bfin_read32(TIMER0_WIDTH)
- #define bfin_write_TIMER0_WIDTH(val) bfin_write32(TIMER0_WIDTH, val)
- #define bfin_read_TIMER1_CONFIG() bfin_read16(TIMER1_CONFIG)
- #define bfin_write_TIMER1_CONFIG(val) bfin_write16(TIMER1_CONFIG, val)
- #define bfin_read_TIMER1_COUNTER() bfin_read32(TIMER1_COUNTER)
- #define bfin_write_TIMER1_COUNTER(val) bfin_write32(TIMER1_COUNTER, val)
- #define bfin_read_TIMER1_PERIOD() bfin_read32(TIMER1_PERIOD)
- #define bfin_write_TIMER1_PERIOD(val) bfin_write32(TIMER1_PERIOD, val)
- #define bfin_read_TIMER1_WIDTH() bfin_read32(TIMER1_WIDTH)
- #define bfin_write_TIMER1_WIDTH(val) bfin_write32(TIMER1_WIDTH, val)
- #define bfin_read_TIMER2_CONFIG() bfin_read16(TIMER2_CONFIG)
- #define bfin_write_TIMER2_CONFIG(val) bfin_write16(TIMER2_CONFIG, val)
- #define bfin_read_TIMER2_COUNTER() bfin_read32(TIMER2_COUNTER)
- #define bfin_write_TIMER2_COUNTER(val) bfin_write32(TIMER2_COUNTER, val)
- #define bfin_read_TIMER2_PERIOD() bfin_read32(TIMER2_PERIOD)
- #define bfin_write_TIMER2_PERIOD(val) bfin_write32(TIMER2_PERIOD, val)
- #define bfin_read_TIMER2_WIDTH() bfin_read32(TIMER2_WIDTH)
- #define bfin_write_TIMER2_WIDTH(val) bfin_write32(TIMER2_WIDTH, val)
- #define bfin_read_TIMER3_CONFIG() bfin_read16(TIMER3_CONFIG)
- #define bfin_write_TIMER3_CONFIG(val) bfin_write16(TIMER3_CONFIG, val)
- #define bfin_read_TIMER3_COUNTER() bfin_read32(TIMER3_COUNTER)
- #define bfin_write_TIMER3_COUNTER(val) bfin_write32(TIMER3_COUNTER, val)
- #define bfin_read_TIMER3_PERIOD() bfin_read32(TIMER3_PERIOD)
- #define bfin_write_TIMER3_PERIOD(val) bfin_write32(TIMER3_PERIOD, val)
- #define bfin_read_TIMER3_WIDTH() bfin_read32(TIMER3_WIDTH)
- #define bfin_write_TIMER3_WIDTH(val) bfin_write32(TIMER3_WIDTH, val)
- #define bfin_read_TIMER4_CONFIG() bfin_read16(TIMER4_CONFIG)
- #define bfin_write_TIMER4_CONFIG(val) bfin_write16(TIMER4_CONFIG, val)
- #define bfin_read_TIMER4_COUNTER() bfin_read32(TIMER4_COUNTER)
- #define bfin_write_TIMER4_COUNTER(val) bfin_write32(TIMER4_COUNTER, val)
- #define bfin_read_TIMER4_PERIOD() bfin_read32(TIMER4_PERIOD)
- #define bfin_write_TIMER4_PERIOD(val) bfin_write32(TIMER4_PERIOD, val)
- #define bfin_read_TIMER4_WIDTH() bfin_read32(TIMER4_WIDTH)
- #define bfin_write_TIMER4_WIDTH(val) bfin_write32(TIMER4_WIDTH, val)
- #define bfin_read_TIMER5_CONFIG() bfin_read16(TIMER5_CONFIG)
- #define bfin_write_TIMER5_CONFIG(val) bfin_write16(TIMER5_CONFIG, val)
- #define bfin_read_TIMER5_COUNTER() bfin_read32(TIMER5_COUNTER)
- #define bfin_write_TIMER5_COUNTER(val) bfin_write32(TIMER5_COUNTER, val)
- #define bfin_read_TIMER5_PERIOD() bfin_read32(TIMER5_PERIOD)
- #define bfin_write_TIMER5_PERIOD(val) bfin_write32(TIMER5_PERIOD, val)
- #define bfin_read_TIMER5_WIDTH() bfin_read32(TIMER5_WIDTH)
- #define bfin_write_TIMER5_WIDTH(val) bfin_write32(TIMER5_WIDTH, val)
- #define bfin_read_TIMER6_CONFIG() bfin_read16(TIMER6_CONFIG)
- #define bfin_write_TIMER6_CONFIG(val) bfin_write16(TIMER6_CONFIG, val)
- #define bfin_read_TIMER6_COUNTER() bfin_read32(TIMER6_COUNTER)
- #define bfin_write_TIMER6_COUNTER(val) bfin_write32(TIMER6_COUNTER, val)
- #define bfin_read_TIMER6_PERIOD() bfin_read32(TIMER6_PERIOD)
- #define bfin_write_TIMER6_PERIOD(val) bfin_write32(TIMER6_PERIOD, val)
- #define bfin_read_TIMER6_WIDTH() bfin_read32(TIMER6_WIDTH)
- #define bfin_write_TIMER6_WIDTH(val) bfin_write32(TIMER6_WIDTH, val)
- #define bfin_read_TIMER7_CONFIG() bfin_read16(TIMER7_CONFIG)
- #define bfin_write_TIMER7_CONFIG(val) bfin_write16(TIMER7_CONFIG, val)
- #define bfin_read_TIMER7_COUNTER() bfin_read32(TIMER7_COUNTER)
- #define bfin_write_TIMER7_COUNTER(val) bfin_write32(TIMER7_COUNTER, val)
- #define bfin_read_TIMER7_PERIOD() bfin_read32(TIMER7_PERIOD)
- #define bfin_write_TIMER7_PERIOD(val) bfin_write32(TIMER7_PERIOD, val)
- #define bfin_read_TIMER7_WIDTH() bfin_read32(TIMER7_WIDTH)
- #define bfin_write_TIMER7_WIDTH(val) bfin_write32(TIMER7_WIDTH, val)
- /* Two Wire Interface Registers (TWI0) */
- /* SPORT1 Registers */
- /* SMC Registers */
- #define bfin_read_SMC_GCTL() bfin_read32(SMC_GCTL)
- #define bfin_write_SMC_GCTL(val) bfin_write32(SMC_GCTL, val)
- #define bfin_read_SMC_GSTAT() bfin_read32(SMC_GSTAT)
- #define bfin_read_SMC_B0CTL() bfin_read32(SMC_B0CTL)
- #define bfin_write_SMC_B0CTL(val) bfin_write32(SMC_B0CTL, val)
- #define bfin_read_SMC_B0TIM() bfin_read32(SMC_B0TIM)
- #define bfin_write_SMC_B0TIM(val) bfin_write32(SMC_B0TIM, val)
- #define bfin_read_SMC_B0ETIM() bfin_read32(SMC_B0ETIM)
- #define bfin_write_SMC_B0ETIM(val) bfin_write32(SMC_B0ETIM, val)
- #define bfin_read_SMC_B1CTL() bfin_read32(SMC_B1CTL)
- #define bfin_write_SMC_B1CTL(val) bfin_write32(SMC_B1CTL, val)
- #define bfin_read_SMC_B1TIM() bfin_read32(SMC_B1TIM)
- #define bfin_write_SMC_B1TIM(val) bfin_write32(SMC_B1TIM, val)
- #define bfin_read_SMC_B1ETIM() bfin_read32(SMC_B1ETIM)
- #define bfin_write_SMC_B1ETIM(val) bfin_write32(SMC_B1ETIM, val)
- #define bfin_read_SMC_B2CTL() bfin_read32(SMC_B2CTL)
- #define bfin_write_SMC_B2CTL(val) bfin_write32(SMC_B2CTL, val)
- #define bfin_read_SMC_B2TIM() bfin_read32(SMC_B2TIM)
- #define bfin_write_SMC_B2TIM(val) bfin_write32(SMC_B2TIM, val)
- #define bfin_read_SMC_B2ETIM() bfin_read32(SMC_B2ETIM)
- #define bfin_write_SMC_B2ETIM(val) bfin_write32(SMC_B2ETIM, val)
- #define bfin_read_SMC_B3CTL() bfin_read32(SMC_B3CTL)
- #define bfin_write_SMC_B3CTL(val) bfin_write32(SMC_B3CTL, val)
- #define bfin_read_SMC_B3TIM() bfin_read32(SMC_B3TIM)
- #define bfin_write_SMC_B3TIM(val) bfin_write32(SMC_B3TIM, val)
- #define bfin_read_SMC_B3ETIM() bfin_read32(SMC_B3ETIM)
- #define bfin_write_SMC_B3ETIM(val) bfin_write32(SMC_B3ETIM, val)
- /* DDR2 Memory Control Registers */
- #define bfin_read_DMC0_CFG() bfin_read32(DMC0_CFG)
- #define bfin_write_DMC0_CFG(val) bfin_write32(DMC0_CFG, val)
- #define bfin_read_DMC0_TR0() bfin_read32(DMC0_TR0)
- #define bfin_write_DMC0_TR0(val) bfin_write32(DMC0_TR0, val)
- #define bfin_read_DMC0_TR1() bfin_read32(DMC0_TR1)
- #define bfin_write_DMC0_TR1(val) bfin_write32(DMC0_TR1, val)
- #define bfin_read_DMC0_TR2() bfin_read32(DMC0_TR2)
- #define bfin_write_DMC0_TR2(val) bfin_write32(DMC0_TR2, val)
- #define bfin_read_DMC0_MR() bfin_read32(DMC0_MR)
- #define bfin_write_DMC0_MR(val) bfin_write32(DMC0_MR, val)
- #define bfin_read_DMC0_EMR1() bfin_read32(DMC0_EMR1)
- #define bfin_write_DMC0_EMR1(val) bfin_write32(DMC0_EMR1, val)
- #define bfin_read_DMC0_CTL() bfin_read32(DMC0_CTL)
- #define bfin_write_DMC0_CTL(val) bfin_write32(DMC0_CTL, val)
- #define bfin_read_DMC0_STAT() bfin_read32(DMC0_STAT)
- #define bfin_write_DMC0_STAT(val) bfin_write32(DMC0_STAT, val)
- #define bfin_read_DMC0_DLLCTL() bfin_read32(DMC0_DLLCTL)
- #define bfin_write_DMC0_DLLCTL(val) bfin_write32(DMC0_DLLCTL, val)
- /* DDR BankRead and Write Count Registers */
- /* DMA Channel 0 Registers */
- #define bfin_read_DMA0_NEXT_DESC_PTR() bfin_read32(DMA0_NEXT_DESC_PTR)
- #define bfin_write_DMA0_NEXT_DESC_PTR(val) bfin_write32(DMA0_NEXT_DESC_PTR, val)
- #define bfin_read_DMA0_START_ADDR() bfin_read32(DMA0_START_ADDR)
- #define bfin_write_DMA0_START_ADDR(val) bfin_write32(DMA0_START_ADDR, val)
- #define bfin_read_DMA0_CONFIG() bfin_read32(DMA0_CONFIG)
- #define bfin_write_DMA0_CONFIG(val) bfin_write32(DMA0_CONFIG, val)
- #define bfin_read_DMA0_X_COUNT() bfin_read32(DMA0_X_COUNT)
- #define bfin_write_DMA0_X_COUNT(val) bfin_write32(DMA0_X_COUNT, val)
- #define bfin_read_DMA0_X_MODIFY() bfin_read32(DMA0_X_MODIFY)
- #define bfin_write_DMA0_X_MODIFY(val) bfin_write32(DMA0_X_MODIFY, val)
- #define bfin_read_DMA0_Y_COUNT() bfin_read32(DMA0_Y_COUNT)
- #define bfin_write_DMA0_Y_COUNT(val) bfin_write32(DMA0_Y_COUNT, val)
- #define bfin_read_DMA0_Y_MODIFY() bfin_read32(DMA0_Y_MODIFY)
- #define bfin_write_DMA0_Y_MODIFY(val) bfin_write32(DMA0_Y_MODIFY, val)
- #define bfin_read_DMA0_CURR_DESC_PTR() bfin_read32(DMA0_CURR_DESC_PTR)
- #define bfin_write_DMA0_CURR_DESC_PTR(val) bfin_write32(DMA0_CURR_DESC_PTR, val)
- #define bfin_read_DMA0_PREV_DESC_PTR() bfin_read32(DMA0_PREV_DESC_PTR)
- #define bfin_write_DMA0_PREV_DESC_PTR(val) bfin_write32(DMA0_PREV_DESC_PTR, val)
- #define bfin_read_DMA0_CURR_ADDR() bfin_read32(DMA0_CURR_ADDR)
- #define bfin_write_DMA0_CURR_ADDR(val) bfin_write32(DMA0_CURR_ADDR, val)
- #define bfin_read_DMA0_IRQ_STATUS() bfin_read32(DMA0_IRQ_STATUS)
- #define bfin_write_DMA0_IRQ_STATUS(val) bfin_write32(DMA0_IRQ_STATUS, val)
- #define bfin_read_DMA0_CURR_X_COUNT() bfin_read32(DMA0_CURR_X_COUNT)
- #define bfin_write_DMA0_CURR_X_COUNT(val) bfin_write32(DMA0_CURR_X_COUNT, val)
- #define bfin_read_DMA0_CURR_Y_COUNT() bfin_read32(DMA0_CURR_Y_COUNT)
- #define bfin_write_DMA0_CURR_Y_COUNT(val) bfin_write32(DMA0_CURR_Y_COUNT, val)
- #define bfin_read_DMA0_BWL_COUNT() bfin_read32(DMA0_BWL_COUNT)
- #define bfin_write_DMA0_BWL_COUNT(val) bfin_write32(DMA0_BWL_COUNT, val)
- #define bfin_read_DMA0_CURR_BWL_COUNT() bfin_read32(DMA0_CURR_BWL_COUNT)
- #define bfin_write_DMA0_CURR_BWL_COUNT(val) bfin_write32(DMA0_CURR_BWL_COUNT, val)
- #define bfin_read_DMA0_BWM_COUNT() bfin_read32(DMA0_BWM_COUNT)
- #define bfin_write_DMA0_BWM_COUNT(val) bfin_write32(DMA0_BWM_COUNT, val)
- #define bfin_read_DMA0_CURR_BWM_COUNT() bfin_read32(DMA0_CURR_BWM_COUNT)
- #define bfin_write_DMA0_CURR_BWM_COUNT(val) bfin_write32(DMA0_CURR_BWM_COUNT, val)
- /* DMA Channel 1 Registers */
- #define bfin_read_DMA1_NEXT_DESC_PTR() bfin_read32(DMA1_NEXT_DESC_PTR)
- #define bfin_write_DMA1_NEXT_DESC_PTR(val) bfin_write32(DMA1_NEXT_DESC_PTR, val)
- #define bfin_read_DMA1_START_ADDR() bfin_read32(DMA1_START_ADDR)
- #define bfin_write_DMA1_START_ADDR(val) bfin_write32(DMA1_START_ADDR, val)
- #define bfin_read_DMA1_CONFIG() bfin_read32(DMA1_CONFIG)
- #define bfin_write_DMA1_CONFIG(val) bfin_write32(DMA1_CONFIG, val)
- #define bfin_read_DMA1_X_COUNT() bfin_read32(DMA1_X_COUNT)
- #define bfin_write_DMA1_X_COUNT(val) bfin_write32(DMA1_X_COUNT, val)
- #define bfin_read_DMA1_X_MODIFY() bfin_read32(DMA1_X_MODIFY)
- #define bfin_write_DMA1_X_MODIFY(val) bfin_write32(DMA1_X_MODIFY, val)
- #define bfin_read_DMA1_Y_COUNT() bfin_read32(DMA1_Y_COUNT)
- #define bfin_write_DMA1_Y_COUNT(val) bfin_write32(DMA1_Y_COUNT, val)
- #define bfin_read_DMA1_Y_MODIFY() bfin_read32(DMA1_Y_MODIFY)
- #define bfin_write_DMA1_Y_MODIFY(val) bfin_write32(DMA1_Y_MODIFY, val)
- #define bfin_read_DMA1_CURR_DESC_PTR() bfin_read32(DMA1_CURR_DESC_PTR)
- #define bfin_write_DMA1_CURR_DESC_PTR(val) bfin_write32(DMA1_CURR_DESC_PTR, val)
- #define bfin_read_DMA1_PREV_DESC_PTR() bfin_read32(DMA1_PREV_DESC_PTR)
- #define bfin_write_DMA1_PREV_DESC_PTR(val) bfin_write32(DMA1_PREV_DESC_PTR, val)
- #define bfin_read_DMA1_CURR_ADDR() bfin_read32(DMA1_CURR_ADDR)
- #define bfin_write_DMA1_CURR_ADDR(val) bfin_write32(DMA1_CURR_ADDR, val)
- #define bfin_read_DMA1_IRQ_STATUS() bfin_read32(DMA1_IRQ_STATUS)
- #define bfin_write_DMA1_IRQ_STATUS(val) bfin_write32(DMA1_IRQ_STATUS, val)
- #define bfin_read_DMA1_CURR_X_COUNT() bfin_read32(DMA1_CURR_X_COUNT)
- #define bfin_write_DMA1_CURR_X_COUNT(val) bfin_write32(DMA1_CURR_X_COUNT, val)
- #define bfin_read_DMA1_CURR_Y_COUNT() bfin_read32(DMA1_CURR_Y_COUNT)
- #define bfin_write_DMA1_CURR_Y_COUNT(val) bfin_write32(DMA1_CURR_Y_COUNT, val)
- #define bfin_read_DMA1_BWL_COUNT() bfin_read32(DMA1_BWL_COUNT)
- #define bfin_write_DMA1_BWL_COUNT(val) bfin_write32(DMA1_BWL_COUNT, val)
- #define bfin_read_DMA1_CURR_BWL_COUNT() bfin_read32(DMA1_CURR_BWL_COUNT)
- #define bfin_write_DMA1_CURR_BWL_COUNT(val) bfin_write32(DMA1_CURR_BWL_COUNT, val)
- #define bfin_read_DMA1_BWM_COUNT() bfin_read32(DMA1_BWM_COUNT)
- #define bfin_write_DMA1_BWM_COUNT(val) bfin_write32(DMA1_BWM_COUNT, val)
- #define bfin_read_DMA1_CURR_BWM_COUNT() bfin_read32(DMA1_CURR_BWM_COUNT)
- #define bfin_write_DMA1_CURR_BWM_COUNT(val) bfin_write32(DMA1_CURR_BWM_COUNT, val)
- /* DMA Channel 2 Registers */
- #define bfin_read_DMA2_NEXT_DESC_PTR() bfin_read32(DMA2_NEXT_DESC_PTR)
- #define bfin_write_DMA2_NEXT_DESC_PTR(val) bfin_write32(DMA2_NEXT_DESC_PTR, val)
- #define bfin_read_DMA2_START_ADDR() bfin_read32(DMA2_START_ADDR)
- #define bfin_write_DMA2_START_ADDR(val) bfin_write32(DMA2_START_ADDR, val)
- #define bfin_read_DMA2_CONFIG() bfin_read32(DMA2_CONFIG)
- #define bfin_write_DMA2_CONFIG(val) bfin_write32(DMA2_CONFIG, val)
- #define bfin_read_DMA2_X_COUNT() bfin_read32(DMA2_X_COUNT)
- #define bfin_write_DMA2_X_COUNT(val) bfin_write32(DMA2_X_COUNT, val)
- #define bfin_read_DMA2_X_MODIFY() bfin_read32(DMA2_X_MODIFY)
- #define bfin_write_DMA2_X_MODIFY(val) bfin_write32(DMA2_X_MODIFY, val)
- #define bfin_read_DMA2_Y_COUNT() bfin_read32(DMA2_Y_COUNT)
- #define bfin_write_DMA2_Y_COUNT(val) bfin_write32(DMA2_Y_COUNT, val)
- #define bfin_read_DMA2_Y_MODIFY() bfin_read32(DMA2_Y_MODIFY)
- #define bfin_write_DMA2_Y_MODIFY(val) bfin_write32(DMA2_Y_MODIFY, val)
- #define bfin_read_DMA2_CURR_DESC_PTR() bfin_read32(DMA2_CURR_DESC_PTR)
- #define bfin_write_DMA2_CURR_DESC_PTR(val) bfin_write32(DMA2_CURR_DESC_PTR, val)
- #define bfin_read_DMA2_PREV_DESC_PTR() bfin_read32(DMA2_PREV_DESC_PTR)
- #define bfin_write_DMA2_PREV_DESC_PTR(val) bfin_write32(DMA2_PREV_DESC_PTR, val)
- #define bfin_read_DMA2_CURR_ADDR() bfin_read32(DMA2_CURR_ADDR)
- #define bfin_write_DMA2_CURR_ADDR(val) bfin_write32(DMA2_CURR_ADDR, val)
- #define bfin_read_DMA2_IRQ_STATUS() bfin_read32(DMA2_IRQ_STATUS)
- #define bfin_write_DMA2_IRQ_STATUS(val) bfin_write32(DMA2_IRQ_STATUS, val)
- #define bfin_read_DMA2_CURR_X_COUNT() bfin_read32(DMA2_CURR_X_COUNT)
- #define bfin_write_DMA2_CURR_X_COUNT(val) bfin_write32(DMA2_CURR_X_COUNT, val)
- #define bfin_read_DMA2_CURR_Y_COUNT() bfin_read32(DMA2_CURR_Y_COUNT)
- #define bfin_write_DMA2_CURR_Y_COUNT(val) bfin_write32(DMA2_CURR_Y_COUNT, val)
- #define bfin_read_DMA2_BWL_COUNT() bfin_read32(DMA2_BWL_COUNT)
- #define bfin_write_DMA2_BWL_COUNT(val) bfin_write32(DMA2_BWL_COUNT, val)
- #define bfin_read_DMA2_CURR_BWL_COUNT() bfin_read32(DMA2_CURR_BWL_COUNT)
- #define bfin_write_DMA2_CURR_BWL_COUNT(val) bfin_write32(DMA2_CURR_BWL_COUNT, val)
- #define bfin_read_DMA2_BWM_COUNT() bfin_read32(DMA2_BWM_COUNT)
- #define bfin_write_DMA2_BWM_COUNT(val) bfin_write32(DMA2_BWM_COUNT, val)
- #define bfin_read_DMA2_CURR_BWM_COUNT() bfin_read32(DMA2_CURR_BWM_COUNT)
- #define bfin_write_DMA2_CURR_BWM_COUNT(val) bfin_write32(DMA2_CURR_BWM_COUNT, val)
- /* DMA Channel 3 Registers */
- #define bfin_read_DMA3_NEXT_DESC_PTR() bfin_read32(DMA3_NEXT_DESC_PTR)
- #define bfin_write_DMA3_NEXT_DESC_PTR(val) bfin_write32(DMA3_NEXT_DESC_PTR, val)
- #define bfin_read_DMA3_START_ADDR() bfin_read32(DMA3_START_ADDR)
- #define bfin_write_DMA3_START_ADDR(val) bfin_write32(DMA3_START_ADDR, val)
- #define bfin_read_DMA3_CONFIG() bfin_read32(DMA3_CONFIG)
- #define bfin_write_DMA3_CONFIG(val) bfin_write32(DMA3_CONFIG, val)
- #define bfin_read_DMA3_X_COUNT() bfin_read32(DMA3_X_COUNT)
- #define bfin_write_DMA3_X_COUNT(val) bfin_write32(DMA3_X_COUNT, val)
- #define bfin_read_DMA3_X_MODIFY() bfin_read32(DMA3_X_MODIFY)
- #define bfin_write_DMA3_X_MODIFY(val) bfin_write32(DMA3_X_MODIFY, val)
- #define bfin_read_DMA3_Y_COUNT() bfin_read32(DMA3_Y_COUNT)
- #define bfin_write_DMA3_Y_COUNT(val) bfin_write32(DMA3_Y_COUNT, val)
- #define bfin_read_DMA3_Y_MODIFY() bfin_read32(DMA3_Y_MODIFY)
- #define bfin_write_DMA3_Y_MODIFY(val) bfin_write32(DMA3_Y_MODIFY, val)
- #define bfin_read_DMA3_CURR_DESC_PTR() bfin_read32(DMA3_CURR_DESC_PTR)
- #define bfin_write_DMA3_CURR_DESC_PTR(val) bfin_write32(DMA3_CURR_DESC_PTR, val)
- #define bfin_read_DMA3_PREV_DESC_PTR() bfin_read32(DMA3_PREV_DESC_PTR)
- #define bfin_write_DMA3_PREV_DESC_PTR(val) bfin_write32(DMA3_PREV_DESC_PTR, val)
- #define bfin_read_DMA3_CURR_ADDR() bfin_read32(DMA3_CURR_ADDR)
- #define bfin_write_DMA3_CURR_ADDR(val) bfin_write32(DMA3_CURR_ADDR, val)
- #define bfin_read_DMA3_IRQ_STATUS() bfin_read32(DMA3_IRQ_STATUS)
- #define bfin_write_DMA3_IRQ_STATUS(val) bfin_write32(DMA3_IRQ_STATUS, val)
- #define bfin_read_DMA3_CURR_X_COUNT() bfin_read32(DMA3_CURR_X_COUNT)
- #define bfin_write_DMA3_CURR_X_COUNT(val) bfin_write32(DMA3_CURR_X_COUNT, val)
- #define bfin_read_DMA3_CURR_Y_COUNT() bfin_read32(DMA3_CURR_Y_COUNT)
- #define bfin_write_DMA3_CURR_Y_COUNT(val) bfin_write32(DMA3_CURR_Y_COUNT, val)
- #define bfin_read_DMA3_BWL_COUNT() bfin_read32(DMA3_BWL_COUNT)
- #define bfin_write_DMA3_BWL_COUNT(val) bfin_write32(DMA3_BWL_COUNT, val)
- #define bfin_read_DMA3_CURR_BWL_COUNT() bfin_read32(DMA3_CURR_BWL_COUNT)
- #define bfin_write_DMA3_CURR_BWL_COUNT(val) bfin_write32(DMA3_CURR_BWL_COUNT, val)
- #define bfin_read_DMA3_BWM_COUNT() bfin_read32(DMA3_BWM_COUNT)
- #define bfin_write_DMA3_BWM_COUNT(val) bfin_write32(DMA3_BWM_COUNT, val)
- #define bfin_read_DMA3_CURR_BWM_COUNT() bfin_read32(DMA3_CURR_BWM_COUNT)
- #define bfin_write_DMA3_CURR_BWM_COUNT(val) bfin_write32(DMA3_CURR_BWM_COUNT, val)
- /* DMA Channel 4 Registers */
- #define bfin_read_DMA4_NEXT_DESC_PTR() bfin_read32(DMA4_NEXT_DESC_PTR)
- #define bfin_write_DMA4_NEXT_DESC_PTR(val) bfin_write32(DMA4_NEXT_DESC_PTR, val)
- #define bfin_read_DMA4_START_ADDR() bfin_read32(DMA4_START_ADDR)
- #define bfin_write_DMA4_START_ADDR(val) bfin_write32(DMA4_START_ADDR, val)
- #define bfin_read_DMA4_CONFIG() bfin_read32(DMA4_CONFIG)
- #define bfin_write_DMA4_CONFIG(val) bfin_write32(DMA4_CONFIG, val)
- #define bfin_read_DMA4_X_COUNT() bfin_read32(DMA4_X_COUNT)
- #define bfin_write_DMA4_X_COUNT(val) bfin_write32(DMA4_X_COUNT, val)
- #define bfin_read_DMA4_X_MODIFY() bfin_read32(DMA4_X_MODIFY)
- #define bfin_write_DMA4_X_MODIFY(val) bfin_write32(DMA4_X_MODIFY, val)
- #define bfin_read_DMA4_Y_COUNT() bfin_read32(DMA4_Y_COUNT)
- #define bfin_write_DMA4_Y_COUNT(val) bfin_write32(DMA4_Y_COUNT, val)
- #define bfin_read_DMA4_Y_MODIFY() bfin_read32(DMA4_Y_MODIFY)
- #define bfin_write_DMA4_Y_MODIFY(val) bfin_write32(DMA4_Y_MODIFY, val)
- #define bfin_read_DMA4_CURR_DESC_PTR() bfin_read32(DMA4_CURR_DESC_PTR)
- #define bfin_write_DMA4_CURR_DESC_PTR(val) bfin_write32(DMA4_CURR_DESC_PTR, val)
- #define bfin_read_DMA4_PREV_DESC_PTR() bfin_read32(DMA4_PREV_DESC_PTR)
- #define bfin_write_DMA4_PREV_DESC_PTR(val) bfin_write32(DMA4_PREV_DESC_PTR, val)
- #define bfin_read_DMA4_CURR_ADDR() bfin_read32(DMA4_CURR_ADDR)
- #define bfin_write_DMA4_CURR_ADDR(val) bfin_write32(DMA4_CURR_ADDR, val)
- #define bfin_read_DMA4_IRQ_STATUS() bfin_read32(DMA4_IRQ_STATUS)
- #define bfin_write_DMA4_IRQ_STATUS(val) bfin_write32(DMA4_IRQ_STATUS, val)
- #define bfin_read_DMA4_CURR_X_COUNT() bfin_read32(DMA4_CURR_X_COUNT)
- #define bfin_write_DMA4_CURR_X_COUNT(val) bfin_write32(DMA4_CURR_X_COUNT, val)
- #define bfin_read_DMA4_CURR_Y_COUNT() bfin_read32(DMA4_CURR_Y_COUNT)
- #define bfin_write_DMA4_CURR_Y_COUNT(val) bfin_write32(DMA4_CURR_Y_COUNT, val)
- #define bfin_read_DMA4_BWL_COUNT() bfin_read32(DMA4_BWL_COUNT)
- #define bfin_write_DMA4_BWL_COUNT(val) bfin_write32(DMA4_BWL_COUNT, val)
- #define bfin_read_DMA4_CURR_BWL_COUNT() bfin_read32(DMA4_CURR_BWL_COUNT)
- #define bfin_write_DMA4_CURR_BWL_COUNT(val) bfin_write32(DMA4_CURR_BWL_COUNT, val)
- #define bfin_read_DMA4_BWM_COUNT() bfin_read32(DMA4_BWM_COUNT)
- #define bfin_write_DMA4_BWM_COUNT(val) bfin_write32(DMA4_BWM_COUNT, val)
- #define bfin_read_DMA4_CURR_BWM_COUNT() bfin_read32(DMA4_CURR_BWM_COUNT)
- #define bfin_write_DMA4_CURR_BWM_COUNT(val) bfin_write32(DMA4_CURR_BWM_COUNT, val)
- /* DMA Channel 5 Registers */
- #define bfin_read_DMA5_NEXT_DESC_PTR() bfin_read32(DMA5_NEXT_DESC_PTR)
- #define bfin_write_DMA5_NEXT_DESC_PTR(val) bfin_write32(DMA5_NEXT_DESC_PTR, val)
- #define bfin_read_DMA5_START_ADDR() bfin_read32(DMA5_START_ADDR)
- #define bfin_write_DMA5_START_ADDR(val) bfin_write32(DMA5_START_ADDR, val)
- #define bfin_read_DMA5_CONFIG() bfin_read32(DMA5_CONFIG)
- #define bfin_write_DMA5_CONFIG(val) bfin_write32(DMA5_CONFIG, val)
- #define bfin_read_DMA5_X_COUNT() bfin_read32(DMA5_X_COUNT)
- #define bfin_write_DMA5_X_COUNT(val) bfin_write32(DMA5_X_COUNT, val)
- #define bfin_read_DMA5_X_MODIFY() bfin_read32(DMA5_X_MODIFY)
- #define bfin_write_DMA5_X_MODIFY(val) bfin_write32(DMA5_X_MODIFY, val)
- #define bfin_read_DMA5_Y_COUNT() bfin_read32(DMA5_Y_COUNT)
- #define bfin_write_DMA5_Y_COUNT(val) bfin_write32(DMA5_Y_COUNT, val)
- #define bfin_read_DMA5_Y_MODIFY() bfin_read32(DMA5_Y_MODIFY)
- #define bfin_write_DMA5_Y_MODIFY(val) bfin_write32(DMA5_Y_MODIFY, val)
- #define bfin_read_DMA5_CURR_DESC_PTR() bfin_read32(DMA5_CURR_DESC_PTR)
- #define bfin_write_DMA5_CURR_DESC_PTR(val) bfin_write32(DMA5_CURR_DESC_PTR, val)
- #define bfin_read_DMA5_PREV_DESC_PTR() bfin_read32(DMA5_PREV_DESC_PTR)
- #define bfin_write_DMA5_PREV_DESC_PTR(val) bfin_write32(DMA5_PREV_DESC_PTR, val)
- #define bfin_read_DMA5_CURR_ADDR() bfin_read32(DMA5_CURR_ADDR)
- #define bfin_write_DMA5_CURR_ADDR(val) bfin_write32(DMA5_CURR_ADDR, val)
- #define bfin_read_DMA5_IRQ_STATUS() bfin_read32(DMA5_IRQ_STATUS)
- #define bfin_write_DMA5_IRQ_STATUS(val) bfin_write32(DMA5_IRQ_STATUS, val)
- #define bfin_read_DMA5_CURR_X_COUNT() bfin_read32(DMA5_CURR_X_COUNT)
- #define bfin_write_DMA5_CURR_X_COUNT(val) bfin_write32(DMA5_CURR_X_COUNT, val)
- #define bfin_read_DMA5_CURR_Y_COUNT() bfin_read32(DMA5_CURR_Y_COUNT)
- #define bfin_write_DMA5_CURR_Y_COUNT(val) bfin_write32(DMA5_CURR_Y_COUNT, val)
- #define bfin_read_DMA5_BWL_COUNT() bfin_read32(DMA5_BWL_COUNT)
- #define bfin_write_DMA5_BWL_COUNT(val) bfin_write32(DMA5_BWL_COUNT, val)
- #define bfin_read_DMA5_CURR_BWL_COUNT() bfin_read32(DMA5_CURR_BWL_COUNT)
- #define bfin_write_DMA5_CURR_BWL_COUNT(val) bfin_write32(DMA5_CURR_BWL_COUNT, val)
- #define bfin_read_DMA5_BWM_COUNT() bfin_read32(DMA5_BWM_COUNT)
- #define bfin_write_DMA5_BWM_COUNT(val) bfin_write32(DMA5_BWM_COUNT, val)
- #define bfin_read_DMA5_CURR_BWM_COUNT() bfin_read32(DMA5_CURR_BWM_COUNT)
- #define bfin_write_DMA5_CURR_BWM_COUNT(val) bfin_write32(DMA5_CURR_BWM_COUNT, val)
- /* DMA Channel 6 Registers */
- #define bfin_read_DMA6_NEXT_DESC_PTR() bfin_read32(DMA6_NEXT_DESC_PTR)
- #define bfin_write_DMA6_NEXT_DESC_PTR(val) bfin_write32(DMA6_NEXT_DESC_PTR, val)
- #define bfin_read_DMA6_START_ADDR() bfin_read32(DMA6_START_ADDR)
- #define bfin_write_DMA6_START_ADDR(val) bfin_write32(DMA6_START_ADDR, val)
- #define bfin_read_DMA6_CONFIG() bfin_read32(DMA6_CONFIG)
- #define bfin_write_DMA6_CONFIG(val) bfin_write32(DMA6_CONFIG, val)
- #define bfin_read_DMA6_X_COUNT() bfin_read32(DMA6_X_COUNT)
- #define bfin_write_DMA6_X_COUNT(val) bfin_write32(DMA6_X_COUNT, val)
- #define bfin_read_DMA6_X_MODIFY() bfin_read32(DMA6_X_MODIFY)
- #define bfin_write_DMA6_X_MODIFY(val) bfin_write32(DMA6_X_MODIFY, val)
- #define bfin_read_DMA6_Y_COUNT() bfin_read32(DMA6_Y_COUNT)
- #define bfin_write_DMA6_Y_COUNT(val) bfin_write32(DMA6_Y_COUNT, val)
- #define bfin_read_DMA6_Y_MODIFY() bfin_read32(DMA6_Y_MODIFY)
- #define bfin_write_DMA6_Y_MODIFY(val) bfin_write32(DMA6_Y_MODIFY, val)
- #define bfin_read_DMA6_CURR_DESC_PTR() bfin_read32(DMA6_CURR_DESC_PTR)
- #define bfin_write_DMA6_CURR_DESC_PTR(val) bfin_write32(DMA6_CURR_DESC_PTR, val)
- #define bfin_read_DMA6_PREV_DESC_PTR() bfin_read32(DMA6_PREV_DESC_PTR)
- #define bfin_write_DMA6_PREV_DESC_PTR(val) bfin_write32(DMA6_PREV_DESC_PTR, val)
- #define bfin_read_DMA6_CURR_ADDR() bfin_read32(DMA6_CURR_ADDR)
- #define bfin_write_DMA6_CURR_ADDR(val) bfin_write32(DMA6_CURR_ADDR, val)
- #define bfin_read_DMA6_IRQ_STATUS() bfin_read32(DMA6_IRQ_STATUS)
- #define bfin_write_DMA6_IRQ_STATUS(val) bfin_write32(DMA6_IRQ_STATUS, val)
- #define bfin_read_DMA6_CURR_X_COUNT() bfin_read32(DMA6_CURR_X_COUNT)
- #define bfin_write_DMA6_CURR_X_COUNT(val) bfin_write32(DMA6_CURR_X_COUNT, val)
- #define bfin_read_DMA6_CURR_Y_COUNT() bfin_read32(DMA6_CURR_Y_COUNT)
- #define bfin_write_DMA6_CURR_Y_COUNT(val) bfin_write32(DMA6_CURR_Y_COUNT, val)
- #define bfin_read_DMA6_BWL_COUNT() bfin_read32(DMA6_BWL_COUNT)
- #define bfin_write_DMA6_BWL_COUNT(val) bfin_write32(DMA6_BWL_COUNT, val)
- #define bfin_read_DMA6_CURR_BWL_COUNT() bfin_read32(DMA6_CURR_BWL_COUNT)
- #define bfin_write_DMA6_CURR_BWL_COUNT(val) bfin_write32(DMA6_CURR_BWL_COUNT, val)
- #define bfin_read_DMA6_BWM_COUNT() bfin_read32(DMA6_BWM_COUNT)
- #define bfin_write_DMA6_BWM_COUNT(val) bfin_write32(DMA6_BWM_COUNT, val)
- #define bfin_read_DMA6_CURR_BWM_COUNT() bfin_read32(DMA6_CURR_BWM_COUNT)
- #define bfin_write_DMA6_CURR_BWM_COUNT(val) bfin_write32(DMA6_CURR_BWM_COUNT, val)
- /* DMA Channel 7 Registers */
- #define bfin_read_DMA7_NEXT_DESC_PTR() bfin_read32(DMA7_NEXT_DESC_PTR)
- #define bfin_write_DMA7_NEXT_DESC_PTR(val) bfin_write32(DMA7_NEXT_DESC_PTR, val)
- #define bfin_read_DMA7_START_ADDR() bfin_read32(DMA7_START_ADDR)
- #define bfin_write_DMA7_START_ADDR(val) bfin_write32(DMA7_START_ADDR, val)
- #define bfin_read_DMA7_CONFIG() bfin_read32(DMA7_CONFIG)
- #define bfin_write_DMA7_CONFIG(val) bfin_write32(DMA7_CONFIG, val)
- #define bfin_read_DMA7_X_COUNT() bfin_read32(DMA7_X_COUNT)
- #define bfin_write_DMA7_X_COUNT(val) bfin_write32(DMA7_X_COUNT, val)
- #define bfin_read_DMA7_X_MODIFY() bfin_read32(DMA7_X_MODIFY)
- #define bfin_write_DMA7_X_MODIFY(val) bfin_write32(DMA7_X_MODIFY, val)
- #define bfin_read_DMA7_Y_COUNT() bfin_read32(DMA7_Y_COUNT)
- #define bfin_write_DMA7_Y_COUNT(val) bfin_write32(DMA7_Y_COUNT, val)
- #define bfin_read_DMA7_Y_MODIFY() bfin_read32(DMA7_Y_MODIFY)
- #define bfin_write_DMA7_Y_MODIFY(val) bfin_write32(DMA7_Y_MODIFY, val)
- #define bfin_read_DMA7_CURR_DESC_PTR() bfin_read32(DMA7_CURR_DESC_PTR)
- #define bfin_write_DMA7_CURR_DESC_PTR(val) bfin_write32(DMA7_CURR_DESC_PTR, val)
- #define bfin_read_DMA7_PREV_DESC_PTR() bfin_read32(DMA7_PREV_DESC_PTR)
- #define bfin_write_DMA7_PREV_DESC_PTR(val) bfin_write32(DMA7_PREV_DESC_PTR, val)
- #define bfin_read_DMA7_CURR_ADDR() bfin_read32(DMA7_CURR_ADDR)
- #define bfin_write_DMA7_CURR_ADDR(val) bfin_write32(DMA7_CURR_ADDR, val)
- #define bfin_read_DMA7_IRQ_STATUS() bfin_read32(DMA7_IRQ_STATUS)
- #define bfin_write_DMA7_IRQ_STATUS(val) bfin_write32(DMA7_IRQ_STATUS, val)
- #define bfin_read_DMA7_CURR_X_COUNT() bfin_read32(DMA7_CURR_X_COUNT)
- #define bfin_write_DMA7_CURR_X_COUNT(val) bfin_write32(DMA7_CURR_X_COUNT, val)
- #define bfin_read_DMA7_CURR_Y_COUNT() bfin_read32(DMA7_CURR_Y_COUNT)
- #define bfin_write_DMA7_CURR_Y_COUNT(val) bfin_write32(DMA7_CURR_Y_COUNT, val)
- #define bfin_read_DMA7_BWL_COUNT() bfin_read32(DMA7_BWL_COUNT)
- #define bfin_write_DMA7_BWL_COUNT(val) bfin_write32(DMA7_BWL_COUNT, val)
- #define bfin_read_DMA7_CURR_BWL_COUNT() bfin_read32(DMA7_CURR_BWL_COUNT)
- #define bfin_write_DMA7_CURR_BWL_COUNT(val) bfin_write32(DMA7_CURR_BWL_COUNT, val)
- #define bfin_read_DMA7_BWM_COUNT() bfin_read32(DMA7_BWM_COUNT)
- #define bfin_write_DMA7_BWM_COUNT(val) bfin_write32(DMA7_BWM_COUNT, val)
- #define bfin_read_DMA7_CURR_BWM_COUNT() bfin_read32(DMA7_CURR_BWM_COUNT)
- #define bfin_write_DMA7_CURR_BWM_COUNT(val) bfin_write32(DMA7_CURR_BWM_COUNT, val)
- /* DMA Channel 8 Registers */
- #define bfin_read_DMA8_NEXT_DESC_PTR() bfin_read32(DMA8_NEXT_DESC_PTR)
- #define bfin_write_DMA8_NEXT_DESC_PTR(val) bfin_write32(DMA8_NEXT_DESC_PTR, val)
- #define bfin_read_DMA8_START_ADDR() bfin_read32(DMA8_START_ADDR)
- #define bfin_write_DMA8_START_ADDR(val) bfin_write32(DMA8_START_ADDR, val)
- #define bfin_read_DMA8_CONFIG() bfin_read32(DMA8_CONFIG)
- #define bfin_write_DMA8_CONFIG(val) bfin_write32(DMA8_CONFIG, val)
- #define bfin_read_DMA8_X_COUNT() bfin_read32(DMA8_X_COUNT)
- #define bfin_write_DMA8_X_COUNT(val) bfin_write32(DMA8_X_COUNT, val)
- #define bfin_read_DMA8_X_MODIFY() bfin_read32(DMA8_X_MODIFY)
- #define bfin_write_DMA8_X_MODIFY(val) bfin_write32(DMA8_X_MODIFY, val)
- #define bfin_read_DMA8_Y_COUNT() bfin_read32(DMA8_Y_COUNT)
- #define bfin_write_DMA8_Y_COUNT(val) bfin_write32(DMA8_Y_COUNT, val)
- #define bfin_read_DMA8_Y_MODIFY() bfin_read32(DMA8_Y_MODIFY)
- #define bfin_write_DMA8_Y_MODIFY(val) bfin_write32(DMA8_Y_MODIFY, val)
- #define bfin_read_DMA8_CURR_DESC_PTR() bfin_read32(DMA8_CURR_DESC_PTR)
- #define bfin_write_DMA8_CURR_DESC_PTR(val) bfin_write32(DMA8_CURR_DESC_PTR, val)
- #define bfin_read_DMA8_PREV_DESC_PTR() bfin_read32(DMA8_PREV_DESC_PTR)
- #define bfin_write_DMA8_PREV_DESC_PTR(val) bfin_write32(DMA8_PREV_DESC_PTR, val)
- #define bfin_read_DMA8_CURR_ADDR() bfin_read32(DMA8_CURR_ADDR)
- #define bfin_write_DMA8_CURR_ADDR(val) bfin_write32(DMA8_CURR_ADDR, val)
- #define bfin_read_DMA8_IRQ_STATUS() bfin_read32(DMA8_IRQ_STATUS)
- #define bfin_write_DMA8_IRQ_STATUS(val) bfin_write32(DMA8_IRQ_STATUS, val)
- #define bfin_read_DMA8_CURR_X_COUNT() bfin_read32(DMA8_CURR_X_COUNT)
- #define bfin_write_DMA8_CURR_X_COUNT(val) bfin_write32(DMA8_CURR_X_COUNT, val)
- #define bfin_read_DMA8_CURR_Y_COUNT() bfin_read32(DMA8_CURR_Y_COUNT)
- #define bfin_write_DMA8_CURR_Y_COUNT(val) bfin_write32(DMA8_CURR_Y_COUNT, val)
- #define bfin_read_DMA8_BWL_COUNT() bfin_read32(DMA8_BWL_COUNT)
- #define bfin_write_DMA8_BWL_COUNT(val) bfin_write32(DMA8_BWL_COUNT, val)
- #define bfin_read_DMA8_CURR_BWL_COUNT() bfin_read32(DMA8_CURR_BWL_COUNT)
- #define bfin_write_DMA8_CURR_BWL_COUNT(val) bfin_write32(DMA8_CURR_BWL_COUNT, val)
- #define bfin_read_DMA8_BWM_COUNT() bfin_read32(DMA8_BWM_COUNT)
- #define bfin_write_DMA8_BWM_COUNT(val) bfin_write32(DMA8_BWM_COUNT, val)
- #define bfin_read_DMA8_CURR_BWM_COUNT() bfin_read32(DMA8_CURR_BWM_COUNT)
- #define bfin_write_DMA8_CURR_BWM_COUNT(val) bfin_write32(DMA8_CURR_BWM_COUNT, val)
- /* DMA Channel 9 Registers */
- #define bfin_read_DMA9_NEXT_DESC_PTR() bfin_read32(DMA9_NEXT_DESC_PTR)
- #define bfin_write_DMA9_NEXT_DESC_PTR(val) bfin_write32(DMA9_NEXT_DESC_PTR, val)
- #define bfin_read_DMA9_START_ADDR() bfin_read32(DMA9_START_ADDR)
- #define bfin_write_DMA9_START_ADDR(val) bfin_write32(DMA9_START_ADDR, val)
- #define bfin_read_DMA9_CONFIG() bfin_read32(DMA9_CONFIG)
- #define bfin_write_DMA9_CONFIG(val) bfin_write32(DMA9_CONFIG, val)
- #define bfin_read_DMA9_X_COUNT() bfin_read32(DMA9_X_COUNT)
- #define bfin_write_DMA9_X_COUNT(val) bfin_write32(DMA9_X_COUNT, val)
- #define bfin_read_DMA9_X_MODIFY() bfin_read32(DMA9_X_MODIFY)
- #define bfin_write_DMA9_X_MODIFY(val) bfin_write32(DMA9_X_MODIFY, val)
- #define bfin_read_DMA9_Y_COUNT() bfin_read32(DMA9_Y_COUNT)
- #define bfin_write_DMA9_Y_COUNT(val) bfin_write32(DMA9_Y_COUNT, val)
- #define bfin_read_DMA9_Y_MODIFY() bfin_read32(DMA9_Y_MODIFY)
- #define bfin_write_DMA9_Y_MODIFY(val) bfin_write32(DMA9_Y_MODIFY, val)
- #define bfin_read_DMA9_CURR_DESC_PTR() bfin_read32(DMA9_CURR_DESC_PTR)
- #define bfin_write_DMA9_CURR_DESC_PTR(val) bfin_write32(DMA9_CURR_DESC_PTR, val)
- #define bfin_read_DMA9_PREV_DESC_PTR() bfin_read32(DMA9_PREV_DESC_PTR)
- #define bfin_write_DMA9_PREV_DESC_PTR(val) bfin_write32(DMA9_PREV_DESC_PTR, val)
- #define bfin_read_DMA9_CURR_ADDR() bfin_read32(DMA9_CURR_ADDR)
- #define bfin_write_DMA9_CURR_ADDR(val) bfin_write32(DMA9_CURR_ADDR, val)
- #define bfin_read_DMA9_IRQ_STATUS() bfin_read32(DMA9_IRQ_STATUS)
- #define bfin_write_DMA9_IRQ_STATUS(val) bfin_write32(DMA9_IRQ_STATUS, val)
- #define bfin_read_DMA9_CURR_X_COUNT() bfin_read32(DMA9_CURR_X_COUNT)
- #define bfin_write_DMA9_CURR_X_COUNT(val) bfin_write32(DMA9_CURR_X_COUNT, val)
- #define bfin_read_DMA9_CURR_Y_COUNT() bfin_read32(DMA9_CURR_Y_COUNT)
- #define bfin_write_DMA9_CURR_Y_COUNT(val) bfin_write32(DMA9_CURR_Y_COUNT, val)
- #define bfin_read_DMA9_BWL_COUNT() bfin_read32(DMA9_BWL_COUNT)
- #define bfin_write_DMA9_BWL_COUNT(val) bfin_write32(DMA9_BWL_COUNT, val)
- #define bfin_read_DMA9_CURR_BWL_COUNT() bfin_read32(DMA9_CURR_BWL_COUNT)
- #define bfin_write_DMA9_CURR_BWL_COUNT(val) bfin_write32(DMA9_CURR_BWL_COUNT, val)
- #define bfin_read_DMA9_BWM_COUNT() bfin_read32(DMA9_BWM_COUNT)
- #define bfin_write_DMA9_BWM_COUNT(val) bfin_write32(DMA9_BWM_COUNT, val)
- #define bfin_read_DMA9_CURR_BWM_COUNT() bfin_read32(DMA9_CURR_BWM_COUNT)
- #define bfin_write_DMA9_CURR_BWM_COUNT(val) bfin_write32(DMA9_CURR_BWM_COUNT, val)
- /* DMA Channel 10 Registers */
- #define bfin_read_DMA10_NEXT_DESC_PTR() bfin_read32(DMA10_NEXT_DESC_PTR)
- #define bfin_write_DMA10_NEXT_DESC_PTR(val) bfin_write32(DMA10_NEXT_DESC_PTR, val)
- #define bfin_read_DMA10_START_ADDR() bfin_read32(DMA10_START_ADDR)
- #define bfin_write_DMA10_START_ADDR(val) bfin_write32(DMA10_START_ADDR, val)
- #define bfin_read_DMA10_CONFIG() bfin_read32(DMA10_CONFIG)
- #define bfin_write_DMA10_CONFIG(val) bfin_write32(DMA10_CONFIG, val)
- #define bfin_read_DMA10_X_COUNT() bfin_read32(DMA10_X_COUNT)
- #define bfin_write_DMA10_X_COUNT(val) bfin_write32(DMA10_X_COUNT, val)
- #define bfin_read_DMA10_X_MODIFY() bfin_read32(DMA10_X_MODIFY)
- #define bfin_write_DMA10_X_MODIFY(val) bfin_write32(DMA10_X_MODIFY, val)
- #define bfin_read_DMA10_Y_COUNT() bfin_read32(DMA10_Y_COUNT)
- #define bfin_write_DMA10_Y_COUNT(val) bfin_write32(DMA10_Y_COUNT, val)
- #define bfin_read_DMA10_Y_MODIFY() bfin_read32(DMA10_Y_MODIFY)
- #define bfin_write_DMA10_Y_MODIFY(val) bfin_write32(DMA10_Y_MODIFY, val)
- #define bfin_read_DMA10_CURR_DESC_PTR() bfin_read32(DMA10_CURR_DESC_PTR)
- #define bfin_write_DMA10_CURR_DESC_PTR(val) bfin_write32(DMA10_CURR_DESC_PTR, val)
- #define bfin_read_DMA10_PREV_DESC_PTR() bfin_read32(DMA10_PREV_DESC_PTR)
- #define bfin_write_DMA10_PREV_DESC_PTR(val) bfin_write32(DMA10_PREV_DESC_PTR, val)
- #define bfin_read_DMA10_CURR_ADDR() bfin_read32(DMA10_CURR_ADDR)
- #define bfin_write_DMA10_CURR_ADDR(val) bfin_write32(DMA10_CURR_ADDR, val)
- #define bfin_read_DMA10_IRQ_STATUS() bfin_read32(DMA10_IRQ_STATUS)
- #define bfin_write_DMA10_IRQ_STATUS(val) bfin_write32(DMA10_IRQ_STATUS, val)
- #define bfin_read_DMA10_CURR_X_COUNT() bfin_read32(DMA10_CURR_X_COUNT)
- #define bfin_write_DMA10_CURR_X_COUNT(val) bfin_write32(DMA10_CURR_X_COUNT, val)
- #define bfin_read_DMA10_CURR_Y_COUNT() bfin_read32(DMA10_CURR_Y_COUNT)
- #define bfin_write_DMA10_CURR_Y_COUNT(val) bfin_write32(DMA10_CURR_Y_COUNT, val)
- #define bfin_read_DMA10_BWL_COUNT() bfin_read32(DMA10_BWL_COUNT)
- #define bfin_write_DMA10_BWL_COUNT(val) bfin_write32(DMA10_BWL_COUNT, val)
- #define bfin_read_DMA10_CURR_BWL_COUNT() bfin_read32(DMA10_CURR_BWL_COUNT)
- #define bfin_write_DMA10_CURR_BWL_COUNT(val) bfin_write32(DMA10_CURR_BWL_COUNT, val)
- #define bfin_read_DMA10_BWM_COUNT() bfin_read32(DMA10_BWM_COUNT)
- #define bfin_write_DMA10_BWM_COUNT(val) bfin_write32(DMA10_BWM_COUNT, val)
- #define bfin_read_DMA10_CURR_BWM_COUNT() bfin_read32(DMA10_CURR_BWM_COUNT)
- #define bfin_write_DMA10_CURR_BWM_COUNT(val) bfin_write32(DMA10_CURR_BWM_COUNT, val)
- /* DMA Channel 11 Registers */
- #define bfin_read_DMA11_NEXT_DESC_PTR() bfin_read32(DMA11_NEXT_DESC_PTR)
- #define bfin_write_DMA11_NEXT_DESC_PTR(val) bfin_write32(DMA11_NEXT_DESC_PTR, val)
- #define bfin_read_DMA11_START_ADDR() bfin_read32(DMA11_START_ADDR)
- #define bfin_write_DMA11_START_ADDR(val) bfin_write32(DMA11_START_ADDR, val)
- #define bfin_read_DMA11_CONFIG() bfin_read32(DMA11_CONFIG)
- #define bfin_write_DMA11_CONFIG(val) bfin_write32(DMA11_CONFIG, val)
- #define bfin_read_DMA11_X_COUNT() bfin_read32(DMA11_X_COUNT)
- #define bfin_write_DMA11_X_COUNT(val) bfin_write32(DMA11_X_COUNT, val)
- #define bfin_read_DMA11_X_MODIFY() bfin_read32(DMA11_X_MODIFY)
- #define bfin_write_DMA11_X_MODIFY(val) bfin_write32(DMA11_X_MODIFY, val)
- #define bfin_read_DMA11_Y_COUNT() bfin_read32(DMA11_Y_COUNT)
- #define bfin_write_DMA11_Y_COUNT(val) bfin_write32(DMA11_Y_COUNT, val)
- #define bfin_read_DMA11_Y_MODIFY() bfin_read32(DMA11_Y_MODIFY)
- #define bfin_write_DMA11_Y_MODIFY(val) bfin_write32(DMA11_Y_MODIFY, val)
- #define bfin_read_DMA11_CURR_DESC_PTR() bfin_read32(DMA11_CURR_DESC_PTR)
- #define bfin_write_DMA11_CURR_DESC_PTR(val) bfin_write32(DMA11_CURR_DESC_PTR, val)
- #define bfin_read_DMA11_PREV_DESC_PTR() bfin_read32(DMA11_PREV_DESC_PTR)
- #define bfin_write_DMA11_PREV_DESC_PTR(val) bfin_write32(DMA11_PREV_DESC_PTR, val)
- #define bfin_read_DMA11_CURR_ADDR() bfin_read32(DMA11_CURR_ADDR)
- #define bfin_write_DMA11_CURR_ADDR(val) bfin_write32(DMA11_CURR_ADDR, val)
- #define bfin_read_DMA11_IRQ_STATUS() bfin_read32(DMA11_IRQ_STATUS)
- #define bfin_write_DMA11_IRQ_STATUS(val) bfin_write32(DMA11_IRQ_STATUS, val)
- #define bfin_read_DMA11_CURR_X_COUNT() bfin_read32(DMA11_CURR_X_COUNT)
- #define bfin_write_DMA11_CURR_X_COUNT(val) bfin_write32(DMA11_CURR_X_COUNT, val)
- #define bfin_read_DMA11_CURR_Y_COUNT() bfin_read32(DMA11_CURR_Y_COUNT)
- #define bfin_write_DMA11_CURR_Y_COUNT(val) bfin_write32(DMA11_CURR_Y_COUNT, val)
- #define bfin_read_DMA11_BWL_COUNT() bfin_read32(DMA11_BWL_COUNT)
- #define bfin_write_DMA11_BWL_COUNT(val) bfin_write32(DMA11_BWL_COUNT, val)
- #define bfin_read_DMA11_CURR_BWL_COUNT() bfin_read32(DMA11_CURR_BWL_COUNT)
- #define bfin_write_DMA11_CURR_BWL_COUNT(val) bfin_write32(DMA11_CURR_BWL_COUNT, val)
- #define bfin_read_DMA11_BWM_COUNT() bfin_read32(DMA11_BWM_COUNT)
- #define bfin_write_DMA11_BWM_COUNT(val) bfin_write32(DMA11_BWM_COUNT, val)
- #define bfin_read_DMA11_CURR_BWM_COUNT() bfin_read32(DMA11_CURR_BWM_COUNT)
- #define bfin_write_DMA11_CURR_BWM_COUNT(val) bfin_write32(DMA11_CURR_BWM_COUNT, val)
- /* DMA Channel 12 Registers */
- #define bfin_read_DMA12_NEXT_DESC_PTR() bfin_read32(DMA12_NEXT_DESC_PTR)
- #define bfin_write_DMA12_NEXT_DESC_PTR(val) bfin_write32(DMA12_NEXT_DESC_PTR, val)
- #define bfin_read_DMA12_START_ADDR() bfin_read32(DMA12_START_ADDR)
- #define bfin_write_DMA12_START_ADDR(val) bfin_write32(DMA12_START_ADDR, val)
- #define bfin_read_DMA12_CONFIG() bfin_read32(DMA12_CONFIG)
- #define bfin_write_DMA12_CONFIG(val) bfin_write32(DMA12_CONFIG, val)
- #define bfin_read_DMA12_X_COUNT() bfin_read32(DMA12_X_COUNT)
- #define bfin_write_DMA12_X_COUNT(val) bfin_write32(DMA12_X_COUNT, val)
- #define bfin_read_DMA12_X_MODIFY() bfin_read32(DMA12_X_MODIFY)
- #define bfin_write_DMA12_X_MODIFY(val) bfin_write32(DMA12_X_MODIFY, val)
- #define bfin_read_DMA12_Y_COUNT() bfin_read32(DMA12_Y_COUNT)
- #define bfin_write_DMA12_Y_COUNT(val) bfin_write32(DMA12_Y_COUNT, val)
- #define bfin_read_DMA12_Y_MODIFY() bfin_read32(DMA12_Y_MODIFY)
- #define bfin_write_DMA12_Y_MODIFY(val) bfin_write32(DMA12_Y_MODIFY, val)
- #define bfin_read_DMA12_CURR_DESC_PTR() bfin_read32(DMA12_CURR_DESC_PTR)
- #define bfin_write_DMA12_CURR_DESC_PTR(val) bfin_write32(DMA12_CURR_DESC_PTR, val)
- #define bfin_read_DMA12_PREV_DESC_PTR() bfin_read32(DMA12_PREV_DESC_PTR)
- #define bfin_write_DMA12_PREV_DESC_PTR(val) bfin_write32(DMA12_PREV_DESC_PTR, val)
- #define bfin_read_DMA12_CURR_ADDR() bfin_read32(DMA12_CURR_ADDR)
- #define bfin_write_DMA12_CURR_ADDR(val) bfin_write32(DMA12_CURR_ADDR, val)
- #define bfin_read_DMA12_IRQ_STATUS() bfin_read32(DMA12_IRQ_STATUS)
- #define bfin_write_DMA12_IRQ_STATUS(val) bfin_write32(DMA12_IRQ_STATUS, val)
- #define bfin_read_DMA12_CURR_X_COUNT() bfin_read32(DMA12_CURR_X_COUNT)
- #define bfin_write_DMA12_CURR_X_COUNT(val) bfin_write32(DMA12_CURR_X_COUNT, val)
- #define bfin_read_DMA12_CURR_Y_COUNT() bfin_read32(DMA12_CURR_Y_COUNT)
- #define bfin_write_DMA12_CURR_Y_COUNT(val) bfin_write32(DMA12_CURR_Y_COUNT, val)
- #define bfin_read_DMA12_BWL_COUNT() bfin_read32(DMA12_BWL_COUNT)
- #define bfin_write_DMA12_BWL_COUNT(val) bfin_write32(DMA12_BWL_COUNT, val)
- #define bfin_read_DMA12_CURR_BWL_COUNT() bfin_read32(DMA12_CURR_BWL_COUNT)
- #define bfin_write_DMA12_CURR_BWL_COUNT(val) bfin_write32(DMA12_CURR_BWL_COUNT, val)
- #define bfin_read_DMA12_BWM_COUNT() bfin_read32(DMA12_BWM_COUNT)
- #define bfin_write_DMA12_BWM_COUNT(val) bfin_write32(DMA12_BWM_COUNT, val)
- #define bfin_read_DMA12_CURR_BWM_COUNT() bfin_read32(DMA12_CURR_BWM_COUNT)
- #define bfin_write_DMA12_CURR_BWM_COUNT(val) bfin_write32(DMA12_CURR_BWM_COUNT, val)
- /* DMA Channel 13 Registers */
- #define bfin_read_DMA13_NEXT_DESC_PTR() bfin_read32(DMA13_NEXT_DESC_PTR)
- #define bfin_write_DMA13_NEXT_DESC_PTR(val) bfin_write32(DMA13_NEXT_DESC_PTR, val)
- #define bfin_read_DMA13_START_ADDR() bfin_read32(DMA13_START_ADDR)
- #define bfin_write_DMA13_START_ADDR(val) bfin_write32(DMA13_START_ADDR, val)
- #define bfin_read_DMA13_CONFIG() bfin_read32(DMA13_CONFIG)
- #define bfin_write_DMA13_CONFIG(val) bfin_write32(DMA13_CONFIG, val)
- #define bfin_read_DMA13_X_COUNT() bfin_read32(DMA13_X_COUNT)
- #define bfin_write_DMA13_X_COUNT(val) bfin_write32(DMA13_X_COUNT, val)
- #define bfin_read_DMA13_X_MODIFY() bfin_read32(DMA13_X_MODIFY)
- #define bfin_write_DMA13_X_MODIFY(val) bfin_write32(DMA13_X_MODIFY, val)
- #define bfin_read_DMA13_Y_COUNT() bfin_read32(DMA13_Y_COUNT)
- #define bfin_write_DMA13_Y_COUNT(val) bfin_write32(DMA13_Y_COUNT, val)
- #define bfin_read_DMA13_Y_MODIFY() bfin_read32(DMA13_Y_MODIFY)
- #define bfin_write_DMA13_Y_MODIFY(val) bfin_write32(DMA13_Y_MODIFY, val)
- #define bfin_read_DMA13_CURR_DESC_PTR() bfin_read32(DMA13_CURR_DESC_PTR)
- #define bfin_write_DMA13_CURR_DESC_PTR(val) bfin_write32(DMA13_CURR_DESC_PTR, val)
- #define bfin_read_DMA13_PREV_DESC_PTR() bfin_read32(DMA13_PREV_DESC_PTR)
- #define bfin_write_DMA13_PREV_DESC_PTR(val) bfin_write32(DMA13_PREV_DESC_PTR, val)
- #define bfin_read_DMA13_CURR_ADDR() bfin_read32(DMA13_CURR_ADDR)
- #define bfin_write_DMA13_CURR_ADDR(val) bfin_write32(DMA13_CURR_ADDR, val)
- #define bfin_read_DMA13_IRQ_STATUS() bfin_read32(DMA13_IRQ_STATUS)
- #define bfin_write_DMA13_IRQ_STATUS(val) bfin_write32(DMA13_IRQ_STATUS, val)
- #define bfin_read_DMA13_CURR_X_COUNT() bfin_read32(DMA13_CURR_X_COUNT)
- #define bfin_write_DMA13_CURR_X_COUNT(val) bfin_write32(DMA13_CURR_X_COUNT, val)
- #define bfin_read_DMA13_CURR_Y_COUNT() bfin_read32(DMA13_CURR_Y_COUNT)
- #define bfin_write_DMA13_CURR_Y_COUNT(val) bfin_write32(DMA13_CURR_Y_COUNT, val)
- #define bfin_read_DMA13_BWL_COUNT() bfin_read32(DMA13_BWL_COUNT)
- #define bfin_write_DMA13_BWL_COUNT(val) bfin_write32(DMA13_BWL_COUNT, val)
- #define bfin_read_DMA13_CURR_BWL_COUNT() bfin_read32(DMA13_CURR_BWL_COUNT)
- #define bfin_write_DMA13_CURR_BWL_COUNT(val) bfin_write32(DMA13_CURR_BWL_COUNT, val)
- #define bfin_read_DMA13_BWM_COUNT() bfin_read32(DMA13_BWM_COUNT)
- #define bfin_write_DMA13_BWM_COUNT(val) bfin_write32(DMA13_BWM_COUNT, val)
- #define bfin_read_DMA13_CURR_BWM_COUNT() bfin_read32(DMA13_CURR_BWM_COUNT)
- #define bfin_write_DMA13_CURR_BWM_COUNT(val) bfin_write32(DMA13_CURR_BWM_COUNT, val)
- /* DMA Channel 14 Registers */
- #define bfin_read_DMA14_NEXT_DESC_PTR() bfin_read32(DMA14_NEXT_DESC_PTR)
- #define bfin_write_DMA14_NEXT_DESC_PTR(val) bfin_write32(DMA14_NEXT_DESC_PTR, val)
- #define bfin_read_DMA14_START_ADDR() bfin_read32(DMA14_START_ADDR)
- #define bfin_write_DMA14_START_ADDR(val) bfin_write32(DMA14_START_ADDR, val)
- #define bfin_read_DMA14_CONFIG() bfin_read32(DMA14_CONFIG)
- #define bfin_write_DMA14_CONFIG(val) bfin_write32(DMA14_CONFIG, val)
- #define bfin_read_DMA14_X_COUNT() bfin_read32(DMA14_X_COUNT)
- #define bfin_write_DMA14_X_COUNT(val) bfin_write32(DMA14_X_COUNT, val)
- #define bfin_read_DMA14_X_MODIFY() bfin_read32(DMA14_X_MODIFY)
- #define bfin_write_DMA14_X_MODIFY(val) bfin_write32(DMA14_X_MODIFY, val)
- #define bfin_read_DMA14_Y_COUNT() bfin_read32(DMA14_Y_COUNT)
- #define bfin_write_DMA14_Y_COUNT(val) bfin_write32(DMA14_Y_COUNT, val)
- #define bfin_read_DMA14_Y_MODIFY() bfin_read32(DMA14_Y_MODIFY)
- #define bfin_write_DMA14_Y_MODIFY(val) bfin_write32(DMA14_Y_MODIFY, val)
- #define bfin_read_DMA14_CURR_DESC_PTR() bfin_read32(DMA14_CURR_DESC_PTR)
- #define bfin_write_DMA14_CURR_DESC_PTR(val) bfin_write32(DMA14_CURR_DESC_PTR, val)
- #define bfin_read_DMA14_PREV_DESC_PTR() bfin_read32(DMA14_PREV_DESC_PTR)
- #define bfin_write_DMA14_PREV_DESC_PTR(val) bfin_write32(DMA14_PREV_DESC_PTR, val)
- #define bfin_read_DMA14_CURR_ADDR() bfin_read32(DMA14_CURR_ADDR)
- #define bfin_write_DMA14_CURR_ADDR(val) bfin_write32(DMA14_CURR_ADDR, val)
- #define bfin_read_DMA14_IRQ_STATUS() bfin_read32(DMA14_IRQ_STATUS)
- #define bfin_write_DMA14_IRQ_STATUS(val) bfin_write32(DMA14_IRQ_STATUS, val)
- #define bfin_read_DMA14_CURR_X_COUNT() bfin_read32(DMA14_CURR_X_COUNT)
- #define bfin_write_DMA14_CURR_X_COUNT(val) bfin_write32(DMA14_CURR_X_COUNT, val)
- #define bfin_read_DMA14_CURR_Y_COUNT() bfin_read32(DMA14_CURR_Y_COUNT)
- #define bfin_write_DMA14_CURR_Y_COUNT(val) bfin_write32(DMA14_CURR_Y_COUNT, val)
- #define bfin_read_DMA14_BWL_COUNT() bfin_read32(DMA14_BWL_COUNT)
- #define bfin_write_DMA14_BWL_COUNT(val) bfin_write32(DMA14_BWL_COUNT, val)
- #define bfin_read_DMA14_CURR_BWL_COUNT() bfin_read32(DMA14_CURR_BWL_COUNT)
- #define bfin_write_DMA14_CURR_BWL_COUNT(val) bfin_write32(DMA14_CURR_BWL_COUNT, val)
- #define bfin_read_DMA14_BWM_COUNT() bfin_read32(DMA14_BWM_COUNT)
- #define bfin_write_DMA14_BWM_COUNT(val) bfin_write32(DMA14_BWM_COUNT, val)
- #define bfin_read_DMA14_CURR_BWM_COUNT() bfin_read32(DMA14_CURR_BWM_COUNT)
- #define bfin_write_DMA14_CURR_BWM_COUNT(val) bfin_write32(DMA14_CURR_BWM_COUNT, val)
- /* DMA Channel 15 Registers */
- #define bfin_read_DMA15_NEXT_DESC_PTR() bfin_read32(DMA15_NEXT_DESC_PTR)
- #define bfin_write_DMA15_NEXT_DESC_PTR(val) bfin_write32(DMA15_NEXT_DESC_PTR, val)
- #define bfin_read_DMA15_START_ADDR() bfin_read32(DMA15_START_ADDR)
- #define bfin_write_DMA15_START_ADDR(val) bfin_write32(DMA15_START_ADDR, val)
- #define bfin_read_DMA15_CONFIG() bfin_read32(DMA15_CONFIG)
- #define bfin_write_DMA15_CONFIG(val) bfin_write32(DMA15_CONFIG, val)
- #define bfin_read_DMA15_X_COUNT() bfin_read32(DMA15_X_COUNT)
- #define bfin_write_DMA15_X_COUNT(val) bfin_write32(DMA15_X_COUNT, val)
- #define bfin_read_DMA15_X_MODIFY() bfin_read32(DMA15_X_MODIFY)
- #define bfin_write_DMA15_X_MODIFY(val) bfin_write32(DMA15_X_MODIFY, val)
- #define bfin_read_DMA15_Y_COUNT() bfin_read32(DMA15_Y_COUNT)
- #define bfin_write_DMA15_Y_COUNT(val) bfin_write32(DMA15_Y_COUNT, val)
- #define bfin_read_DMA15_Y_MODIFY() bfin_read32(DMA15_Y_MODIFY)
- #define bfin_write_DMA15_Y_MODIFY(val) bfin_write32(DMA15_Y_MODIFY, val)
- #define bfin_read_DMA15_CURR_DESC_PTR() bfin_read32(DMA15_CURR_DESC_PTR)
- #define bfin_write_DMA15_CURR_DESC_PTR(val) bfin_write32(DMA15_CURR_DESC_PTR, val)
- #define bfin_read_DMA15_PREV_DESC_PTR() bfin_read32(DMA15_PREV_DESC_PTR)
- #define bfin_write_DMA15_PREV_DESC_PTR(val) bfin_write32(DMA15_PREV_DESC_PTR, val)
- #define bfin_read_DMA15_CURR_ADDR() bfin_read32(DMA15_CURR_ADDR)
- #define bfin_write_DMA15_CURR_ADDR(val) bfin_write32(DMA15_CURR_ADDR, val)
- #define bfin_read_DMA15_IRQ_STATUS() bfin_read32(DMA15_IRQ_STATUS)
- #define bfin_write_DMA15_IRQ_STATUS(val) bfin_write32(DMA15_IRQ_STATUS, val)
- #define bfin_read_DMA15_CURR_X_COUNT() bfin_read32(DMA15_CURR_X_COUNT)
- #define bfin_write_DMA15_CURR_X_COUNT(val) bfin_write32(DMA15_CURR_X_COUNT, val)
- #define bfin_read_DMA15_CURR_Y_COUNT() bfin_read32(DMA15_CURR_Y_COUNT)
- #define bfin_write_DMA15_CURR_Y_COUNT(val) bfin_write32(DMA15_CURR_Y_COUNT, val)
- #define bfin_read_DMA15_BWL_COUNT() bfin_read32(DMA15_BWL_COUNT)
- #define bfin_write_DMA15_BWL_COUNT(val) bfin_write32(DMA15_BWL_COUNT, val)
- #define bfin_read_DMA15_CURR_BWL_COUNT() bfin_read32(DMA15_CURR_BWL_COUNT)
- #define bfin_write_DMA15_CURR_BWL_COUNT(val) bfin_write32(DMA15_CURR_BWL_COUNT, val)
- #define bfin_read_DMA15_BWM_COUNT() bfin_read32(DMA15_BWM_COUNT)
- #define bfin_write_DMA15_BWM_COUNT(val) bfin_write32(DMA15_BWM_COUNT, val)
- #define bfin_read_DMA15_CURR_BWM_COUNT() bfin_read32(DMA15_CURR_BWM_COUNT)
- #define bfin_write_DMA15_CURR_BWM_COUNT(val) bfin_write32(DMA15_CURR_BWM_COUNT, val)
- /* DMA Channel 16 Registers */
- #define bfin_read_DMA16_NEXT_DESC_PTR() bfin_read32(DMA16_NEXT_DESC_PTR)
- #define bfin_write_DMA16_NEXT_DESC_PTR(val) bfin_write32(DMA16_NEXT_DESC_PTR, val)
- #define bfin_read_DMA16_START_ADDR() bfin_read32(DMA16_START_ADDR)
- #define bfin_write_DMA16_START_ADDR(val) bfin_write32(DMA16_START_ADDR, val)
- #define bfin_read_DMA16_CONFIG() bfin_read32(DMA16_CONFIG)
- #define bfin_write_DMA16_CONFIG(val) bfin_write32(DMA16_CONFIG, val)
- #define bfin_read_DMA16_X_COUNT() bfin_read32(DMA16_X_COUNT)
- #define bfin_write_DMA16_X_COUNT(val) bfin_write32(DMA16_X_COUNT, val)
- #define bfin_read_DMA16_X_MODIFY() bfin_read32(DMA16_X_MODIFY)
- #define bfin_write_DMA16_X_MODIFY(val) bfin_write32(DMA16_X_MODIFY, val)
- #define bfin_read_DMA16_Y_COUNT() bfin_read32(DMA16_Y_COUNT)
- #define bfin_write_DMA16_Y_COUNT(val) bfin_write32(DMA16_Y_COUNT, val)
- #define bfin_read_DMA16_Y_MODIFY() bfin_read32(DMA16_Y_MODIFY)
- #define bfin_write_DMA16_Y_MODIFY(val) bfin_write32(DMA16_Y_MODIFY, val)
- #define bfin_read_DMA16_CURR_DESC_PTR() bfin_read32(DMA16_CURR_DESC_PTR)
- #define bfin_write_DMA16_CURR_DESC_PTR(val) bfin_write32(DMA16_CURR_DESC_PTR, val)
- #define bfin_read_DMA16_PREV_DESC_PTR() bfin_read32(DMA16_PREV_DESC_PTR)
- #define bfin_write_DMA16_PREV_DESC_PTR(val) bfin_write32(DMA16_PREV_DESC_PTR, val)
- #define bfin_read_DMA16_CURR_ADDR() bfin_read32(DMA16_CURR_ADDR)
- #define bfin_write_DMA16_CURR_ADDR(val) bfin_write32(DMA16_CURR_ADDR, val)
- #define bfin_read_DMA16_IRQ_STATUS() bfin_read32(DMA16_IRQ_STATUS)
- #define bfin_write_DMA16_IRQ_STATUS(val) bfin_write32(DMA16_IRQ_STATUS, val)
- #define bfin_read_DMA16_CURR_X_COUNT() bfin_read32(DMA16_CURR_X_COUNT)
- #define bfin_write_DMA16_CURR_X_COUNT(val) bfin_write32(DMA16_CURR_X_COUNT, val)
- #define bfin_read_DMA16_CURR_Y_COUNT() bfin_read32(DMA16_CURR_Y_COUNT)
- #define bfin_write_DMA16_CURR_Y_COUNT(val) bfin_write32(DMA16_CURR_Y_COUNT, val)
- #define bfin_read_DMA16_BWL_COUNT() bfin_read32(DMA16_BWL_COUNT)
- #define bfin_write_DMA16_BWL_COUNT(val) bfin_write32(DMA16_BWL_COUNT, val)
- #define bfin_read_DMA16_CURR_BWL_COUNT() bfin_read32(DMA16_CURR_BWL_COUNT)
- #define bfin_write_DMA16_CURR_BWL_COUNT(val) bfin_write32(DMA16_CURR_BWL_COUNT, val)
- #define bfin_read_DMA16_BWM_COUNT() bfin_read32(DMA16_BWM_COUNT)
- #define bfin_write_DMA16_BWM_COUNT(val) bfin_write32(DMA16_BWM_COUNT, val)
- #define bfin_read_DMA16_CURR_BWM_COUNT() bfin_read32(DMA16_CURR_BWM_COUNT)
- #define bfin_write_DMA16_CURR_BWM_COUNT(val) bfin_write32(DMA16_CURR_BWM_COUNT, val)
- /* DMA Channel 17 Registers */
- #define bfin_read_DMA17_NEXT_DESC_PTR() bfin_read32(DMA17_NEXT_DESC_PTR)
- #define bfin_write_DMA17_NEXT_DESC_PTR(val) bfin_write32(DMA17_NEXT_DESC_PTR, val)
- #define bfin_read_DMA17_START_ADDR() bfin_read32(DMA17_START_ADDR)
- #define bfin_write_DMA17_START_ADDR(val) bfin_write32(DMA17_START_ADDR, val)
- #define bfin_read_DMA17_CONFIG() bfin_read32(DMA17_CONFIG)
- #define bfin_write_DMA17_CONFIG(val) bfin_write32(DMA17_CONFIG, val)
- #define bfin_read_DMA17_X_COUNT() bfin_read32(DMA17_X_COUNT)
- #define bfin_write_DMA17_X_COUNT(val) bfin_write32(DMA17_X_COUNT, val)
- #define bfin_read_DMA17_X_MODIFY() bfin_read32(DMA17_X_MODIFY)
- #define bfin_write_DMA17_X_MODIFY(val) bfin_write32(DMA17_X_MODIFY, val)
- #define bfin_read_DMA17_Y_COUNT() bfin_read32(DMA17_Y_COUNT)
- #define bfin_write_DMA17_Y_COUNT(val) bfin_write32(DMA17_Y_COUNT, val)
- #define bfin_read_DMA17_Y_MODIFY() bfin_read32(DMA17_Y_MODIFY)
- #define bfin_write_DMA17_Y_MODIFY(val) bfin_write32(DMA17_Y_MODIFY, val)
- #define bfin_read_DMA17_CURR_DESC_PTR() bfin_read32(DMA17_CURR_DESC_PTR)
- #define bfin_write_DMA17_CURR_DESC_PTR(val) bfin_write32(DMA17_CURR_DESC_PTR, val)
- #define bfin_read_DMA17_PREV_DESC_PTR() bfin_read32(DMA17_PREV_DESC_PTR)
- #define bfin_write_DMA17_PREV_DESC_PTR(val) bfin_write32(DMA17_PREV_DESC_PTR, val)
- #define bfin_read_DMA17_CURR_ADDR() bfin_read32(DMA17_CURR_ADDR)
- #define bfin_write_DMA17_CURR_ADDR(val) bfin_write32(DMA17_CURR_ADDR, val)
- #define bfin_read_DMA17_IRQ_STATUS() bfin_read32(DMA17_IRQ_STATUS)
- #define bfin_write_DMA17_IRQ_STATUS(val) bfin_write32(DMA17_IRQ_STATUS, val)
- #define bfin_read_DMA17_CURR_X_COUNT() bfin_read32(DMA17_CURR_X_COUNT)
- #define bfin_write_DMA17_CURR_X_COUNT(val) bfin_write32(DMA17_CURR_X_COUNT, val)
- #define bfin_read_DMA17_CURR_Y_COUNT() bfin_read32(DMA17_CURR_Y_COUNT)
- #define bfin_write_DMA17_CURR_Y_COUNT(val) bfin_write32(DMA17_CURR_Y_COUNT, val)
- #define bfin_read_DMA17_BWL_COUNT() bfin_read32(DMA17_BWL_COUNT)
- #define bfin_write_DMA17_BWL_COUNT(val) bfin_write32(DMA17_BWL_COUNT, val)
- #define bfin_read_DMA17_CURR_BWL_COUNT() bfin_read32(DMA17_CURR_BWL_COUNT)
- #define bfin_write_DMA17_CURR_BWL_COUNT(val) bfin_write32(DMA17_CURR_BWL_COUNT, val)
- #define bfin_read_DMA17_BWM_COUNT() bfin_read32(DMA17_BWM_COUNT)
- #define bfin_write_DMA17_BWM_COUNT(val) bfin_write32(DMA17_BWM_COUNT, val)
- #define bfin_read_DMA17_CURR_BWM_COUNT() bfin_read32(DMA17_CURR_BWM_COUNT)
- #define bfin_write_DMA17_CURR_BWM_COUNT(val) bfin_write32(DMA17_CURR_BWM_COUNT, val)
- /* DMA Channel 18 Registers */
- #define bfin_read_DMA18_NEXT_DESC_PTR() bfin_read32(DMA18_NEXT_DESC_PTR)
- #define bfin_write_DMA18_NEXT_DESC_PTR(val) bfin_write32(DMA18_NEXT_DESC_PTR, val)
- #define bfin_read_DMA18_START_ADDR() bfin_read32(DMA18_START_ADDR)
- #define bfin_write_DMA18_START_ADDR(val) bfin_write32(DMA18_START_ADDR, val)
- #define bfin_read_DMA18_CONFIG() bfin_read32(DMA18_CONFIG)
- #define bfin_write_DMA18_CONFIG(val) bfin_write32(DMA18_CONFIG, val)
- #define bfin_read_DMA18_X_COUNT() bfin_read32(DMA18_X_COUNT)
- #define bfin_write_DMA18_X_COUNT(val) bfin_write32(DMA18_X_COUNT, val)
- #define bfin_read_DMA18_X_MODIFY() bfin_read32(DMA18_X_MODIFY)
- #define bfin_write_DMA18_X_MODIFY(val) bfin_write32(DMA18_X_MODIFY, val)
- #define bfin_read_DMA18_Y_COUNT() bfin_read32(DMA18_Y_COUNT)
- #define bfin_write_DMA18_Y_COUNT(val) bfin_write32(DMA18_Y_COUNT, val)
- #define bfin_read_DMA18_Y_MODIFY() bfin_read32(DMA18_Y_MODIFY)
- #define bfin_write_DMA18_Y_MODIFY(val) bfin_write32(DMA18_Y_MODIFY, val)
- #define bfin_read_DMA18_CURR_DESC_PTR() bfin_read32(DMA18_CURR_DESC_PTR)
- #define bfin_write_DMA18_CURR_DESC_PTR(val) bfin_write32(DMA18_CURR_DESC_PTR, val)
- #define bfin_read_DMA18_PREV_DESC_PTR() bfin_read32(DMA18_PREV_DESC_PTR)
- #define bfin_write_DMA18_PREV_DESC_PTR(val) bfin_write32(DMA18_PREV_DESC_PTR, val)
- #define bfin_read_DMA18_CURR_ADDR() bfin_read32(DMA18_CURR_ADDR)
- #define bfin_write_DMA18_CURR_ADDR(val) bfin_write32(DMA18_CURR_ADDR, val)
- #define bfin_read_DMA18_IRQ_STATUS() bfin_read32(DMA18_IRQ_STATUS)
- #define bfin_write_DMA18_IRQ_STATUS(val) bfin_write32(DMA18_IRQ_STATUS, val)
- #define bfin_read_DMA18_CURR_X_COUNT() bfin_read32(DMA18_CURR_X_COUNT)
- #define bfin_write_DMA18_CURR_X_COUNT(val) bfin_write32(DMA18_CURR_X_COUNT, val)
- #define bfin_read_DMA18_CURR_Y_COUNT() bfin_read32(DMA18_CURR_Y_COUNT)
- #define bfin_write_DMA18_CURR_Y_COUNT(val) bfin_write32(DMA18_CURR_Y_COUNT, val)
- #define bfin_read_DMA18_BWL_COUNT() bfin_read32(DMA18_BWL_COUNT)
- #define bfin_write_DMA18_BWL_COUNT(val) bfin_write32(DMA18_BWL_COUNT, val)
- #define bfin_read_DMA18_CURR_BWL_COUNT() bfin_read32(DMA18_CURR_BWL_COUNT)
- #define bfin_write_DMA18_CURR_BWL_COUNT(val) bfin_write32(DMA18_CURR_BWL_COUNT, val)
- #define bfin_read_DMA18_BWM_COUNT() bfin_read32(DMA18_BWM_COUNT)
- #define bfin_write_DMA18_BWM_COUNT(val) bfin_write32(DMA18_BWM_COUNT, val)
- #define bfin_read_DMA18_CURR_BWM_COUNT() bfin_read32(DMA18_CURR_BWM_COUNT)
- #define bfin_write_DMA18_CURR_BWM_COUNT(val) bfin_write32(DMA18_CURR_BWM_COUNT, val)
- /* DMA Channel 19 Registers */
- #define bfin_read_DMA19_NEXT_DESC_PTR() bfin_read32(DMA19_NEXT_DESC_PTR)
- #define bfin_write_DMA19_NEXT_DESC_PTR(val) bfin_write32(DMA19_NEXT_DESC_PTR, val)
- #define bfin_read_DMA19_START_ADDR() bfin_read32(DMA19_START_ADDR)
- #define bfin_write_DMA19_START_ADDR(val) bfin_write32(DMA19_START_ADDR, val)
- #define bfin_read_DMA19_CONFIG() bfin_read32(DMA19_CONFIG)
- #define bfin_write_DMA19_CONFIG(val) bfin_write32(DMA19_CONFIG, val)
- #define bfin_read_DMA19_X_COUNT() bfin_read32(DMA19_X_COUNT)
- #define bfin_write_DMA19_X_COUNT(val) bfin_write32(DMA19_X_COUNT, val)
- #define bfin_read_DMA19_X_MODIFY() bfin_read32(DMA19_X_MODIFY)
- #define bfin_write_DMA19_X_MODIFY(val) bfin_write32(DMA19_X_MODIFY, val)
- #define bfin_read_DMA19_Y_COUNT() bfin_read32(DMA19_Y_COUNT)
- #define bfin_write_DMA19_Y_COUNT(val) bfin_write32(DMA19_Y_COUNT, val)
- #define bfin_read_DMA19_Y_MODIFY() bfin_read32(DMA19_Y_MODIFY)
- #define bfin_write_DMA19_Y_MODIFY(val) bfin_write32(DMA19_Y_MODIFY, val)
- #define bfin_read_DMA19_CURR_DESC_PTR() bfin_read32(DMA19_CURR_DESC_PTR)
- #define bfin_write_DMA19_CURR_DESC_PTR(val) bfin_write32(DMA19_CURR_DESC_PTR, val)
- #define bfin_read_DMA19_PREV_DESC_PTR() bfin_read32(DMA19_PREV_DESC_PTR)
- #define bfin_write_DMA19_PREV_DESC_PTR(val) bfin_write32(DMA19_PREV_DESC_PTR, val)
- #define bfin_read_DMA19_CURR_ADDR() bfin_read32(DMA19_CURR_ADDR)
- #define bfin_write_DMA19_CURR_ADDR(val) bfin_write32(DMA19_CURR_ADDR, val)
- #define bfin_read_DMA19_IRQ_STATUS() bfin_read32(DMA19_IRQ_STATUS)
- #define bfin_write_DMA19_IRQ_STATUS(val) bfin_write32(DMA19_IRQ_STATUS, val)
- #define bfin_read_DMA19_CURR_X_COUNT() bfin_read32(DMA19_CURR_X_COUNT)
- #define bfin_write_DMA19_CURR_X_COUNT(val) bfin_write32(DMA19_CURR_X_COUNT, val)
- #define bfin_read_DMA19_CURR_Y_COUNT() bfin_read32(DMA19_CURR_Y_COUNT)
- #define bfin_write_DMA19_CURR_Y_COUNT(val) bfin_write32(DMA19_CURR_Y_COUNT, val)
- #define bfin_read_DMA19_BWL_COUNT() bfin_read32(DMA19_BWL_COUNT)
- #define bfin_write_DMA19_BWL_COUNT(val) bfin_write32(DMA19_BWL_COUNT, val)
- #define bfin_read_DMA19_CURR_BWL_COUNT() bfin_read32(DMA19_CURR_BWL_COUNT)
- #define bfin_write_DMA19_CURR_BWL_COUNT(val) bfin_write32(DMA19_CURR_BWL_COUNT, val)
- #define bfin_read_DMA19_BWM_COUNT() bfin_read32(DMA19_BWM_COUNT)
- #define bfin_write_DMA19_BWM_COUNT(val) bfin_write32(DMA19_BWM_COUNT, val)
- #define bfin_read_DMA19_CURR_BWM_COUNT() bfin_read32(DMA19_CURR_BWM_COUNT)
- #define bfin_write_DMA19_CURR_BWM_COUNT(val) bfin_write32(DMA19_CURR_BWM_COUNT, val)
- /* DMA Channel 20 Registers */
- #define bfin_read_DMA20_NEXT_DESC_PTR() bfin_read32(DMA20_NEXT_DESC_PTR)
- #define bfin_write_DMA20_NEXT_DESC_PTR(val) bfin_write32(DMA20_NEXT_DESC_PTR, val)
- #define bfin_read_DMA20_START_ADDR() bfin_read32(DMA20_START_ADDR)
- #define bfin_write_DMA20_START_ADDR(val) bfin_write32(DMA20_START_ADDR, val)
- #define bfin_read_DMA20_CONFIG() bfin_read32(DMA20_CONFIG)
- #define bfin_write_DMA20_CONFIG(val) bfin_write32(DMA20_CONFIG, val)
- #define bfin_read_DMA20_X_COUNT() bfin_read32(DMA20_X_COUNT)
- #define bfin_write_DMA20_X_COUNT(val) bfin_write32(DMA20_X_COUNT, val)
- #define bfin_read_DMA20_X_MODIFY() bfin_read32(DMA20_X_MODIFY)
- #define bfin_write_DMA20_X_MODIFY(val) bfin_write32(DMA20_X_MODIFY, val)
- #define bfin_read_DMA20_Y_COUNT() bfin_read32(DMA20_Y_COUNT)
- #define bfin_write_DMA20_Y_COUNT(val) bfin_write32(DMA20_Y_COUNT, val)
- #define bfin_read_DMA20_Y_MODIFY() bfin_read32(DMA20_Y_MODIFY)
- #define bfin_write_DMA20_Y_MODIFY(val) bfin_write32(DMA20_Y_MODIFY, val)
- #define bfin_read_DMA20_CURR_DESC_PTR() bfin_read32(DMA20_CURR_DESC_PTR)
- #define bfin_write_DMA20_CURR_DESC_PTR(val) bfin_write32(DMA20_CURR_DESC_PTR, val)
- #define bfin_read_DMA20_PREV_DESC_PTR() bfin_read32(DMA20_PREV_DESC_PTR)
- #define bfin_write_DMA20_PREV_DESC_PTR(val) bfin_write32(DMA20_PREV_DESC_PTR, val)
- #define bfin_read_DMA20_CURR_ADDR() bfin_read32(DMA20_CURR_ADDR)
- #define bfin_write_DMA20_CURR_ADDR(val) bfin_write32(DMA20_CURR_ADDR, val)
- #define bfin_read_DMA20_IRQ_STATUS() bfin_read32(DMA20_IRQ_STATUS)
- #define bfin_write_DMA20_IRQ_STATUS(val) bfin_write32(DMA20_IRQ_STATUS, val)
- #define bfin_read_DMA20_CURR_X_COUNT() bfin_read32(DMA20_CURR_X_COUNT)
- #define bfin_write_DMA20_CURR_X_COUNT(val) bfin_write32(DMA20_CURR_X_COUNT, val)
- #define bfin_read_DMA20_CURR_Y_COUNT() bfin_read32(DMA20_CURR_Y_COUNT)
- #define bfin_write_DMA20_CURR_Y_COUNT(val) bfin_write32(DMA20_CURR_Y_COUNT, val)
- #define bfin_read_DMA20_BWL_COUNT() bfin_read32(DMA20_BWL_COUNT)
- #define bfin_write_DMA20_BWL_COUNT(val) bfin_write32(DMA20_BWL_COUNT, val)
- #define bfin_read_DMA20_CURR_BWL_COUNT() bfin_read32(DMA20_CURR_BWL_COUNT)
- #define bfin_write_DMA20_CURR_BWL_COUNT(val) bfin_write32(DMA20_CURR_BWL_COUNT, val)
- #define bfin_read_DMA20_BWM_COUNT() bfin_read32(DMA20_BWM_COUNT)
- #define bfin_write_DMA20_BWM_COUNT(val) bfin_write32(DMA20_BWM_COUNT, val)
- #define bfin_read_DMA20_CURR_BWM_COUNT() bfin_read32(DMA20_CURR_BWM_COUNT)
- #define bfin_write_DMA20_CURR_BWM_COUNT(val) bfin_write32(DMA20_CURR_BWM_COUNT, val)
- /* MDMA Stream 0 Registers (DMA Channel 21 and 22) */
- #define bfin_read_MDMA0_DEST_CRC0_NEXT_DESC_PTR() bfin_read32(MDMA0_DEST_CRC0_NEXT_DESC_PTR)
- #define bfin_write_MDMA0_DEST_CRC0_NEXT_DESC_PTR(val) bfin_write32(MDMA0_DEST_CRC0_NEXT_DESC_PTR, val)
- #define bfin_read_MDMA0_DEST_CRC0_START_ADDR() bfin_read32(MDMA0_DEST_CRC0_START_ADDR)
- #define bfin_write_MDMA0_DEST_CRC0_START_ADDR(val) bfin_write32(MDMA0_DEST_CRC0_START_ADDR, val)
- #define bfin_read_MDMA0_DEST_CRC0_CONFIG() bfin_read32(MDMA0_DEST_CRC0_CONFIG)
- #define bfin_write_MDMA0_DEST_CRC0_CONFIG(val) bfin_write32(MDMA0_DEST_CRC0_CONFIG, val)
- #define bfin_read_MDMA0_DEST_CRC0_X_COUNT() bfin_read32(MDMA0_DEST_CRC0_X_COUNT)
- #define bfin_write_MDMA0_DEST_CRC0_X_COUNT(val) bfin_write32(MDMA0_DEST_CRC0_X_COUNT, val)
- #define bfin_read_MDMA0_DEST_CRC0_X_MODIFY() bfin_read32(MDMA0_DEST_CRC0_X_MODIFY)
- #define bfin_write_MDMA0_DEST_CRC0_X_MODIFY(val) bfin_write32(MDMA0_DEST_CRC0_X_MODIFY, val)
- #define bfin_read_MDMA0_DEST_CRC0_Y_COUNT() bfin_read32(MDMA0_DEST_CRC0_Y_COUNT)
- #define bfin_write_MDMA0_DEST_CRC0_Y_COUNT(val) bfin_write32(MDMA0_DEST_CRC0_Y_COUNT, val)
- #define bfin_read_MDMA0_DEST_CRC0_Y_MODIFY() bfin_read32(MDMA0_DEST_CRC0_Y_MODIFY)
- #define bfin_write_MDMA0_DEST_CRC0_Y_MODIFY(val) bfin_write32(MDMA0_DEST_CRC0_Y_MODIFY, val)
- #define bfin_read_MDMA0_DEST_CRC0_CURR_DESC_PTR() bfin_read32(MDMA0_DEST_CRC0_CURR_DESC_PTR)
- #define bfin_write_MDMA0_DEST_CRC0_CURR_DESC_PTR(val) bfin_write32(MDMA0_DEST_CRC0_CURR_DESC_PTR, val)
- #define bfin_read_MDMA0_DEST_CRC0_PREV_DESC_PTR() bfin_read32(MDMA0_DEST_CRC0_PREV_DESC_PTR)
- #define bfin_write_MDMA0_DEST_CRC0_PREV_DESC_PTR(val) bfin_write32(MDMA0_DEST_CRC0_PREV_DESC_PTR, val)
- #define bfin_read_MDMA0_DEST_CRC0_CURR_ADDR() bfin_read32(MDMA0_DEST_CRC0_CURR_ADDR)
- #define bfin_write_MDMA0_DEST_CRC0_CURR_ADDR(val) bfin_write32(MDMA0_DEST_CRC0_CURR_ADDR, val)
- #define bfin_read_MDMA0_DEST_CRC0_IRQ_STATUS() bfin_read32(MDMA0_DEST_CRC0_IRQ_STATUS)
- #define bfin_write_MDMA0_DEST_CRC0_IRQ_STATUS(val) bfin_write32(MDMA0_DEST_CRC0_IRQ_STATUS, val)
- #define bfin_read_MDMA0_DEST_CRC0_CURR_X_COUNT() bfin_read32(MDMA0_DEST_CRC0_CURR_X_COUNT)
- #define bfin_write_MDMA0_DEST_CRC0_CURR_X_COUNT(val) bfin_write32(MDMA0_DEST_CRC0_CURR_X_COUNT, val)
- #define bfin_read_MDMA0_DEST_CRC0_CURR_Y_COUNT() bfin_read32(MDMA0_DEST_CRC0_CURR_Y_COUNT)
- #define bfin_write_MDMA0_DEST_CRC0_CURR_Y_COUNT(val) bfin_write32(MDMA0_DEST_CRC0_CURR_Y_COUNT, val)
- #define bfin_read_MDMA0_SRC_CRC0_NEXT_DESC_PTR() bfin_read32(MDMA0_SRC_CRC0_NEXT_DESC_PTR)
- #define bfin_write_MDMA0_SRC_CRC0_NEXT_DESC_PTR(val) bfin_write32(MDMA0_SRC_CRC0_NEXT_DESC_PTR, val)
- #define bfin_read_MDMA0_SRC_CRC0_START_ADDR() bfin_read32(MDMA0_SRC_CRC0_START_ADDR)
- #define bfin_write_MDMA0_SRC_CRC0_START_ADDR(val) bfin_write32(MDMA0_SRC_CRC0_START_ADDR, val)
- #define bfin_read_MDMA0_SRC_CRC0_CONFIG() bfin_read32(MDMA0_SRC_CRC0_CONFIG)
- #define bfin_write_MDMA0_SRC_CRC0_CONFIG(val) bfin_write32(MDMA0_SRC_CRC0_CONFIG, val)
- #define bfin_read_MDMA0_SRC_CRC0_X_COUNT() bfin_read32(MDMA0_SRC_CRC0_X_COUNT)
- #define bfin_write_MDMA0_SRC_CRC0_X_COUNT(val) bfin_write32(MDMA0_SRC_CRC0_X_COUNT, val)
- #define bfin_read_MDMA0_SRC_CRC0_X_MODIFY() bfin_read32(MDMA0_SRC_CRC0_X_MODIFY)
- #define bfin_write_MDMA0_SRC_CRC0_X_MODIFY(val) bfin_write32(MDMA0_SRC_CRC0_X_MODIFY, val)
- #define bfin_read_MDMA0_SRC_CRC0_Y_COUNT() bfin_read32(MDMA0_SRC_CRC0_Y_COUNT)
- #define bfin_write_MDMA0_SRC_CRC0_Y_COUNT(val) bfin_write32(MDMA0_SRC_CRC0_Y_COUNT, val)
- #define bfin_read_MDMA0_SRC_CRC0_Y_MODIFY() bfin_read32(MDMA0_SRC_CRC0_Y_MODIFY)
- #define bfin_write_MDMA0_SRC_CRC0_Y_MODIFY(val) bfin_write32(MDMA0_SRC_CRC0_Y_MODIFY, val)
- #define bfin_read_MDMA0_SRC_CRC0_CURR_DESC_PTR() bfin_read32(MDMA0_SRC_CRC0_CURR_DESC_PTR)
- #define bfin_write_MDMA0_SRC_CRC0_CURR_DESC_PTR(val) bfin_write32(MDMA0_SRC_CRC0_CURR_DESC_PTR, val)
- #define bfin_read_MDMA0_SRC_CRC0_PREV_DESC_PTR() bfin_read32(MDMA0_SRC_CRC0_PREV_DESC_PTR)
- #define bfin_write_MDMA0_SRC_CRC0_PREV_DESC_PTR(val) bfin_write32(MDMA0_SRC_CRC0_PREV_DESC_PTR, val)
- #define bfin_read_MDMA0_SRC_CRC0_CURR_ADDR() bfin_read32(MDMA0_SRC_CRC0_CURR_ADDR)
- #define bfin_write_MDMA0_SRC_CRC0_CURR_ADDR(val) bfin_write32(MDMA0_SRC_CRC0_CURR_ADDR, val)
- #define bfin_read_MDMA0_SRC_CRC0_IRQ_STATUS() bfin_read32(MDMA0_SRC_CRC0_IRQ_STATUS)
- #define bfin_write_MDMA0_SRC_CRC0_IRQ_STATUS(val) bfin_write32(MDMA0_SRC_CRC0_IRQ_STATUS, val)
- #define bfin_read_MDMA0_SRC_CRC0_CURR_X_COUNT() bfin_read32(MDMA0_SRC_CRC0_CURR_X_COUNT)
- #define bfin_write_MDMA0_SRC_CRC0_CURR_X_COUNT(val) bfin_write32(MDMA0_SRC_CRC0_CURR_X_COUNT, val)
- #define bfin_read_MDMA0_SRC_CRC0_CURR_Y_COUNT() bfin_read32(MDMA0_SRC_CRC0_CURR_Y_COUNT)
- #define bfin_write_MDMA0_SRC_CRC0_CURR_Y_COUNT(val) bfin_write32(MDMA0_SRC_CRC0_CURR_Y_COUNT, val)
- /* MDMA Stream 1 Registers (DMA Channel 23 and 24) */
- #define bfin_read_MDMA1_DEST_CRC1_NEXT_DESC_PTR() bfin_read32(MDMA1_DEST_CRC1_NEXT_DESC_PTR)
- #define bfin_write_MDMA1_DEST_CRC1_NEXT_DESC_PTR(val) bfin_write32(MDMA1_DEST_CRC1_NEXT_DESC_PTR, val)
- #define bfin_read_MDMA1_DEST_CRC1_START_ADDR() bfin_read32(MDMA1_DEST_CRC1_START_ADDR)
- #define bfin_write_MDMA1_DEST_CRC1_START_ADDR(val) bfin_write32(MDMA1_DEST_CRC1_START_ADDR, val)
- #define bfin_read_MDMA1_DEST_CRC1_CONFIG() bfin_read32(MDMA1_DEST_CRC1_CONFIG)
- #define bfin_write_MDMA1_DEST_CRC1_CONFIG(val) bfin_write32(MDMA1_DEST_CRC1_CONFIG, val)
- #define bfin_read_MDMA1_DEST_CRC1_X_COUNT() bfin_read32(MDMA1_DEST_CRC1_X_COUNT)
- #define bfin_write_MDMA1_DEST_CRC1_X_COUNT(val) bfin_write32(MDMA1_DEST_CRC1_X_COUNT, val)
- #define bfin_read_MDMA1_DEST_CRC1_X_MODIFY() bfin_read32(MDMA1_DEST_CRC1_X_MODIFY)
- #define bfin_write_MDMA1_DEST_CRC1_X_MODIFY(val) bfin_write32(MDMA1_DEST_CRC1_X_MODIFY, val)
- #define bfin_read_MDMA1_DEST_CRC1_Y_COUNT() bfin_read32(MDMA1_DEST_CRC1_Y_COUNT)
- #define bfin_write_MDMA1_DEST_CRC1_Y_COUNT(val) bfin_write32(MDMA1_DEST_CRC1_Y_COUNT, val)
- #define bfin_read_MDMA1_DEST_CRC1_Y_MODIFY() bfin_read32(MDMA1_DEST_CRC1_Y_MODIFY)
- #define bfin_write_MDMA1_DEST_CRC1_Y_MODIFY(val) bfin_write32(MDMA1_DEST_CRC1_Y_MODIFY, val)
- #define bfin_read_MDMA1_DEST_CRC1_CURR_DESC_PTR() bfin_read32(MDMA1_DEST_CRC1_CURR_DESC_PTR)
- #define bfin_write_MDMA1_DEST_CRC1_CURR_DESC_PTR(val) bfin_write32(MDMA1_DEST_CRC1_CURR_DESC_PTR, val)
- #define bfin_read_MDMA1_DEST_CRC1_PREV_DESC_PTR() bfin_read32(MDMA1_DEST_CRC1_PREV_DESC_PTR)
- #define bfin_write_MDMA1_DEST_CRC1_PREV_DESC_PTR(val) bfin_write32(MDMA1_DEST_CRC1_PREV_DESC_PTR, val)
- #define bfin_read_MDMA1_DEST_CRC1_CURR_ADDR() bfin_read32(MDMA1_DEST_CRC1_CURR_ADDR)
- #define bfin_write_MDMA1_DEST_CRC1_CURR_ADDR(val) bfin_write32(MDMA1_DEST_CRC1_CURR_ADDR, val)
- #define bfin_read_MDMA1_DEST_CRC1_IRQ_STATUS() bfin_read32(MDMA1_DEST_CRC1_IRQ_STATUS)
- #define bfin_write_MDMA1_DEST_CRC1_IRQ_STATUS(val) bfin_write32(MDMA1_DEST_CRC1_IRQ_STATUS, val)
- #define bfin_read_MDMA1_DEST_CRC1_CURR_X_COUNT() bfin_read32(MDMA1_DEST_CRC1_CURR_X_COUNT)
- #define bfin_write_MDMA1_DEST_CRC1_CURR_X_COUNT(val) bfin_write32(MDMA1_DEST_CRC1_CURR_X_COUNT, val)
- #define bfin_read_MDMA1_DEST_CRC1_CURR_Y_COUNT() bfin_read32(MDMA1_DEST_CRC1_CURR_Y_COUNT)
- #define bfin_write_MDMA1_DEST_CRC1_CURR_Y_COUNT(val) bfin_write32(MDMA1_DEST_CRC1_CURR_Y_COUNT, val)
- #define bfin_read_MDMA1_SRC_CRC1_NEXT_DESC_PTR() bfin_read32(MDMA1_SRC_CRC1_NEXT_DESC_PTR)
- #define bfin_write_MDMA1_SRC_CRC1_NEXT_DESC_PTR(val) bfin_write32(MDMA1_SRC_CRC1_NEXT_DESC_PTR, val)
- #define bfin_read_MDMA1_SRC_CRC1_START_ADDR() bfin_read32(MDMA1_SRC_CRC1_START_ADDR)
- #define bfin_write_MDMA1_SRC_CRC1_START_ADDR(val) bfin_write32(MDMA1_SRC_CRC1_START_ADDR, val)
- #define bfin_read_MDMA1_SRC_CRC1_CONFIG() bfin_read32(MDMA1_SRC_CRC1_CONFIG)
- #define bfin_write_MDMA1_SRC_CRC1_CONFIG(val) bfin_write32(MDMA1_SRC_CRC1_CONFIG, val)
- #define bfin_read_MDMA1_SRC_CRC1_X_COUNT() bfin_read32(MDMA1_SRC_CRC1_X_COUNT)
- #define bfin_write_MDMA1_SRC_CRC1_X_COUNT(val) bfin_write32(MDMA1_SRC_CRC1_X_COUNT, val)
- #define bfin_read_MDMA1_SRC_CRC1_X_MODIFY() bfin_read32(MDMA1_SRC_CRC1_X_MODIFY)
- #define bfin_write_MDMA1_SRC_CRC1_X_MODIFY(val) bfin_write32(MDMA1_SRC_CRC1_X_MODIFY, val)
- #define bfin_read_MDMA1_SRC_CRC1_Y_COUNT() bfin_read32(MDMA1_SRC_CRC1_Y_COUNT)
- #define bfin_write_MDMA1_SRC_CRC1_Y_COUNT(val) bfin_write32(MDMA1_SRC_CRC1_Y_COUNT, val)
- #define bfin_read_MDMA1_SRC_CRC1_Y_MODIFY() bfin_read32(MDMA1_SRC_CRC1_Y_MODIFY)
- #define bfin_write_MDMA1_SRC_CRC1_Y_MODIFY(val) bfin_write32(MDMA1_SRC_CRC1_Y_MODIFY, val)
- #define bfin_read_MDMA1_SRC_CRC1_CURR_DESC_PTR() bfin_read32(MDMA1_SRC_CRC1_CURR_DESC_PTR)
- #define bfin_write_MDMA1_SRC_CRC1_CURR_DESC_PTR(val) bfin_write32(MDMA1_SRC_CRC1_CURR_DESC_PTR, val)
- #define bfin_read_MDMA1_SRC_CRC1_PREV_DESC_PTR() bfin_read32(MDMA1_SRC_CRC1_PREV_DESC_PTR)
- #define bfin_write_MDMA1_SRC_CRC1_PREV_DESC_PTR(val) bfin_write32(MDMA1_SRC_CRC1_PREV_DESC_PTR, val)
- #define bfin_read_MDMA1_SRC_CRC1_CURR_ADDR() bfin_read32(MDMA1_SRC_CRC1_CURR_ADDR)
- #define bfin_write_MDMA1_SRC_CRC1_CURR_ADDR(val) bfin_write32(MDMA1_SRC_CRC1_CURR_ADDR, val)
- #define bfin_read_MDMA1_SRC_CRC1_IRQ_STATUS() bfin_read32(MDMA1_SRC_CRC1_IRQ_STATUS)
- #define bfin_write_MDMA1_SRC_CRC1_IRQ_STATUS(val) bfin_write32(MDMA1_SRC_CRC1_IRQ_STATUS, val)
- #define bfin_read_MDMA1_SRC_CRC1_CURR_X_COUNT() bfin_read32(MDMA1_SRC_CRC1_CURR_X_COUNT)
- #define bfin_write_MDMA1_SRC_CRC1_CURR_X_COUNT(val) bfin_write32(MDMA1_SRC_CRC1_CURR_X_COUNT, val)
- #define bfin_read_MDMA1_SRC_CRC1_CURR_Y_COUNT() bfin_read32(MDMA1_SRC_CRC1_CURR_Y_COUNT)
- #define bfin_write_MDMA1_SRC_CRC1_CURR_Y_COUNT(val) bfin_write32(MDMA1_SRC_CRC1_CURR_Y_COUNT, val)
- /* MDMA Stream 2 Registers (DMA Channel 25 and 26) */
- #define bfin_read_MDMA2_DEST_NEXT_DESC_PTR() bfin_read32(MDMA2_DEST_NEXT_DESC_PTR)
- #define bfin_write_MDMA2_DEST_NEXT_DESC_PTR(val) bfin_write32(MDMA2_DEST_NEXT_DESC_PTR, val)
- #define bfin_read_MDMA2_DEST_START_ADDR() bfin_read32(MDMA2_DEST_START_ADDR)
- #define bfin_write_MDMA2_DEST_START_ADDR(val) bfin_write32(MDMA2_DEST_START_ADDR, val)
- #define bfin_read_MDMA2_DEST_CONFIG() bfin_read32(MDMA2_DEST_CONFIG)
- #define bfin_write_MDMA2_DEST_CONFIG(val) bfin_write32(MDMA2_DEST_CONFIG, val)
- #define bfin_read_MDMA2_DEST_X_COUNT() bfin_read32(MDMA2_DEST_X_COUNT)
- #define bfin_write_MDMA2_DEST_X_COUNT(val) bfin_write32(MDMA2_DEST_X_COUNT, val)
- #define bfin_read_MDMA2_DEST_X_MODIFY() bfin_read32(MDMA2_DEST_X_MODIFY)
- #define bfin_write_MDMA2_DEST_X_MODIFY(val) bfin_write32(MDMA2_DEST_X_MODIFY, val)
- #define bfin_read_MDMA2_DEST_Y_COUNT() bfin_read32(MDMA2_DEST_Y_COUNT)
- #define bfin_write_MDMA2_DEST_Y_COUNT(val) bfin_write32(MDMA2_DEST_Y_COUNT, val)
- #define bfin_read_MDMA2_DEST_Y_MODIFY() bfin_read32(MDMA2_DEST_Y_MODIFY)
- #define bfin_write_MDMA2_DEST_Y_MODIFY(val) bfin_write32(MDMA2_DEST_Y_MODIFY, val)
- #define bfin_read_MDMA2_DEST_CURR_DESC_PTR() bfin_read32(MDMA2_DEST_CURR_DESC_PTR)
- #define bfin_write_MDMA2_DEST_CURR_DESC_PTR(val) bfin_write32(MDMA2_DEST_CURR_DESC_PTR, val)
- #define bfin_read_MDMA2_DEST_PREV_DESC_PTR() bfin_read32(MDMA2_DEST_PREV_DESC_PTR)
- #define bfin_write_MDMA2_DEST_PREV_DESC_PTR(val) bfin_write32(MDMA2_DEST_PREV_DESC_PTR, val)
- #define bfin_read_MDMA2_DEST_CURR_ADDR() bfin_read32(MDMA2_DEST_CURR_ADDR)
- #define bfin_write_MDMA2_DEST_CURR_ADDR(val) bfin_write32(MDMA2_DEST_CURR_ADDR, val)
- #define bfin_read_MDMA2_DEST_IRQ_STATUS() bfin_read32(MDMA2_DEST_IRQ_STATUS)
- #define bfin_write_MDMA2_DEST_IRQ_STATUS(val) bfin_write32(MDMA2_DEST_IRQ_STATUS, val)
- #define bfin_read_MDMA2_DEST_CURR_X_COUNT() bfin_read32(MDMA2_DEST_CURR_X_COUNT)
- #define bfin_write_MDMA2_DEST_CURR_X_COUNT(val) bfin_write32(MDMA2_DEST_CURR_X_COUNT, val)
- #define bfin_read_MDMA2_DEST_CURR_Y_COUNT() bfin_read32(MDMA2_DEST_CURR_Y_COUNT)
- #define bfin_write_MDMA2_DEST_CURR_Y_COUNT(val) bfin_write32(MDMA2_DEST_CURR_Y_COUNT, val)
- #define bfin_read_MDMA2_SRC_NEXT_DESC_PTR() bfin_read32(MDMA2_SRC_NEXT_DESC_PTR)
- #define bfin_write_MDMA2_SRC_NEXT_DESC_PTR(val) bfin_write32(MDMA2_SRC_NEXT_DESC_PTR, val)
- #define bfin_read_MDMA2_SRC_START_ADDR() bfin_read32(MDMA2_SRC_START_ADDR)
- #define bfin_write_MDMA2_SRC_START_ADDR(val) bfin_write32(MDMA2_SRC_START_ADDR, val)
- #define bfin_read_MDMA2_SRC_CONFIG() bfin_read32(MDMA2_SRC_CONFIG)
- #define bfin_write_MDMA2_SRC_CONFIG(val) bfin_write32(MDMA2_SRC_CONFIG, val)
- #define bfin_read_MDMA2_SRC_X_COUNT() bfin_read32(MDMA2_SRC_X_COUNT)
- #define bfin_write_MDMA2_SRC_X_COUNT(val) bfin_write32(MDMA2_SRC_X_COUNT, val)
- #define bfin_read_MDMA2_SRC_X_MODIFY() bfin_read32(MDMA2_SRC_X_MODIFY)
- #define bfin_write_MDMA2_SRC_X_MODIFY(val) bfin_write32(MDMA2_SRC_X_MODIFY, val)
- #define bfin_read_MDMA2_SRC_Y_COUNT() bfin_read32(MDMA2_SRC_Y_COUNT)
- #define bfin_write_MDMA2_SRC_Y_COUNT(val) bfin_write32(MDMA2_SRC_Y_COUNT, val)
- #define bfin_read_MDMA2_SRC_Y_MODIFY() bfin_read32(MDMA2_SRC_Y_MODIFY)
- #define bfin_write_MDMA2_SRC_Y_MODIFY(val) bfin_write32(MDMA2_SRC_Y_MODIFY, val)
- #define bfin_read_MDMA2_SRC_CURR_DESC_PTR() bfin_read32(MDMA2_SRC_CURR_DESC_PTR)
- #define bfin_write_MDMA2_SRC_CURR_DESC_PTR(val) bfin_write32(MDMA2_SRC_CURR_DESC_PTR, val)
- #define bfin_read_MDMA2_SRC_PREV_DESC_PTR() bfin_read32(MDMA2_SRC_PREV_DESC_PTR)
- #define bfin_write_MDMA2_SRC_PREV_DESC_PTR(val) bfin_write32(MDMA2_SRC_PREV_DESC_PTR, val)
- #define bfin_read_MDMA2_SRC_CURR_ADDR() bfin_read32(MDMA2_SRC_CURR_ADDR)
- #define bfin_write_MDMA2_SRC_CURR_ADDR(val) bfin_write32(MDMA2_SRC_CURR_ADDR, val)
- #define bfin_read_MDMA2_SRC_IRQ_STATUS() bfin_read32(MDMA2_SRC_IRQ_STATUS)
- #define bfin_write_MDMA2_SRC_IRQ_STATUS(val) bfin_write32(MDMA2_SRC_IRQ_STATUS, val)
- #define bfin_read_MDMA2_SRC_CURR_X_COUNT() bfin_read32(MDMA2_SRC_CURR_X_COUNT)
- #define bfin_write_MDMA2_SRC_CURR_X_COUNT(val) bfin_write32(MDMA2_SRC_CURR_X_COUNT, val)
- #define bfin_read_MDMA2_SRC_CURR_Y_COUNT() bfin_read32(MDMA2_SRC_CURR_Y_COUNT)
- #define bfin_write_MDMA2_SRC_CURR_Y_COUNT(val) bfin_write32(MDMA2_SRC_CURR_Y_COUNT, val)
- /* MDMA Stream 3 Registers (DMA Channel 27 and 28) */
- #define bfin_read_MDMA3_DEST_NEXT_DESC_PTR() bfin_read32(MDMA3_DEST_NEXT_DESC_PTR)
- #define bfin_write_MDMA3_DEST_NEXT_DESC_PTR(val) bfin_write32(MDMA3_DEST_NEXT_DESC_PTR, val)
- #define bfin_read_MDMA3_DEST_START_ADDR() bfin_read32(MDMA3_DEST_START_ADDR)
- #define bfin_write_MDMA3_DEST_START_ADDR(val) bfin_write32(MDMA3_DEST_START_ADDR, val)
- #define bfin_read_MDMA3_DEST_CONFIG() bfin_read32(MDMA3_DEST_CONFIG)
- #define bfin_write_MDMA3_DEST_CONFIG(val) bfin_write32(MDMA3_DEST_CONFIG, val)
- #define bfin_read_MDMA3_DEST_X_COUNT() bfin_read32(MDMA3_DEST_X_COUNT)
- #define bfin_write_MDMA3_DEST_X_COUNT(val) bfin_write32(MDMA3_DEST_X_COUNT, val)
- #define bfin_read_MDMA3_DEST_X_MODIFY() bfin_read32(MDMA3_DEST_X_MODIFY)
- #define bfin_write_MDMA3_DEST_X_MODIFY(val) bfin_write32(MDMA3_DEST_X_MODIFY, val)
- #define bfin_read_MDMA3_DEST_Y_COUNT() bfin_read32(MDMA3_DEST_Y_COUNT)
- #define bfin_write_MDMA3_DEST_Y_COUNT(val) bfin_write32(MDMA3_DEST_Y_COUNT, val)
- #define bfin_read_MDMA3_DEST_Y_MODIFY() bfin_read32(MDMA3_DEST_Y_MODIFY)
- #define bfin_write_MDMA3_DEST_Y_MODIFY(val) bfin_write32(MDMA3_DEST_Y_MODIFY, val)
- #define bfin_read_MDMA3_DEST_CURR_DESC_PTR() bfin_read32(MDMA3_DEST_CURR_DESC_PTR)
- #define bfin_write_MDMA3_DEST_CURR_DESC_PTR(val) bfin_write32(MDMA3_DEST_CURR_DESC_PTR, val)
- #define bfin_read_MDMA3_DEST_PREV_DESC_PTR() bfin_read32(MDMA3_DEST_PREV_DESC_PTR)
- #define bfin_write_MDMA3_DEST_PREV_DESC_PTR(val) bfin_write32(MDMA3_DEST_PREV_DESC_PTR, val)
- #define bfin_read_MDMA3_DEST_CURR_ADDR() bfin_read32(MDMA3_DEST_CURR_ADDR)
- #define bfin_write_MDMA3_DEST_CURR_ADDR(val) bfin_write32(MDMA3_DEST_CURR_ADDR, val)
- #define bfin_read_MDMA3_DEST_IRQ_STATUS() bfin_read32(MDMA3_DEST_IRQ_STATUS)
- #define bfin_write_MDMA3_DEST_IRQ_STATUS(val) bfin_write32(MDMA3_DEST_IRQ_STATUS, val)
- #define bfin_read_MDMA3_DEST_CURR_X_COUNT() bfin_read32(MDMA3_DEST_CURR_X_COUNT)
- #define bfin_write_MDMA3_DEST_CURR_X_COUNT(val) bfin_write32(MDMA3_DEST_CURR_X_COUNT, val)
- #define bfin_read_MDMA3_DEST_CURR_Y_COUNT() bfin_read32(MDMA3_DEST_CURR_Y_COUNT)
- #define bfin_write_MDMA3_DEST_CURR_Y_COUNT(val) bfin_write32(MDMA3_DEST_CURR_Y_COUNT, val)
- #define bfin_read_MDMA3_SRC_NEXT_DESC_PTR() bfin_read32(MDMA3_SRC_NEXT_DESC_PTR)
- #define bfin_write_MDMA3_SRC_NEXT_DESC_PTR(val) bfin_write32(MDMA3_SRC_NEXT_DESC_PTR, val)
- #define bfin_read_MDMA3_SRC_START_ADDR() bfin_read32(MDMA3_SRC_START_ADDR)
- #define bfin_write_MDMA3_SRC_START_ADDR(val) bfin_write32(MDMA3_SRC_START_ADDR, val)
- #define bfin_read_MDMA3_SRC_CONFIG() bfin_read32(MDMA3_SRC_CONFIG)
- #define bfin_write_MDMA3_SRC_CONFIG(val) bfin_write32(MDMA3_SRC_CONFIG, val)
- #define bfin_read_MDMA3_SRC_X_COUNT() bfin_read32(MDMA3_SRC_X_COUNT)
- #define bfin_write_MDMA3_SRC_X_COUNT(val) bfin_write32(MDMA3_SRC_X_COUNT, val)
- #define bfin_read_MDMA3_SRC_X_MODIFY() bfin_read32(MDMA3_SRC_X_MODIFY)
- #define bfin_write_MDMA3_SRC_X_MODIFY(val) bfin_write32(MDMA3_SRC_X_MODIFY, val)
- #define bfin_read_MDMA3_SRC_Y_COUNT() bfin_read32(MDMA3_SRC_Y_COUNT)
- #define bfin_write_MDMA3_SRC_Y_COUNT(val) bfin_write32(MDMA3_SRC_Y_COUNT, val)
- #define bfin_read_MDMA3_SRC_Y_MODIFY() bfin_read32(MDMA3_SRC_Y_MODIFY)
- #define bfin_write_MDMA3_SRC_Y_MODIFY(val) bfin_write32(MDMA3_SRC_Y_MODIFY, val)
- #define bfin_read_MDMA3_SRC_CURR_DESC_PTR() bfin_read32(MDMA3_SRC_CURR_DESC_PTR)
- #define bfin_write_MDMA3_SRC_CURR_DESC_PTR(val) bfin_write32(MDMA3_SRC_CURR_DESC_PTR, val)
- #define bfin_read_MDMA3_SRC_PREV_DESC_PTR() bfin_read32(MDMA3_SRC_PREV_DESC_PTR)
- #define bfin_write_MDMA3_SRC_PREV_DESC_PTR(val) bfin_write32(MDMA3_SRC_PREV_DESC_PTR, val)
- #define bfin_read_MDMA3_SRC_CURR_ADDR() bfin_read32(MDMA3_SRC_CURR_ADDR)
- #define bfin_write_MDMA3_SRC_CURR_ADDR(val) bfin_write32(MDMA3_SRC_CURR_ADDR, val)
- #define bfin_read_MDMA3_SRC_IRQ_STATUS() bfin_read32(MDMA3_SRC_IRQ_STATUS)
- #define bfin_write_MDMA3_SRC_IRQ_STATUS(val) bfin_write32(MDMA3_SRC_IRQ_STATUS, val)
- #define bfin_read_MDMA3_SRC_CURR_X_COUNT() bfin_read32(MDMA3_SRC_CURR_X_COUNT)
- #define bfin_write_MDMA3_SRC_CURR_X_COUNT(val) bfin_write32(MDMA3_SRC_CURR_X_COUNT, val)
- #define bfin_read_MDMA3_SRC_CURR_Y_COUNT() bfin_read32(MDMA3_SRC_CURR_Y_COUNT)
- #define bfin_write_MDMA3_SRC_CURR_Y_COUNT(val) bfin_write32(MDMA3_SRC_CURR_Y_COUNT, val)
- /* DMA Channel 29 Registers */
- #define bfin_read_DMA29_NEXT_DESC_PTR() bfin_read32(DMA29_NEXT_DESC_PTR)
- #define bfin_write_DMA29_NEXT_DESC_PTR(val) bfin_write32(DMA29_NEXT_DESC_PTR, val)
- #define bfin_read_DMA29_START_ADDR() bfin_read32(DMA29_START_ADDR)
- #define bfin_write_DMA29_START_ADDR(val) bfin_write32(DMA29_START_ADDR, val)
- #define bfin_read_DMA29_CONFIG() bfin_read32(DMA29_CONFIG)
- #define bfin_write_DMA29_CONFIG(val) bfin_write32(DMA29_CONFIG, val)
- #define bfin_read_DMA29_X_COUNT() bfin_read32(DMA29_X_COUNT)
- #define bfin_write_DMA29_X_COUNT(val) bfin_write32(DMA29_X_COUNT, val)
- #define bfin_read_DMA29_X_MODIFY() bfin_read32(DMA29_X_MODIFY)
- #define bfin_write_DMA29_X_MODIFY(val) bfin_write32(DMA29_X_MODIFY, val)
- #define bfin_read_DMA29_Y_COUNT() bfin_read32(DMA29_Y_COUNT)
- #define bfin_write_DMA29_Y_COUNT(val) bfin_write32(DMA29_Y_COUNT, val)
- #define bfin_read_DMA29_Y_MODIFY() bfin_read32(DMA29_Y_MODIFY)
- #define bfin_write_DMA29_Y_MODIFY(val) bfin_write32(DMA29_Y_MODIFY, val)
- #define bfin_read_DMA29_CURR_DESC_PTR() bfin_read32(DMA29_CURR_DESC_PTR)
- #define bfin_write_DMA29_CURR_DESC_PTR(val) bfin_write32(DMA29_CURR_DESC_PTR, val)
- #define bfin_read_DMA29_PREV_DESC_PTR() bfin_read32(DMA29_PREV_DESC_PTR)
- #define bfin_write_DMA29_PREV_DESC_PTR(val) bfin_write32(DMA29_PREV_DESC_PTR, val)
- #define bfin_read_DMA29_CURR_ADDR() bfin_read32(DMA29_CURR_ADDR)
- #define bfin_write_DMA29_CURR_ADDR(val) bfin_write32(DMA29_CURR_ADDR, val)
- #define bfin_read_DMA29_IRQ_STATUS() bfin_read32(DMA29_IRQ_STATUS)
- #define bfin_write_DMA29_IRQ_STATUS(val) bfin_write32(DMA29_IRQ_STATUS, val)
- #define bfin_read_DMA29_CURR_X_COUNT() bfin_read32(DMA29_CURR_X_COUNT)
- #define bfin_write_DMA29_CURR_X_COUNT(val) bfin_write32(DMA29_CURR_X_COUNT, val)
- #define bfin_read_DMA29_CURR_Y_COUNT() bfin_read32(DMA29_CURR_Y_COUNT)
- #define bfin_write_DMA29_CURR_Y_COUNT(val) bfin_write32(DMA29_CURR_Y_COUNT, val)
- #define bfin_read_DMA29_BWL_COUNT() bfin_read32(DMA29_BWL_COUNT)
- #define bfin_write_DMA29_BWL_COUNT(val) bfin_write32(DMA29_BWL_COUNT, val)
- #define bfin_read_DMA29_CURR_BWL_COUNT() bfin_read32(DMA29_CURR_BWL_COUNT)
- #define bfin_write_DMA29_CURR_BWL_COUNT(val) bfin_write32(DMA29_CURR_BWL_COUNT, val)
- #define bfin_read_DMA29_BWM_COUNT() bfin_read32(DMA29_BWM_COUNT)
- #define bfin_write_DMA29_BWM_COUNT(val) bfin_write32(DMA29_BWM_COUNT, val)
- #define bfin_read_DMA29_CURR_BWM_COUNT() bfin_read32(DMA29_CURR_BWM_COUNT)
- #define bfin_write_DMA29_CURR_BWM_COUNT(val) bfin_write32(DMA29_CURR_BWM_COUNT, val)
- /* DMA Channel 30 Registers */
- #define bfin_read_DMA30_NEXT_DESC_PTR() bfin_read32(DMA30_NEXT_DESC_PTR)
- #define bfin_write_DMA30_NEXT_DESC_PTR(val) bfin_write32(DMA30_NEXT_DESC_PTR, val)
- #define bfin_read_DMA30_START_ADDR() bfin_read32(DMA30_START_ADDR)
- #define bfin_write_DMA30_START_ADDR(val) bfin_write32(DMA30_START_ADDR, val)
- #define bfin_read_DMA30_CONFIG() bfin_read32(DMA30_CONFIG)
- #define bfin_write_DMA30_CONFIG(val) bfin_write32(DMA30_CONFIG, val)
- #define bfin_read_DMA30_X_COUNT() bfin_read32(DMA30_X_COUNT)
- #define bfin_write_DMA30_X_COUNT(val) bfin_write32(DMA30_X_COUNT, val)
- #define bfin_read_DMA30_X_MODIFY() bfin_read32(DMA30_X_MODIFY)
- #define bfin_write_DMA30_X_MODIFY(val) bfin_write32(DMA30_X_MODIFY, val)
- #define bfin_read_DMA30_Y_COUNT() bfin_read32(DMA30_Y_COUNT)
- #define bfin_write_DMA30_Y_COUNT(val) bfin_write32(DMA30_Y_COUNT, val)
- #define bfin_read_DMA30_Y_MODIFY() bfin_read32(DMA30_Y_MODIFY)
- #define bfin_write_DMA30_Y_MODIFY(val) bfin_write32(DMA30_Y_MODIFY, val)
- #define bfin_read_DMA30_CURR_DESC_PTR() bfin_read32(DMA30_CURR_DESC_PTR)
- #define bfin_write_DMA30_CURR_DESC_PTR(val) bfin_write32(DMA30_CURR_DESC_PTR, val)
- #define bfin_read_DMA30_PREV_DESC_PTR() bfin_read32(DMA30_PREV_DESC_PTR)
- #define bfin_write_DMA30_PREV_DESC_PTR(val) bfin_write32(DMA30_PREV_DESC_PTR, val)
- #define bfin_read_DMA30_CURR_ADDR() bfin_read32(DMA30_CURR_ADDR)
- #define bfin_write_DMA30_CURR_ADDR(val) bfin_write32(DMA30_CURR_ADDR, val)
- #define bfin_read_DMA30_IRQ_STATUS() bfin_read32(DMA30_IRQ_STATUS)
- #define bfin_write_DMA30_IRQ_STATUS(val) bfin_write32(DMA30_IRQ_STATUS, val)
- #define bfin_read_DMA30_CURR_X_COUNT() bfin_read32(DMA30_CURR_X_COUNT)
- #define bfin_write_DMA30_CURR_X_COUNT(val) bfin_write32(DMA30_CURR_X_COUNT, val)
- #define bfin_read_DMA30_CURR_Y_COUNT() bfin_read32(DMA30_CURR_Y_COUNT)
- #define bfin_write_DMA30_CURR_Y_COUNT(val) bfin_write32(DMA30_CURR_Y_COUNT, val)
- #define bfin_read_DMA30_BWL_COUNT() bfin_read32(DMA30_BWL_COUNT)
- #define bfin_write_DMA30_BWL_COUNT(val) bfin_write32(DMA30_BWL_COUNT, val)
- #define bfin_read_DMA30_CURR_BWL_COUNT() bfin_read32(DMA30_CURR_BWL_COUNT)
- #define bfin_write_DMA30_CURR_BWL_COUNT(val) bfin_write32(DMA30_CURR_BWL_COUNT, val)
- #define bfin_read_DMA30_BWM_COUNT() bfin_read32(DMA30_BWM_COUNT)
- #define bfin_write_DMA30_BWM_COUNT(val) bfin_write32(DMA30_BWM_COUNT, val)
- #define bfin_read_DMA30_CURR_BWM_COUNT() bfin_read32(DMA30_CURR_BWM_COUNT)
- #define bfin_write_DMA30_CURR_BWM_COUNT(val) bfin_write32(DMA30_CURR_BWM_COUNT, val)
- /* DMA Channel 31 Registers */
- #define bfin_read_DMA31_NEXT_DESC_PTR() bfin_read32(DMA31_NEXT_DESC_PTR)
- #define bfin_write_DMA31_NEXT_DESC_PTR(val) bfin_write32(DMA31_NEXT_DESC_PTR, val)
- #define bfin_read_DMA31_START_ADDR() bfin_read32(DMA31_START_ADDR)
- #define bfin_write_DMA31_START_ADDR(val) bfin_write32(DMA31_START_ADDR, val)
- #define bfin_read_DMA31_CONFIG() bfin_read32(DMA31_CONFIG)
- #define bfin_write_DMA31_CONFIG(val) bfin_write32(DMA31_CONFIG, val)
- #define bfin_read_DMA31_X_COUNT() bfin_read32(DMA31_X_COUNT)
- #define bfin_write_DMA31_X_COUNT(val) bfin_write32(DMA31_X_COUNT, val)
- #define bfin_read_DMA31_X_MODIFY() bfin_read32(DMA31_X_MODIFY)
- #define bfin_write_DMA31_X_MODIFY(val) bfin_write32(DMA31_X_MODIFY, val)
- #define bfin_read_DMA31_Y_COUNT() bfin_read32(DMA31_Y_COUNT)
- #define bfin_write_DMA31_Y_COUNT(val) bfin_write32(DMA31_Y_COUNT, val)
- #define bfin_read_DMA31_Y_MODIFY() bfin_read32(DMA31_Y_MODIFY)
- #define bfin_write_DMA31_Y_MODIFY(val) bfin_write32(DMA31_Y_MODIFY, val)
- #define bfin_read_DMA31_CURR_DESC_PTR() bfin_read32(DMA31_CURR_DESC_PTR)
- #define bfin_write_DMA31_CURR_DESC_PTR(val) bfin_write32(DMA31_CURR_DESC_PTR, val)
- #define bfin_read_DMA31_PREV_DESC_PTR() bfin_read32(DMA31_PREV_DESC_PTR)
- #define bfin_write_DMA31_PREV_DESC_PTR(val) bfin_write32(DMA31_PREV_DESC_PTR, val)
- #define bfin_read_DMA31_CURR_ADDR() bfin_read32(DMA31_CURR_ADDR)
- #define bfin_write_DMA31_CURR_ADDR(val) bfin_write32(DMA31_CURR_ADDR, val)
- #define bfin_read_DMA31_IRQ_STATUS() bfin_read32(DMA31_IRQ_STATUS)
- #define bfin_write_DMA31_IRQ_STATUS(val) bfin_write32(DMA31_IRQ_STATUS, val)
- #define bfin_read_DMA31_CURR_X_COUNT() bfin_read32(DMA31_CURR_X_COUNT)
- #define bfin_write_DMA31_CURR_X_COUNT(val) bfin_write32(DMA31_CURR_X_COUNT, val)
- #define bfin_read_DMA31_CURR_Y_COUNT() bfin_read32(DMA31_CURR_Y_COUNT)
- #define bfin_write_DMA31_CURR_Y_COUNT(val) bfin_write32(DMA31_CURR_Y_COUNT, val)
- #define bfin_read_DMA31_BWL_COUNT() bfin_read32(DMA31_BWL_COUNT)
- #define bfin_write_DMA31_BWL_COUNT(val) bfin_write32(DMA31_BWL_COUNT, val)
- #define bfin_read_DMA31_CURR_BWL_COUNT() bfin_read32(DMA31_CURR_BWL_COUNT)
- #define bfin_write_DMA31_CURR_BWL_COUNT(val) bfin_write32(DMA31_CURR_BWL_COUNT, val)
- #define bfin_read_DMA31_BWM_COUNT() bfin_read32(DMA31_BWM_COUNT)
- #define bfin_write_DMA31_BWM_COUNT(val) bfin_write32(DMA31_BWM_COUNT, val)
- #define bfin_read_DMA31_CURR_BWM_COUNT() bfin_read32(DMA31_CURR_BWM_COUNT)
- #define bfin_write_DMA31_CURR_BWM_COUNT(val) bfin_write32(DMA31_CURR_BWM_COUNT, val)
- /* DMA Channel 32 Registers */
- #define bfin_read_DMA32_NEXT_DESC_PTR() bfin_read32(DMA32_NEXT_DESC_PTR)
- #define bfin_write_DMA32_NEXT_DESC_PTR(val) bfin_write32(DMA32_NEXT_DESC_PTR, val)
- #define bfin_read_DMA32_START_ADDR() bfin_read32(DMA32_START_ADDR)
- #define bfin_write_DMA32_START_ADDR(val) bfin_write32(DMA32_START_ADDR, val)
- #define bfin_read_DMA32_CONFIG() bfin_read32(DMA32_CONFIG)
- #define bfin_write_DMA32_CONFIG(val) bfin_write32(DMA32_CONFIG, val)
- #define bfin_read_DMA32_X_COUNT() bfin_read32(DMA32_X_COUNT)
- #define bfin_write_DMA32_X_COUNT(val) bfin_write32(DMA32_X_COUNT, val)
- #define bfin_read_DMA32_X_MODIFY() bfin_read32(DMA32_X_MODIFY)
- #define bfin_write_DMA32_X_MODIFY(val) bfin_write32(DMA32_X_MODIFY, val)
- #define bfin_read_DMA32_Y_COUNT() bfin_read32(DMA32_Y_COUNT)
- #define bfin_write_DMA32_Y_COUNT(val) bfin_write32(DMA32_Y_COUNT, val)
- #define bfin_read_DMA32_Y_MODIFY() bfin_read32(DMA32_Y_MODIFY)
- #define bfin_write_DMA32_Y_MODIFY(val) bfin_write32(DMA32_Y_MODIFY, val)
- #define bfin_read_DMA32_CURR_DESC_PTR() bfin_read32(DMA32_CURR_DESC_PTR)
- #define bfin_write_DMA32_CURR_DESC_PTR(val) bfin_write32(DMA32_CURR_DESC_PTR, val)
- #define bfin_read_DMA32_PREV_DESC_PTR() bfin_read32(DMA32_PREV_DESC_PTR)
- #define bfin_write_DMA32_PREV_DESC_PTR(val) bfin_write32(DMA32_PREV_DESC_PTR, val)
- #define bfin_read_DMA32_CURR_ADDR() bfin_read32(DMA32_CURR_ADDR)
- #define bfin_write_DMA32_CURR_ADDR(val) bfin_write32(DMA32_CURR_ADDR, val)
- #define bfin_read_DMA32_IRQ_STATUS() bfin_read32(DMA32_IRQ_STATUS)
- #define bfin_write_DMA32_IRQ_STATUS(val) bfin_write32(DMA32_IRQ_STATUS, val)
- #define bfin_read_DMA32_CURR_X_COUNT() bfin_read32(DMA32_CURR_X_COUNT)
- #define bfin_write_DMA32_CURR_X_COUNT(val) bfin_write32(DMA32_CURR_X_COUNT, val)
- #define bfin_read_DMA32_CURR_Y_COUNT() bfin_read32(DMA32_CURR_Y_COUNT)
- #define bfin_write_DMA32_CURR_Y_COUNT(val) bfin_write32(DMA32_CURR_Y_COUNT, val)
- #define bfin_read_DMA32_BWL_COUNT() bfin_read32(DMA32_BWL_COUNT)
- #define bfin_write_DMA32_BWL_COUNT(val) bfin_write32(DMA32_BWL_COUNT, val)
- #define bfin_read_DMA32_CURR_BWL_COUNT() bfin_read32(DMA32_CURR_BWL_COUNT)
- #define bfin_write_DMA32_CURR_BWL_COUNT(val) bfin_write32(DMA32_CURR_BWL_COUNT, val)
- #define bfin_read_DMA32_BWM_COUNT() bfin_read32(DMA32_BWM_COUNT)
- #define bfin_write_DMA32_BWM_COUNT(val) bfin_write32(DMA32_BWM_COUNT, val)
- #define bfin_read_DMA32_CURR_BWM_COUNT() bfin_read32(DMA32_CURR_BWM_COUNT)
- #define bfin_write_DMA32_CURR_BWM_COUNT(val) bfin_write32(DMA32_CURR_BWM_COUNT, val)
- /* DMA Channel 33 Registers */
- #define bfin_read_DMA33_NEXT_DESC_PTR() bfin_read32(DMA33_NEXT_DESC_PTR)
- #define bfin_write_DMA33_NEXT_DESC_PTR(val) bfin_write32(DMA33_NEXT_DESC_PTR, val)
- #define bfin_read_DMA33_START_ADDR() bfin_read32(DMA33_START_ADDR)
- #define bfin_write_DMA33_START_ADDR(val) bfin_write32(DMA33_START_ADDR, val)
- #define bfin_read_DMA33_CONFIG() bfin_read32(DMA33_CONFIG)
- #define bfin_write_DMA33_CONFIG(val) bfin_write32(DMA33_CONFIG, val)
- #define bfin_read_DMA33_X_COUNT() bfin_read32(DMA33_X_COUNT)
- #define bfin_write_DMA33_X_COUNT(val) bfin_write32(DMA33_X_COUNT, val)
- #define bfin_read_DMA33_X_MODIFY() bfin_read32(DMA33_X_MODIFY)
- #define bfin_write_DMA33_X_MODIFY(val) bfin_write32(DMA33_X_MODIFY, val)
- #define bfin_read_DMA33_Y_COUNT() bfin_read32(DMA33_Y_COUNT)
- #define bfin_write_DMA33_Y_COUNT(val) bfin_write32(DMA33_Y_COUNT, val)
- #define bfin_read_DMA33_Y_MODIFY() bfin_read32(DMA33_Y_MODIFY)
- #define bfin_write_DMA33_Y_MODIFY(val) bfin_write32(DMA33_Y_MODIFY, val)
- #define bfin_read_DMA33_CURR_DESC_PTR() bfin_read32(DMA33_CURR_DESC_PTR)
- #define bfin_write_DMA33_CURR_DESC_PTR(val) bfin_write32(DMA33_CURR_DESC_PTR, val)
- #define bfin_read_DMA33_PREV_DESC_PTR() bfin_read32(DMA33_PREV_DESC_PTR)
- #define bfin_write_DMA33_PREV_DESC_PTR(val) bfin_write32(DMA33_PREV_DESC_PTR, val)
- #define bfin_read_DMA33_CURR_ADDR() bfin_read32(DMA33_CURR_ADDR)
- #define bfin_write_DMA33_CURR_ADDR(val) bfin_write32(DMA33_CURR_ADDR, val)
- #define bfin_read_DMA33_IRQ_STATUS() bfin_read32(DMA33_IRQ_STATUS)
- #define bfin_write_DMA33_IRQ_STATUS(val) bfin_write32(DMA33_IRQ_STATUS, val)
- #define bfin_read_DMA33_CURR_X_COUNT() bfin_read32(DMA33_CURR_X_COUNT)
- #define bfin_write_DMA33_CURR_X_COUNT(val) bfin_write32(DMA33_CURR_X_COUNT, val)
- #define bfin_read_DMA33_CURR_Y_COUNT() bfin_read32(DMA33_CURR_Y_COUNT)
- #define bfin_write_DMA33_CURR_Y_COUNT(val) bfin_write32(DMA33_CURR_Y_COUNT, val)
- #define bfin_read_DMA33_BWL_COUNT() bfin_read32(DMA33_BWL_COUNT)
- #define bfin_write_DMA33_BWL_COUNT(val) bfin_write32(DMA33_BWL_COUNT, val)
- #define bfin_read_DMA33_CURR_BWL_COUNT() bfin_read32(DMA33_CURR_BWL_COUNT)
- #define bfin_write_DMA33_CURR_BWL_COUNT(val) bfin_write32(DMA33_CURR_BWL_COUNT, val)
- #define bfin_read_DMA33_BWM_COUNT() bfin_read32(DMA33_BWM_COUNT)
- #define bfin_write_DMA33_BWM_COUNT(val) bfin_write32(DMA33_BWM_COUNT, val)
- #define bfin_read_DMA33_CURR_BWM_COUNT() bfin_read32(DMA33_CURR_BWM_COUNT)
- #define bfin_write_DMA33_CURR_BWM_COUNT(val) bfin_write32(DMA33_CURR_BWM_COUNT, val)
- /* DMA Channel 34 Registers */
- #define bfin_read_DMA34_NEXT_DESC_PTR() bfin_read32(DMA34_NEXT_DESC_PTR)
- #define bfin_write_DMA34_NEXT_DESC_PTR(val) bfin_write32(DMA34_NEXT_DESC_PTR, val)
- #define bfin_read_DMA34_START_ADDR() bfin_read32(DMA34_START_ADDR)
- #define bfin_write_DMA34_START_ADDR(val) bfin_write32(DMA34_START_ADDR, val)
- #define bfin_read_DMA34_CONFIG() bfin_read32(DMA34_CONFIG)
- #define bfin_write_DMA34_CONFIG(val) bfin_write32(DMA34_CONFIG, val)
- #define bfin_read_DMA34_X_COUNT() bfin_read32(DMA34_X_COUNT)
- #define bfin_write_DMA34_X_COUNT(val) bfin_write32(DMA34_X_COUNT, val)
- #define bfin_read_DMA34_X_MODIFY() bfin_read32(DMA34_X_MODIFY)
- #define bfin_write_DMA34_X_MODIFY(val) bfin_write32(DMA34_X_MODIFY, val)
- #define bfin_read_DMA34_Y_COUNT() bfin_read32(DMA34_Y_COUNT)
- #define bfin_write_DMA34_Y_COUNT(val) bfin_write32(DMA34_Y_COUNT, val)
- #define bfin_read_DMA34_Y_MODIFY() bfin_read32(DMA34_Y_MODIFY)
- #define bfin_write_DMA34_Y_MODIFY(val) bfin_write32(DMA34_Y_MODIFY, val)
- #define bfin_read_DMA34_CURR_DESC_PTR() bfin_read32(DMA34_CURR_DESC_PTR)
- #define bfin_write_DMA34_CURR_DESC_PTR(val) bfin_write32(DMA34_CURR_DESC_PTR, val)
- #define bfin_read_DMA34_PREV_DESC_PTR() bfin_read32(DMA34_PREV_DESC_PTR)
- #define bfin_write_DMA34_PREV_DESC_PTR(val) bfin_write32(DMA34_PREV_DESC_PTR, val)
- #define bfin_read_DMA34_CURR_ADDR() bfin_read32(DMA34_CURR_ADDR)
- #define bfin_write_DMA34_CURR_ADDR(val) bfin_write32(DMA34_CURR_ADDR, val)
- #define bfin_read_DMA34_IRQ_STATUS() bfin_read32(DMA34_IRQ_STATUS)
- #define bfin_write_DMA34_IRQ_STATUS(val) bfin_write32(DMA34_IRQ_STATUS, val)
- #define bfin_read_DMA34_CURR_X_COUNT() bfin_read32(DMA34_CURR_X_COUNT)
- #define bfin_write_DMA34_CURR_X_COUNT(val) bfin_write32(DMA34_CURR_X_COUNT, val)
- #define bfin_read_DMA34_CURR_Y_COUNT() bfin_read32(DMA34_CURR_Y_COUNT)
- #define bfin_write_DMA34_CURR_Y_COUNT(val) bfin_write32(DMA34_CURR_Y_COUNT, val)
- #define bfin_read_DMA34_BWL_COUNT() bfin_read32(DMA34_BWL_COUNT)
- #define bfin_write_DMA34_BWL_COUNT(val) bfin_write32(DMA34_BWL_COUNT, val)
- #define bfin_read_DMA34_CURR_BWL_COUNT() bfin_read32(DMA34_CURR_BWL_COUNT)
- #define bfin_write_DMA34_CURR_BWL_COUNT(val) bfin_write32(DMA34_CURR_BWL_COUNT, val)
- #define bfin_read_DMA34_BWM_COUNT() bfin_read32(DMA34_BWM_COUNT)
- #define bfin_write_DMA34_BWM_COUNT(val) bfin_write32(DMA34_BWM_COUNT, val)
- #define bfin_read_DMA34_CURR_BWM_COUNT() bfin_read32(DMA34_CURR_BWM_COUNT)
- #define bfin_write_DMA34_CURR_BWM_COUNT(val) bfin_write32(DMA34_CURR_BWM_COUNT, val)
- /* DMA Channel 35 Registers */
- #define bfin_read_DMA35_NEXT_DESC_PTR() bfin_read32(DMA35_NEXT_DESC_PTR)
- #define bfin_write_DMA35_NEXT_DESC_PTR(val) bfin_write32(DMA35_NEXT_DESC_PTR, val)
- #define bfin_read_DMA35_START_ADDR() bfin_read32(DMA35_START_ADDR)
- #define bfin_write_DMA35_START_ADDR(val) bfin_write32(DMA35_START_ADDR, val)
- #define bfin_read_DMA35_CONFIG() bfin_read32(DMA35_CONFIG)
- #define bfin_write_DMA35_CONFIG(val) bfin_write32(DMA35_CONFIG, val)
- #define bfin_read_DMA35_X_COUNT() bfin_read32(DMA35_X_COUNT)
- #define bfin_write_DMA35_X_COUNT(val) bfin_write32(DMA35_X_COUNT, val)
- #define bfin_read_DMA35_X_MODIFY() bfin_read32(DMA35_X_MODIFY)
- #define bfin_write_DMA35_X_MODIFY(val) bfin_write32(DMA35_X_MODIFY, val)
- #define bfin_read_DMA35_Y_COUNT() bfin_read32(DMA35_Y_COUNT)
- #define bfin_write_DMA35_Y_COUNT(val) bfin_write32(DMA35_Y_COUNT, val)
- #define bfin_read_DMA35_Y_MODIFY() bfin_read32(DMA35_Y_MODIFY)
- #define bfin_write_DMA35_Y_MODIFY(val) bfin_write32(DMA35_Y_MODIFY, val)
- #define bfin_read_DMA35_CURR_DESC_PTR() bfin_read32(DMA35_CURR_DESC_PTR)
- #define bfin_write_DMA35_CURR_DESC_PTR(val) bfin_write32(DMA35_CURR_DESC_PTR, val)
- #define bfin_read_DMA35_PREV_DESC_PTR() bfin_read32(DMA35_PREV_DESC_PTR)
- #define bfin_write_DMA35_PREV_DESC_PTR(val) bfin_write32(DMA35_PREV_DESC_PTR, val)
- #define bfin_read_DMA35_CURR_ADDR() bfin_read32(DMA35_CURR_ADDR)
- #define bfin_write_DMA35_CURR_ADDR(val) bfin_write32(DMA35_CURR_ADDR, val)
- #define bfin_read_DMA35_IRQ_STATUS() bfin_read32(DMA35_IRQ_STATUS)
- #define bfin_write_DMA35_IRQ_STATUS(val) bfin_write32(DMA35_IRQ_STATUS, val)
- #define bfin_read_DMA35_CURR_X_COUNT() bfin_read32(DMA35_CURR_X_COUNT)
- #define bfin_write_DMA35_CURR_X_COUNT(val) bfin_write32(DMA35_CURR_X_COUNT, val)
- #define bfin_read_DMA35_CURR_Y_COUNT() bfin_read32(DMA35_CURR_Y_COUNT)
- #define bfin_write_DMA35_CURR_Y_COUNT(val) bfin_write32(DMA35_CURR_Y_COUNT, val)
- #define bfin_read_DMA35_BWL_COUNT() bfin_read32(DMA35_BWL_COUNT)
- #define bfin_write_DMA35_BWL_COUNT(val) bfin_write32(DMA35_BWL_COUNT, val)
- #define bfin_read_DMA35_CURR_BWL_COUNT() bfin_read32(DMA35_CURR_BWL_COUNT)
- #define bfin_write_DMA35_CURR_BWL_COUNT(val) bfin_write32(DMA35_CURR_BWL_COUNT, val)
- #define bfin_read_DMA35_BWM_COUNT() bfin_read32(DMA35_BWM_COUNT)
- #define bfin_write_DMA35_BWM_COUNT(val) bfin_write32(DMA35_BWM_COUNT, val)
- #define bfin_read_DMA35_CURR_BWM_COUNT() bfin_read32(DMA35_CURR_BWM_COUNT)
- #define bfin_write_DMA35_CURR_BWM_COUNT(val) bfin_write32(DMA35_CURR_BWM_COUNT, val)
- /* DMA Channel 36 Registers */
- #define bfin_read_DMA36_NEXT_DESC_PTR() bfin_read32(DMA36_NEXT_DESC_PTR)
- #define bfin_write_DMA36_NEXT_DESC_PTR(val) bfin_write32(DMA36_NEXT_DESC_PTR, val)
- #define bfin_read_DMA36_START_ADDR() bfin_read32(DMA36_START_ADDR)
- #define bfin_write_DMA36_START_ADDR(val) bfin_write32(DMA36_START_ADDR, val)
- #define bfin_read_DMA36_CONFIG() bfin_read32(DMA36_CONFIG)
- #define bfin_write_DMA36_CONFIG(val) bfin_write32(DMA36_CONFIG, val)
- #define bfin_read_DMA36_X_COUNT() bfin_read32(DMA36_X_COUNT)
- #define bfin_write_DMA36_X_COUNT(val) bfin_write32(DMA36_X_COUNT, val)
- #define bfin_read_DMA36_X_MODIFY() bfin_read32(DMA36_X_MODIFY)
- #define bfin_write_DMA36_X_MODIFY(val) bfin_write32(DMA36_X_MODIFY, val)
- #define bfin_read_DMA36_Y_COUNT() bfin_read32(DMA36_Y_COUNT)
- #define bfin_write_DMA36_Y_COUNT(val) bfin_write32(DMA36_Y_COUNT, val)
- #define bfin_read_DMA36_Y_MODIFY() bfin_read32(DMA36_Y_MODIFY)
- #define bfin_write_DMA36_Y_MODIFY(val) bfin_write32(DMA36_Y_MODIFY, val)
- #define bfin_read_DMA36_CURR_DESC_PTR() bfin_read32(DMA36_CURR_DESC_PTR)
- #define bfin_write_DMA36_CURR_DESC_PTR(val) bfin_write32(DMA36_CURR_DESC_PTR, val)
- #define bfin_read_DMA36_PREV_DESC_PTR() bfin_read32(DMA36_PREV_DESC_PTR)
- #define bfin_write_DMA36_PREV_DESC_PTR(val) bfin_write32(DMA36_PREV_DESC_PTR, val)
- #define bfin_read_DMA36_CURR_ADDR() bfin_read32(DMA36_CURR_ADDR)
- #define bfin_write_DMA36_CURR_ADDR(val) bfin_write32(DMA36_CURR_ADDR, val)
- #define bfin_read_DMA36_IRQ_STATUS() bfin_read32(DMA36_IRQ_STATUS)
- #define bfin_write_DMA36_IRQ_STATUS(val) bfin_write32(DMA36_IRQ_STATUS, val)
- #define bfin_read_DMA36_CURR_X_COUNT() bfin_read32(DMA36_CURR_X_COUNT)
- #define bfin_write_DMA36_CURR_X_COUNT(val) bfin_write32(DMA36_CURR_X_COUNT, val)
- #define bfin_read_DMA36_CURR_Y_COUNT() bfin_read32(DMA36_CURR_Y_COUNT)
- #define bfin_write_DMA36_CURR_Y_COUNT(val) bfin_write32(DMA36_CURR_Y_COUNT, val)
- #define bfin_read_DMA36_BWL_COUNT() bfin_read32(DMA36_BWL_COUNT)
- #define bfin_write_DMA36_BWL_COUNT(val) bfin_write32(DMA36_BWL_COUNT, val)
- #define bfin_read_DMA36_CURR_BWL_COUNT() bfin_read32(DMA36_CURR_BWL_COUNT)
- #define bfin_write_DMA36_CURR_BWL_COUNT(val) bfin_write32(DMA36_CURR_BWL_COUNT, val)
- #define bfin_read_DMA36_BWM_COUNT() bfin_read32(DMA36_BWM_COUNT)
- #define bfin_write_DMA36_BWM_COUNT(val) bfin_write32(DMA36_BWM_COUNT, val)
- #define bfin_read_DMA36_CURR_BWM_COUNT() bfin_read32(DMA36_CURR_BWM_COUNT)
- #define bfin_write_DMA36_CURR_BWM_COUNT(val) bfin_write32(DMA36_CURR_BWM_COUNT, val)
- /* DMA Channel 37 Registers */
- #define bfin_read_DMA37_NEXT_DESC_PTR() bfin_read32(DMA37_NEXT_DESC_PTR)
- #define bfin_write_DMA37_NEXT_DESC_PTR(val) bfin_write32(DMA37_NEXT_DESC_PTR, val)
- #define bfin_read_DMA37_START_ADDR() bfin_read32(DMA37_START_ADDR)
- #define bfin_write_DMA37_START_ADDR(val) bfin_write32(DMA37_START_ADDR, val)
- #define bfin_read_DMA37_CONFIG() bfin_read32(DMA37_CONFIG)
- #define bfin_write_DMA37_CONFIG(val) bfin_write32(DMA37_CONFIG, val)
- #define bfin_read_DMA37_X_COUNT() bfin_read32(DMA37_X_COUNT)
- #define bfin_write_DMA37_X_COUNT(val) bfin_write32(DMA37_X_COUNT, val)
- #define bfin_read_DMA37_X_MODIFY() bfin_read32(DMA37_X_MODIFY)
- #define bfin_write_DMA37_X_MODIFY(val) bfin_write32(DMA37_X_MODIFY, val)
- #define bfin_read_DMA37_Y_COUNT() bfin_read32(DMA37_Y_COUNT)
- #define bfin_write_DMA37_Y_COUNT(val) bfin_write32(DMA37_Y_COUNT, val)
- #define bfin_read_DMA37_Y_MODIFY() bfin_read32(DMA37_Y_MODIFY)
- #define bfin_write_DMA37_Y_MODIFY(val) bfin_write32(DMA37_Y_MODIFY, val)
- #define bfin_read_DMA37_CURR_DESC_PTR() bfin_read32(DMA37_CURR_DESC_PTR)
- #define bfin_write_DMA37_CURR_DESC_PTR(val) bfin_write32(DMA37_CURR_DESC_PTR, val)
- #define bfin_read_DMA37_PREV_DESC_PTR() bfin_read32(DMA37_PREV_DESC_PTR)
- #define bfin_write_DMA37_PREV_DESC_PTR(val) bfin_write32(DMA37_PREV_DESC_PTR, val)
- #define bfin_read_DMA37_CURR_ADDR() bfin_read32(DMA37_CURR_ADDR)
- #define bfin_write_DMA37_CURR_ADDR(val) bfin_write32(DMA37_CURR_ADDR, val)
- #define bfin_read_DMA37_IRQ_STATUS() bfin_read32(DMA37_IRQ_STATUS)
- #define bfin_write_DMA37_IRQ_STATUS(val) bfin_write32(DMA37_IRQ_STATUS, val)
- #define bfin_read_DMA37_CURR_X_COUNT() bfin_read32(DMA37_CURR_X_COUNT)
- #define bfin_write_DMA37_CURR_X_COUNT(val) bfin_write32(DMA37_CURR_X_COUNT, val)
- #define bfin_read_DMA37_CURR_Y_COUNT() bfin_read32(DMA37_CURR_Y_COUNT)
- #define bfin_write_DMA37_CURR_Y_COUNT(val) bfin_write32(DMA37_CURR_Y_COUNT, val)
- #define bfin_read_DMA37_BWL_COUNT() bfin_read32(DMA37_BWL_COUNT)
- #define bfin_write_DMA37_BWL_COUNT(val) bfin_write32(DMA37_BWL_COUNT, val)
- #define bfin_read_DMA37_CURR_BWL_COUNT() bfin_read32(DMA37_CURR_BWL_COUNT)
- #define bfin_write_DMA37_CURR_BWL_COUNT(val) bfin_write32(DMA37_CURR_BWL_COUNT, val)
- #define bfin_read_DMA37_BWM_COUNT() bfin_read32(DMA37_BWM_COUNT)
- #define bfin_write_DMA37_BWM_COUNT(val) bfin_write32(DMA37_BWM_COUNT, val)
- #define bfin_read_DMA37_CURR_BWM_COUNT() bfin_read32(DMA37_CURR_BWM_COUNT)
- #define bfin_write_DMA37_CURR_BWM_COUNT(val) bfin_write32(DMA37_CURR_BWM_COUNT, val)
- /* DMA Channel 38 Registers */
- #define bfin_read_DMA38_NEXT_DESC_PTR() bfin_read32(DMA38_NEXT_DESC_PTR)
- #define bfin_write_DMA38_NEXT_DESC_PTR(val) bfin_write32(DMA38_NEXT_DESC_PTR, val)
- #define bfin_read_DMA38_START_ADDR() bfin_read32(DMA38_START_ADDR)
- #define bfin_write_DMA38_START_ADDR(val) bfin_write32(DMA38_START_ADDR, val)
- #define bfin_read_DMA38_CONFIG() bfin_read32(DMA38_CONFIG)
- #define bfin_write_DMA38_CONFIG(val) bfin_write32(DMA38_CONFIG, val)
- #define bfin_read_DMA38_X_COUNT() bfin_read32(DMA38_X_COUNT)
- #define bfin_write_DMA38_X_COUNT(val) bfin_write32(DMA38_X_COUNT, val)
- #define bfin_read_DMA38_X_MODIFY() bfin_read32(DMA38_X_MODIFY)
- #define bfin_write_DMA38_X_MODIFY(val) bfin_write32(DMA38_X_MODIFY, val)
- #define bfin_read_DMA38_Y_COUNT() bfin_read32(DMA38_Y_COUNT)
- #define bfin_write_DMA38_Y_COUNT(val) bfin_write32(DMA38_Y_COUNT, val)
- #define bfin_read_DMA38_Y_MODIFY() bfin_read32(DMA38_Y_MODIFY)
- #define bfin_write_DMA38_Y_MODIFY(val) bfin_write32(DMA38_Y_MODIFY, val)
- #define bfin_read_DMA38_CURR_DESC_PTR() bfin_read32(DMA38_CURR_DESC_PTR)
- #define bfin_write_DMA38_CURR_DESC_PTR(val) bfin_write32(DMA38_CURR_DESC_PTR, val)
- #define bfin_read_DMA38_PREV_DESC_PTR() bfin_read32(DMA38_PREV_DESC_PTR)
- #define bfin_write_DMA38_PREV_DESC_PTR(val) bfin_write32(DMA38_PREV_DESC_PTR, val)
- #define bfin_read_DMA38_CURR_ADDR() bfin_read32(DMA38_CURR_ADDR)
- #define bfin_write_DMA38_CURR_ADDR(val) bfin_write32(DMA38_CURR_ADDR, val)
- #define bfin_read_DMA38_IRQ_STATUS() bfin_read32(DMA38_IRQ_STATUS)
- #define bfin_write_DMA38_IRQ_STATUS(val) bfin_write32(DMA38_IRQ_STATUS, val)
- #define bfin_read_DMA38_CURR_X_COUNT() bfin_read32(DMA38_CURR_X_COUNT)
- #define bfin_write_DMA38_CURR_X_COUNT(val) bfin_write32(DMA38_CURR_X_COUNT, val)
- #define bfin_read_DMA38_CURR_Y_COUNT() bfin_read32(DMA38_CURR_Y_COUNT)
- #define bfin_write_DMA38_CURR_Y_COUNT(val) bfin_write32(DMA38_CURR_Y_COUNT, val)
- #define bfin_read_DMA38_BWL_COUNT() bfin_read32(DMA38_BWL_COUNT)
- #define bfin_write_DMA38_BWL_COUNT(val) bfin_write32(DMA38_BWL_COUNT, val)
- #define bfin_read_DMA38_CURR_BWL_COUNT() bfin_read32(DMA38_CURR_BWL_COUNT)
- #define bfin_write_DMA38_CURR_BWL_COUNT(val) bfin_write32(DMA38_CURR_BWL_COUNT, val)
- #define bfin_read_DMA38_BWM_COUNT() bfin_read32(DMA38_BWM_COUNT)
- #define bfin_write_DMA38_BWM_COUNT(val) bfin_write32(DMA38_BWM_COUNT, val)
- #define bfin_read_DMA38_CURR_BWM_COUNT() bfin_read32(DMA38_CURR_BWM_COUNT)
- #define bfin_write_DMA38_CURR_BWM_COUNT(val) bfin_write32(DMA38_CURR_BWM_COUNT, val)
- /* DMA Channel 39 Registers */
- #define bfin_read_DMA39_NEXT_DESC_PTR() bfin_read32(DMA39_NEXT_DESC_PTR)
- #define bfin_write_DMA39_NEXT_DESC_PTR(val) bfin_write32(DMA39_NEXT_DESC_PTR, val)
- #define bfin_read_DMA39_START_ADDR() bfin_read32(DMA39_START_ADDR)
- #define bfin_write_DMA39_START_ADDR(val) bfin_write32(DMA39_START_ADDR, val)
- #define bfin_read_DMA39_CONFIG() bfin_read32(DMA39_CONFIG)
- #define bfin_write_DMA39_CONFIG(val) bfin_write32(DMA39_CONFIG, val)
- #define bfin_read_DMA39_X_COUNT() bfin_read32(DMA39_X_COUNT)
- #define bfin_write_DMA39_X_COUNT(val) bfin_write32(DMA39_X_COUNT, val)
- #define bfin_read_DMA39_X_MODIFY() bfin_read32(DMA39_X_MODIFY)
- #define bfin_write_DMA39_X_MODIFY(val) bfin_write32(DMA39_X_MODIFY, val)
- #define bfin_read_DMA39_Y_COUNT() bfin_read32(DMA39_Y_COUNT)
- #define bfin_write_DMA39_Y_COUNT(val) bfin_write32(DMA39_Y_COUNT, val)
- #define bfin_read_DMA39_Y_MODIFY() bfin_read32(DMA39_Y_MODIFY)
- #define bfin_write_DMA39_Y_MODIFY(val) bfin_write32(DMA39_Y_MODIFY, val)
- #define bfin_read_DMA39_CURR_DESC_PTR() bfin_read32(DMA39_CURR_DESC_PTR)
- #define bfin_write_DMA39_CURR_DESC_PTR(val) bfin_write32(DMA39_CURR_DESC_PTR, val)
- #define bfin_read_DMA39_PREV_DESC_PTR() bfin_read32(DMA39_PREV_DESC_PTR)
- #define bfin_write_DMA39_PREV_DESC_PTR(val) bfin_write32(DMA39_PREV_DESC_PTR, val)
- #define bfin_read_DMA39_CURR_ADDR() bfin_read32(DMA39_CURR_ADDR)
- #define bfin_write_DMA39_CURR_ADDR(val) bfin_write32(DMA39_CURR_ADDR, val)
- #define bfin_read_DMA39_IRQ_STATUS() bfin_read32(DMA39_IRQ_STATUS)
- #define bfin_write_DMA39_IRQ_STATUS(val) bfin_write32(DMA39_IRQ_STATUS, val)
- #define bfin_read_DMA39_CURR_X_COUNT() bfin_read32(DMA39_CURR_X_COUNT)
- #define bfin_write_DMA39_CURR_X_COUNT(val) bfin_write32(DMA39_CURR_X_COUNT, val)
- #define bfin_read_DMA39_CURR_Y_COUNT() bfin_read32(DMA39_CURR_Y_COUNT)
- #define bfin_write_DMA39_CURR_Y_COUNT(val) bfin_write32(DMA39_CURR_Y_COUNT, val)
- #define bfin_read_DMA39_BWL_COUNT() bfin_read32(DMA39_BWL_COUNT)
- #define bfin_write_DMA39_BWL_COUNT(val) bfin_write32(DMA39_BWL_COUNT, val)
- #define bfin_read_DMA39_CURR_BWL_COUNT() bfin_read32(DMA39_CURR_BWL_COUNT)
- #define bfin_write_DMA39_CURR_BWL_COUNT(val) bfin_write32(DMA39_CURR_BWL_COUNT, val)
- #define bfin_read_DMA39_BWM_COUNT() bfin_read32(DMA39_BWM_COUNT)
- #define bfin_write_DMA39_BWM_COUNT(val) bfin_write32(DMA39_BWM_COUNT, val)
- #define bfin_read_DMA39_CURR_BWM_COUNT() bfin_read32(DMA39_CURR_BWM_COUNT)
- #define bfin_write_DMA39_CURR_BWM_COUNT(val) bfin_write32(DMA39_CURR_BWM_COUNT, val)
- /* DMA Channel 40 Registers */
- #define bfin_read_DMA40_NEXT_DESC_PTR() bfin_read32(DMA40_NEXT_DESC_PTR)
- #define bfin_write_DMA40_NEXT_DESC_PTR(val) bfin_write32(DMA40_NEXT_DESC_PTR, val)
- #define bfin_read_DMA40_START_ADDR() bfin_read32(DMA40_START_ADDR)
- #define bfin_write_DMA40_START_ADDR(val) bfin_write32(DMA40_START_ADDR, val)
- #define bfin_read_DMA40_CONFIG() bfin_read32(DMA40_CONFIG)
- #define bfin_write_DMA40_CONFIG(val) bfin_write32(DMA40_CONFIG, val)
- #define bfin_read_DMA40_X_COUNT() bfin_read32(DMA40_X_COUNT)
- #define bfin_write_DMA40_X_COUNT(val) bfin_write32(DMA40_X_COUNT, val)
- #define bfin_read_DMA40_X_MODIFY() bfin_read32(DMA40_X_MODIFY)
- #define bfin_write_DMA40_X_MODIFY(val) bfin_write32(DMA40_X_MODIFY, val)
- #define bfin_read_DMA40_Y_COUNT() bfin_read32(DMA40_Y_COUNT)
- #define bfin_write_DMA40_Y_COUNT(val) bfin_write32(DMA40_Y_COUNT, val)
- #define bfin_read_DMA40_Y_MODIFY() bfin_read32(DMA40_Y_MODIFY)
- #define bfin_write_DMA40_Y_MODIFY(val) bfin_write32(DMA40_Y_MODIFY, val)
- #define bfin_read_DMA40_CURR_DESC_PTR() bfin_read32(DMA40_CURR_DESC_PTR)
- #define bfin_write_DMA40_CURR_DESC_PTR(val) bfin_write32(DMA40_CURR_DESC_PTR, val)
- #define bfin_read_DMA40_PREV_DESC_PTR() bfin_read32(DMA40_PREV_DESC_PTR)
- #define bfin_write_DMA40_PREV_DESC_PTR(val) bfin_write32(DMA40_PREV_DESC_PTR, val)
- #define bfin_read_DMA40_CURR_ADDR() bfin_read32(DMA40_CURR_ADDR)
- #define bfin_write_DMA40_CURR_ADDR(val) bfin_write32(DMA40_CURR_ADDR, val)
- #define bfin_read_DMA40_IRQ_STATUS() bfin_read32(DMA40_IRQ_STATUS)
- #define bfin_write_DMA40_IRQ_STATUS(val) bfin_write32(DMA40_IRQ_STATUS, val)
- #define bfin_read_DMA40_CURR_X_COUNT() bfin_read32(DMA40_CURR_X_COUNT)
- #define bfin_write_DMA40_CURR_X_COUNT(val) bfin_write32(DMA40_CURR_X_COUNT, val)
- #define bfin_read_DMA40_CURR_Y_COUNT() bfin_read32(DMA40_CURR_Y_COUNT)
- #define bfin_write_DMA40_CURR_Y_COUNT(val) bfin_write32(DMA40_CURR_Y_COUNT, val)
- #define bfin_read_DMA40_BWL_COUNT() bfin_read32(DMA40_BWL_COUNT)
- #define bfin_write_DMA40_BWL_COUNT(val) bfin_write32(DMA40_BWL_COUNT, val)
- #define bfin_read_DMA40_CURR_BWL_COUNT() bfin_read32(DMA40_CURR_BWL_COUNT)
- #define bfin_write_DMA40_CURR_BWL_COUNT(val) bfin_write32(DMA40_CURR_BWL_COUNT, val)
- #define bfin_read_DMA40_BWM_COUNT() bfin_read32(DMA40_BWM_COUNT)
- #define bfin_write_DMA40_BWM_COUNT(val) bfin_write32(DMA40_BWM_COUNT, val)
- #define bfin_read_DMA40_CURR_BWM_COUNT() bfin_read32(DMA40_CURR_BWM_COUNT)
- #define bfin_write_DMA40_CURR_BWM_COUNT(val) bfin_write32(DMA40_CURR_BWM_COUNT, val)
- /* DMA Channel 41 Registers */
- #define bfin_read_DMA41_NEXT_DESC_PTR() bfin_read32(DMA41_NEXT_DESC_PTR)
- #define bfin_write_DMA41_NEXT_DESC_PTR(val) bfin_write32(DMA41_NEXT_DESC_PTR, val)
- #define bfin_read_DMA41_START_ADDR() bfin_read32(DMA41_START_ADDR)
- #define bfin_write_DMA41_START_ADDR(val) bfin_write32(DMA41_START_ADDR, val)
- #define bfin_read_DMA41_CONFIG() bfin_read32(DMA41_CONFIG)
- #define bfin_write_DMA41_CONFIG(val) bfin_write32(DMA41_CONFIG, val)
- #define bfin_read_DMA41_X_COUNT() bfin_read32(DMA41_X_COUNT)
- #define bfin_write_DMA41_X_COUNT(val) bfin_write32(DMA41_X_COUNT, val)
- #define bfin_read_DMA41_X_MODIFY() bfin_read32(DMA41_X_MODIFY)
- #define bfin_write_DMA41_X_MODIFY(val) bfin_write32(DMA41_X_MODIFY, val)
- #define bfin_read_DMA41_Y_COUNT() bfin_read32(DMA41_Y_COUNT)
- #define bfin_write_DMA41_Y_COUNT(val) bfin_write32(DMA41_Y_COUNT, val)
- #define bfin_read_DMA41_Y_MODIFY() bfin_read32(DMA41_Y_MODIFY)
- #define bfin_write_DMA41_Y_MODIFY(val) bfin_write32(DMA41_Y_MODIFY, val)
- #define bfin_read_DMA41_CURR_DESC_PTR() bfin_read32(DMA41_CURR_DESC_PTR)
- #define bfin_write_DMA41_CURR_DESC_PTR(val) bfin_write32(DMA41_CURR_DESC_PTR, val)
- #define bfin_read_DMA41_PREV_DESC_PTR() bfin_read32(DMA41_PREV_DESC_PTR)
- #define bfin_write_DMA41_PREV_DESC_PTR(val) bfin_write32(DMA41_PREV_DESC_PTR, val)
- #define bfin_read_DMA41_CURR_ADDR() bfin_read32(DMA41_CURR_ADDR)
- #define bfin_write_DMA41_CURR_ADDR(val) bfin_write32(DMA41_CURR_ADDR, val)
- #define bfin_read_DMA41_IRQ_STATUS() bfin_read32(DMA41_IRQ_STATUS)
- #define bfin_write_DMA41_IRQ_STATUS(val) bfin_write32(DMA41_IRQ_STATUS, val)
- #define bfin_read_DMA41_CURR_X_COUNT() bfin_read32(DMA41_CURR_X_COUNT)
- #define bfin_write_DMA41_CURR_X_COUNT(val) bfin_write32(DMA41_CURR_X_COUNT, val)
- #define bfin_read_DMA41_CURR_Y_COUNT() bfin_read32(DMA41_CURR_Y_COUNT)
- #define bfin_write_DMA41_CURR_Y_COUNT(val) bfin_write32(DMA41_CURR_Y_COUNT, val)
- #define bfin_read_DMA41_BWL_COUNT() bfin_read32(DMA41_BWL_COUNT)
- #define bfin_write_DMA41_BWL_COUNT(val) bfin_write32(DMA41_BWL_COUNT, val)
- #define bfin_read_DMA41_CURR_BWL_COUNT() bfin_read32(DMA41_CURR_BWL_COUNT)
- #define bfin_write_DMA41_CURR_BWL_COUNT(val) bfin_write32(DMA41_CURR_BWL_COUNT, val)
- #define bfin_read_DMA41_BWM_COUNT() bfin_read32(DMA41_BWM_COUNT)
- #define bfin_write_DMA41_BWM_COUNT(val) bfin_write32(DMA41_BWM_COUNT, val)
- #define bfin_read_DMA41_CURR_BWM_COUNT() bfin_read32(DMA41_CURR_BWM_COUNT)
- #define bfin_write_DMA41_CURR_BWM_COUNT(val) bfin_write32(DMA41_CURR_BWM_COUNT, val)
- /* DMA Channel 42 Registers */
- #define bfin_read_DMA42_NEXT_DESC_PTR() bfin_read32(DMA42_NEXT_DESC_PTR)
- #define bfin_write_DMA42_NEXT_DESC_PTR(val) bfin_write32(DMA42_NEXT_DESC_PTR, val)
- #define bfin_read_DMA42_START_ADDR() bfin_read32(DMA42_START_ADDR)
- #define bfin_write_DMA42_START_ADDR(val) bfin_write32(DMA42_START_ADDR, val)
- #define bfin_read_DMA42_CONFIG() bfin_read32(DMA42_CONFIG)
- #define bfin_write_DMA42_CONFIG(val) bfin_write32(DMA42_CONFIG, val)
- #define bfin_read_DMA42_X_COUNT() bfin_read32(DMA42_X_COUNT)
- #define bfin_write_DMA42_X_COUNT(val) bfin_write32(DMA42_X_COUNT, val)
- #define bfin_read_DMA42_X_MODIFY() bfin_read32(DMA42_X_MODIFY)
- #define bfin_write_DMA42_X_MODIFY(val) bfin_write32(DMA42_X_MODIFY, val)
- #define bfin_read_DMA42_Y_COUNT() bfin_read32(DMA42_Y_COUNT)
- #define bfin_write_DMA42_Y_COUNT(val) bfin_write32(DMA42_Y_COUNT, val)
- #define bfin_read_DMA42_Y_MODIFY() bfin_read32(DMA42_Y_MODIFY)
- #define bfin_write_DMA42_Y_MODIFY(val) bfin_write32(DMA42_Y_MODIFY, val)
- #define bfin_read_DMA42_CURR_DESC_PTR() bfin_read32(DMA42_CURR_DESC_PTR)
- #define bfin_write_DMA42_CURR_DESC_PTR(val) bfin_write32(DMA42_CURR_DESC_PTR, val)
- #define bfin_read_DMA42_PREV_DESC_PTR() bfin_read32(DMA42_PREV_DESC_PTR)
- #define bfin_write_DMA42_PREV_DESC_PTR(val) bfin_write32(DMA42_PREV_DESC_PTR, val)
- #define bfin_read_DMA42_CURR_ADDR() bfin_read32(DMA42_CURR_ADDR)
- #define bfin_write_DMA42_CURR_ADDR(val) bfin_write32(DMA42_CURR_ADDR, val)
- #define bfin_read_DMA42_IRQ_STATUS() bfin_read32(DMA42_IRQ_STATUS)
- #define bfin_write_DMA42_IRQ_STATUS(val) bfin_write32(DMA42_IRQ_STATUS, val)
- #define bfin_read_DMA42_CURR_X_COUNT() bfin_read32(DMA42_CURR_X_COUNT)
- #define bfin_write_DMA42_CURR_X_COUNT(val) bfin_write32(DMA42_CURR_X_COUNT, val)
- #define bfin_read_DMA42_CURR_Y_COUNT() bfin_read32(DMA42_CURR_Y_COUNT)
- #define bfin_write_DMA42_CURR_Y_COUNT(val) bfin_write32(DMA42_CURR_Y_COUNT, val)
- #define bfin_read_DMA42_BWL_COUNT() bfin_read32(DMA42_BWL_COUNT)
- #define bfin_write_DMA42_BWL_COUNT(val) bfin_write32(DMA42_BWL_COUNT, val)
- #define bfin_read_DMA42_CURR_BWL_COUNT() bfin_read32(DMA42_CURR_BWL_COUNT)
- #define bfin_write_DMA42_CURR_BWL_COUNT(val) bfin_write32(DMA42_CURR_BWL_COUNT, val)
- #define bfin_read_DMA42_BWM_COUNT() bfin_read32(DMA42_BWM_COUNT)
- #define bfin_write_DMA42_BWM_COUNT(val) bfin_write32(DMA42_BWM_COUNT, val)
- #define bfin_read_DMA42_CURR_BWM_COUNT() bfin_read32(DMA42_CURR_BWM_COUNT)
- #define bfin_write_DMA42_CURR_BWM_COUNT(val) bfin_write32(DMA42_CURR_BWM_COUNT, val)
- /* DMA Channel 43 Registers */
- #define bfin_read_DMA43_NEXT_DESC_PTR() bfin_read32(DMA43_NEXT_DESC_PTR)
- #define bfin_write_DMA43_NEXT_DESC_PTR(val) bfin_write32(DMA43_NEXT_DESC_PTR, val)
- #define bfin_read_DMA43_START_ADDR() bfin_read32(DMA43_START_ADDR)
- #define bfin_write_DMA43_START_ADDR(val) bfin_write32(DMA43_START_ADDR, val)
- #define bfin_read_DMA43_CONFIG() bfin_read32(DMA43_CONFIG)
- #define bfin_write_DMA43_CONFIG(val) bfin_write32(DMA43_CONFIG, val)
- #define bfin_read_DMA43_X_COUNT() bfin_read32(DMA43_X_COUNT)
- #define bfin_write_DMA43_X_COUNT(val) bfin_write32(DMA43_X_COUNT, val)
- #define bfin_read_DMA43_X_MODIFY() bfin_read32(DMA43_X_MODIFY)
- #define bfin_write_DMA43_X_MODIFY(val) bfin_write32(DMA43_X_MODIFY, val)
- #define bfin_read_DMA43_Y_COUNT() bfin_read32(DMA43_Y_COUNT)
- #define bfin_write_DMA43_Y_COUNT(val) bfin_write32(DMA43_Y_COUNT, val)
- #define bfin_read_DMA43_Y_MODIFY() bfin_read32(DMA43_Y_MODIFY)
- #define bfin_write_DMA43_Y_MODIFY(val) bfin_write32(DMA43_Y_MODIFY, val)
- #define bfin_read_DMA43_CURR_DESC_PTR() bfin_read32(DMA43_CURR_DESC_PTR)
- #define bfin_write_DMA43_CURR_DESC_PTR(val) bfin_write32(DMA43_CURR_DESC_PTR, val)
- #define bfin_read_DMA43_PREV_DESC_PTR() bfin_read32(DMA43_PREV_DESC_PTR)
- #define bfin_write_DMA43_PREV_DESC_PTR(val) bfin_write32(DMA43_PREV_DESC_PTR, val)
- #define bfin_read_DMA43_CURR_ADDR() bfin_read32(DMA43_CURR_ADDR)
- #define bfin_write_DMA43_CURR_ADDR(val) bfin_write32(DMA43_CURR_ADDR, val)
- #define bfin_read_DMA43_IRQ_STATUS() bfin_read32(DMA43_IRQ_STATUS)
- #define bfin_write_DMA43_IRQ_STATUS(val) bfin_write32(DMA43_IRQ_STATUS, val)
- #define bfin_read_DMA43_CURR_X_COUNT() bfin_read32(DMA43_CURR_X_COUNT)
- #define bfin_write_DMA43_CURR_X_COUNT(val) bfin_write32(DMA43_CURR_X_COUNT, val)
- #define bfin_read_DMA43_CURR_Y_COUNT() bfin_read32(DMA43_CURR_Y_COUNT)
- #define bfin_write_DMA43_CURR_Y_COUNT(val) bfin_write32(DMA43_CURR_Y_COUNT, val)
- #define bfin_read_DMA43_BWL_COUNT() bfin_read32(DMA43_BWL_COUNT)
- #define bfin_write_DMA43_BWL_COUNT(val) bfin_write32(DMA43_BWL_COUNT, val)
- #define bfin_read_DMA43_CURR_BWL_COUNT() bfin_read32(DMA43_CURR_BWL_COUNT)
- #define bfin_write_DMA43_CURR_BWL_COUNT(val) bfin_write32(DMA43_CURR_BWL_COUNT, val)
- #define bfin_read_DMA43_BWM_COUNT() bfin_read32(DMA43_BWM_COUNT)
- #define bfin_write_DMA43_BWM_COUNT(val) bfin_write32(DMA43_BWM_COUNT, val)
- #define bfin_read_DMA43_CURR_BWM_COUNT() bfin_read32(DMA43_CURR_BWM_COUNT)
- #define bfin_write_DMA43_CURR_BWM_COUNT(val) bfin_write32(DMA43_CURR_BWM_COUNT, val)
- /* DMA Channel 44 Registers */
- #define bfin_read_DMA44_NEXT_DESC_PTR() bfin_read32(DMA44_NEXT_DESC_PTR)
- #define bfin_write_DMA44_NEXT_DESC_PTR(val) bfin_write32(DMA44_NEXT_DESC_PTR, val)
- #define bfin_read_DMA44_START_ADDR() bfin_read32(DMA44_START_ADDR)
- #define bfin_write_DMA44_START_ADDR(val) bfin_write32(DMA44_START_ADDR, val)
- #define bfin_read_DMA44_CONFIG() bfin_read32(DMA44_CONFIG)
- #define bfin_write_DMA44_CONFIG(val) bfin_write32(DMA44_CONFIG, val)
- #define bfin_read_DMA44_X_COUNT() bfin_read32(DMA44_X_COUNT)
- #define bfin_write_DMA44_X_COUNT(val) bfin_write32(DMA44_X_COUNT, val)
- #define bfin_read_DMA44_X_MODIFY() bfin_read32(DMA44_X_MODIFY)
- #define bfin_write_DMA44_X_MODIFY(val) bfin_write32(DMA44_X_MODIFY, val)
- #define bfin_read_DMA44_Y_COUNT() bfin_read32(DMA44_Y_COUNT)
- #define bfin_write_DMA44_Y_COUNT(val) bfin_write32(DMA44_Y_COUNT, val)
- #define bfin_read_DMA44_Y_MODIFY() bfin_read32(DMA44_Y_MODIFY)
- #define bfin_write_DMA44_Y_MODIFY(val) bfin_write32(DMA44_Y_MODIFY, val)
- #define bfin_read_DMA44_CURR_DESC_PTR() bfin_read32(DMA44_CURR_DESC_PTR)
- #define bfin_write_DMA44_CURR_DESC_PTR(val) bfin_write32(DMA44_CURR_DESC_PTR, val)
- #define bfin_read_DMA44_PREV_DESC_PTR() bfin_read32(DMA44_PREV_DESC_PTR)
- #define bfin_write_DMA44_PREV_DESC_PTR(val) bfin_write32(DMA44_PREV_DESC_PTR, val)
- #define bfin_read_DMA44_CURR_ADDR() bfin_read32(DMA44_CURR_ADDR)
- #define bfin_write_DMA44_CURR_ADDR(val) bfin_write32(DMA44_CURR_ADDR, val)
- #define bfin_read_DMA44_IRQ_STATUS() bfin_read32(DMA44_IRQ_STATUS)
- #define bfin_write_DMA44_IRQ_STATUS(val) bfin_write32(DMA44_IRQ_STATUS, val)
- #define bfin_read_DMA44_CURR_X_COUNT() bfin_read32(DMA44_CURR_X_COUNT)
- #define bfin_write_DMA44_CURR_X_COUNT(val) bfin_write32(DMA44_CURR_X_COUNT, val)
|