connectionSignalSlot.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352
  1. /* include/asm-m68knommu/MC68VZ328.h: 'VZ328 control registers
  2. *
  3. * Copyright (c) 2000-2001 Lineo Inc. <www.lineo.com>
  4. * Copyright (c) 2000-2001 Lineo Canada Corp. <www.lineo.ca>
  5. * Copyright (C) 1999 Vladimir Gurevich <vgurevic@cisco.com>
  6. * Bare & Hare Software, Inc.
  7. * Based on include/asm-m68knommu/MC68332.h
  8. * Copyright (C) 1998 Kenneth Albanowski <kjahds@kjahds.com>,
  9. * The Silver Hammer Group, Ltd.
  10. *
  11. * M68VZ328 fixes by Evan Stawnyczy <evan@lineo.com>
  12. * vz multiport fixes by Michael Leslie <mleslie@lineo.com>
  13. */
  14. #ifndef _MC68VZ328_H_
  15. #define _MC68VZ328_H_
  16. #define BYTE_REF(addr) (*((volatile unsigned char*)addr))
  17. #define WORD_REF(addr) (*((volatile unsigned short*)addr))
  18. #define LONG_REF(addr) (*((volatile unsigned long*)addr))
  19. #define PUT_FIELD(field, val) (((val) << field##_SHIFT) & field##_MASK)
  20. #define GET_FIELD(reg, field) (((reg) & field##_MASK) >> field##_SHIFT)
  21. /**********
  22. *
  23. * 0xFFFFF0xx -- System Control
  24. *
  25. **********/
  26. /*
  27. * System Control Register (SCR)
  28. */
  29. #define SCR_ADDR 0xfffff000
  30. #define SCR BYTE_REF(SCR_ADDR)
  31. #define SCR_WDTH8 0x01 /* 8-Bit Width Select */
  32. #define SCR_DMAP 0x04 /* Double Map */
  33. #define SCR_SO 0x08 /* Supervisor Only */
  34. #define SCR_BETEN 0x10 /* Bus-Error Time-Out Enable */
  35. #define SCR_PRV 0x20 /* Privilege Violation */
  36. #define SCR_WPV 0x40 /* Write Protect Violation */
  37. #define SCR_BETO 0x80 /* Bus-Error TimeOut */
  38. /*
  39. * Silicon ID Register (Mask Revision Register (MRR) for '328 Compatibility)
  40. */
  41. #define MRR_ADDR 0xfffff004
  42. #define MRR LONG_REF(MRR_ADDR)
  43. /**********
  44. *
  45. * 0xFFFFF1xx -- Chip-Select logic
  46. *
  47. **********/
  48. /*
  49. * Chip Select Group Base Registers
  50. */
  51. #define CSGBA_ADDR 0xfffff100
  52. #define CSGBB_ADDR 0xfffff102
  53. #define CSGBC_ADDR 0xfffff104
  54. #define CSGBD_ADDR 0xfffff106
  55. #define CSGBA WORD_REF(CSGBA_ADDR)
  56. #define CSGBB WORD_REF(CSGBB_ADDR)
  57. #define CSGBC WORD_REF(CSGBC_ADDR)
  58. #define CSGBD WORD_REF(CSGBD_ADDR)
  59. /*
  60. * Chip Select Registers
  61. */
  62. #define CSA_ADDR 0xfffff110
  63. #define CSB_ADDR 0xfffff112
  64. #define CSC_ADDR 0xfffff114
  65. #define CSD_ADDR 0xfffff116
  66. #define CSA WORD_REF(CSA_ADDR)
  67. #define CSB WORD_REF(CSB_ADDR)
  68. #define CSC WORD_REF(CSC_ADDR)
  69. #define CSD WORD_REF(CSD_ADDR)
  70. #define CSA_EN 0x0001 /* Chip-Select Enable */
  71. #define CSA_SIZ_MASK 0x000e /* Chip-Select Size */
  72. #define CSA_SIZ_SHIFT 1
  73. #define CSA_WS_MASK 0x0070 /* Wait State */
  74. #define CSA_WS_SHIFT 4
  75. #define CSA_BSW 0x0080 /* Data Bus Width */
  76. #define CSA_FLASH 0x0100 /* FLASH Memory Support */
  77. #define CSA_RO 0x8000 /* Read-Only */
  78. #define CSB_EN 0x0001 /* Chip-Select Enable */
  79. #define CSB_SIZ_MASK 0x000e /* Chip-Select Size */
  80. #define CSB_SIZ_SHIFT 1
  81. #define CSB_WS_MASK 0x0070 /* Wait State */
  82. #define CSB_WS_SHIFT 4
  83. #define CSB_BSW 0x0080 /* Data Bus Width */
  84. #define CSB_FLASH 0x0100 /* FLASH Memory Support */
  85. #define CSB_UPSIZ_MASK 0x1800 /* Unprotected memory block size */
  86. #define CSB_UPSIZ_SHIFT 11
  87. #define CSB_ROP 0x2000 /* Readonly if protected */
  88. #define CSB_SOP 0x4000 /* Supervisor only if protected */
  89. #define CSB_RO 0x8000 /* Read-Only */
  90. #define CSC_EN 0x0001 /* Chip-Select Enable */
  91. #define CSC_SIZ_MASK 0x000e /* Chip-Select Size */
  92. #define CSC_SIZ_SHIFT 1
  93. #define CSC_WS_MASK 0x0070 /* Wait State */
  94. #define CSC_WS_SHIFT 4
  95. #define CSC_BSW 0x0080 /* Data Bus Width */
  96. #define CSC_FLASH 0x0100 /* FLASH Memory Support */
  97. #define CSC_UPSIZ_MASK 0x1800 /* Unprotected memory block size */
  98. #define CSC_UPSIZ_SHIFT 11
  99. #define CSC_ROP 0x2000 /* Readonly if protected */
  100. #define CSC_SOP 0x4000 /* Supervisor only if protected */
  101. #define CSC_RO 0x8000 /* Read-Only */
  102. #define CSD_EN 0x0001 /* Chip-Select Enable */
  103. #define CSD_SIZ_MASK 0x000e /* Chip-Select Size */
  104. #define CSD_SIZ_SHIFT 1
  105. #define CSD_WS_MASK 0x0070 /* Wait State */
  106. #define CSD_WS_SHIFT 4
  107. #define CSD_BSW 0x0080 /* Data Bus Width */
  108. #define CSD_FLASH 0x0100 /* FLASH Memory Support */
  109. #define CSD_DRAM 0x0200 /* Dram Selection */
  110. #define CSD_COMB 0x0400 /* Combining */
  111. #define CSD_UPSIZ_MASK 0x1800 /* Unprotected memory block size */
  112. #define CSD_UPSIZ_SHIFT 11
  113. #define CSD_ROP 0x2000 /* Readonly if protected */
  114. #define CSD_SOP 0x4000 /* Supervisor only if protected */
  115. #define CSD_RO 0x8000 /* Read-Only */
  116. /*
  117. * Emulation Chip-Select Register
  118. */
  119. #define EMUCS_ADDR 0xfffff118
  120. #define EMUCS WORD_REF(EMUCS_ADDR)
  121. #define EMUCS_WS_MASK 0x0070
  122. #define EMUCS_WS_SHIFT 4
  123. /**********
  124. *
  125. * 0xFFFFF2xx -- Phase Locked Loop (PLL) & Power Control
  126. *
  127. **********/
  128. /*
  129. * PLL Control Register
  130. */
  131. #define PLLCR_ADDR 0xfffff200
  132. #define PLLCR WORD_REF(PLLCR_ADDR)
  133. #define PLLCR_DISPLL 0x0008 /* Disable PLL */
  134. #define PLLCR_CLKEN 0x0010 /* Clock (CLKO pin) enable */
  135. #define PLLCR_PRESC 0x0020 /* VCO prescaler */
  136. #define PLLCR_SYSCLK_SEL_MASK 0x0700 /* System Clock Selection */
  137. #define PLLCR_SYSCLK_SEL_SHIFT 8
  138. #define PLLCR_LCDCLK_SEL_MASK 0x3800 /* LCD Clock Selection */
  139. #define PLLCR_LCDCLK_SEL_SHIFT 11
  140. /* '328-compatible definitions */
  141. #define PLLCR_PIXCLK_SEL_MASK PLLCR_LCDCLK_SEL_MASK
  142. #define PLLCR_PIXCLK_SEL_SHIFT PLLCR_LCDCLK_SEL_SHIFT
  143. /*
  144. * PLL Frequency Select Register
  145. */
  146. #define PLLFSR_ADDR 0xfffff202
  147. #define PLLFSR WORD_REF(PLLFSR_ADDR)
  148. #define PLLFSR_PC_MASK 0x00ff /* P Count */
  149. #define PLLFSR_PC_SHIFT 0
  150. #define PLLFSR_QC_MASK 0x0f00 /* Q Count */
  151. #define PLLFSR_QC_SHIFT 8
  152. #define PLLFSR_PROT 0x4000 /* Protect P & Q */
  153. #define PLLFSR_CLK32 0x8000 /* Clock 32 (kHz) */
  154. /*
  155. * Power Control Register
  156. */
  157. #define PCTRL_ADDR 0xfffff207
  158. #define PCTRL BYTE_REF(PCTRL_ADDR)
  159. #define PCTRL_WIDTH_MASK 0x1f /* CPU Clock bursts width */
  160. #define PCTRL_WIDTH_SHIFT 0
  161. #define PCTRL_PCEN 0x80 /* Power Control Enable */
  162. /**********
  163. *
  164. * 0xFFFFF3xx -- Interrupt Controller
  165. *
  166. **********/
  167. /*
  168. * Interrupt Vector Register
  169. */
  170. #define IVR_ADDR 0xfffff300
  171. #define IVR BYTE_REF(IVR_ADDR)
  172. #define IVR_VECTOR_MASK 0xF8
  173. /*
  174. * Interrupt control Register
  175. */
  176. #define ICR_ADDR 0xfffff302
  177. #define ICR WORD_REF(ICR_ADDR)
  178. #define ICR_POL5 0x0080 /* Polarity Control for IRQ5 */
  179. #define ICR_ET6 0x0100 /* Edge Trigger Select for IRQ6 */
  180. #define ICR_ET3 0x0200 /* Edge Trigger Select for IRQ3 */
  181. #define ICR_ET2 0x0400 /* Edge Trigger Select for IRQ2 */
  182. #define ICR_ET1 0x0800 /* Edge Trigger Select for IRQ1 */
  183. #define ICR_POL6 0x1000 /* Polarity Control for IRQ6 */
  184. #define ICR_POL3 0x2000 /* Polarity Control for IRQ3 */
  185. #define ICR_POL2 0x4000 /* Polarity Control for IRQ2 */
  186. #define ICR_POL1 0x8000 /* Polarity Control for IRQ1 */
  187. /*
  188. * Interrupt Mask Register
  189. */
  190. #define IMR_ADDR 0xfffff304
  191. #define IMR LONG_REF(IMR_ADDR)
  192. /*
  193. * Define the names for bit positions first. This is useful for
  194. * request_irq
  195. */
  196. #define SPI2_IRQ_NUM 0 /* SPI 2 interrupt */
  197. #define TMR_IRQ_NUM 1 /* Timer 1 interrupt */
  198. #define UART1_IRQ_NUM 2 /* UART 1 interrupt */
  199. #define WDT_IRQ_NUM 3 /* Watchdog Timer interrupt */
  200. #define RTC_IRQ_NUM 4 /* RTC interrupt */
  201. #define TMR2_IRQ_NUM 5 /* Timer 2 interrupt */
  202. #define KB_IRQ_NUM 6 /* Keyboard Interrupt */
  203. #define PWM1_IRQ_NUM 7 /* Pulse-Width Modulator 1 int. */
  204. #define INT0_IRQ_NUM 8 /* External INT0 */
  205. #define INT1_IRQ_NUM 9 /* External INT1 */
  206. #define INT2_IRQ_NUM 10 /* External INT2 */
  207. #define INT3_IRQ_NUM 11 /* External INT3 */
  208. #define UART2_IRQ_NUM 12 /* UART 2 interrupt */
  209. #define PWM2_IRQ_NUM 13 /* Pulse-Width Modulator 1 int. */
  210. #define IRQ1_IRQ_NUM 16 /* IRQ1 */
  211. #define IRQ2_IRQ_NUM 17 /* IRQ2 */
  212. #define IRQ3_IRQ_NUM 18 /* IRQ3 */
  213. #define IRQ6_IRQ_NUM 19 /* IRQ6 */
  214. #define IRQ5_IRQ_NUM 20 /* IRQ5 */
  215. #define SPI1_IRQ_NUM 21 /* SPI 1 interrupt */
  216. #define SAM_IRQ_NUM 22 /* Sampling Timer for RTC */
  217. #define EMIQ_IRQ_NUM 23 /* Emulator Interrupt */
  218. #define SPI_IRQ_NUM SPI2_IRQ_NUM
  219. /* '328-compatible definitions */
  220. #define SPIM_IRQ_NUM SPI_IRQ_NUM
  221. #define TMR1_IRQ_NUM TMR_IRQ_NUM
  222. #define UART_IRQ_NUM UART1_IRQ_NUM
  223. /*
  224. * Here go the bitmasks themselves
  225. */
  226. #define IMR_MSPI (1 << SPI_IRQ_NUM) /* Mask SPI interrupt */
  227. #define IMR_MTMR (1 << TMR_IRQ_NUM) /* Mask Timer interrupt */
  228. #define IMR_MUART (1 << UART_IRQ_NUM) /* Mask UART interrupt */
  229. #define IMR_MWDT (1 << WDT_IRQ_NUM) /* Mask Watchdog Timer interrupt */
  230. #define IMR_MRTC (1 << RTC_IRQ_NUM) /* Mask RTC interrupt */
  231. #define IMR_MKB (1 << KB_IRQ_NUM) /* Mask Keyboard Interrupt */
  232. #define IMR_MPWM (1 << PWM_IRQ_NUM) /* Mask Pulse-Width Modulator int. */
  233. #define IMR_MINT0 (1 << INT0_IRQ_NUM) /* Mask External INT0 */
  234. #define IMR_MINT1 (1 << INT1_IRQ_NUM) /* Mask External INT1 */
  235. #define IMR_MINT2 (1 << INT2_IRQ_NUM) /* Mask External INT2 */
  236. #define IMR_MINT3 (1 << INT3_IRQ_NUM) /* Mask External INT3 */
  237. #define IMR_MIRQ1 (1 << IRQ1_IRQ_NUM) /* Mask IRQ1 */
  238. #define IMR_MIRQ2 (1 << IRQ2_IRQ_NUM) /* Mask IRQ2 */
  239. #define IMR_MIRQ3 (1 << IRQ3_IRQ_NUM) /* Mask IRQ3 */
  240. #define IMR_MIRQ6 (1 << IRQ6_IRQ_NUM) /* Mask IRQ6 */
  241. #define IMR_MIRQ5 (1 << IRQ5_IRQ_NUM) /* Mask IRQ5 */
  242. #define IMR_MSAM (1 << SAM_IRQ_NUM) /* Mask Sampling Timer for RTC */
  243. #define IMR_MEMIQ (1 << EMIQ_IRQ_NUM) /* Mask Emulator Interrupt */
  244. /* '328-compatible definitions */
  245. #define IMR_MSPIM IMR_MSPI
  246. #define IMR_MTMR1 IMR_MTMR
  247. /*
  248. * Interrupt Status Register
  249. */
  250. #define ISR_ADDR 0xfffff30c
  251. #define ISR LONG_REF(ISR_ADDR)
  252. #define ISR_SPI (1 << SPI_IRQ_NUM) /* SPI interrupt */
  253. #define ISR_TMR (1 << TMR_IRQ_NUM) /* Timer interrupt */
  254. #define ISR_UART (1 << UART_IRQ_NUM) /* UART interrupt */
  255. #define ISR_WDT (1 << WDT_IRQ_NUM) /* Watchdog Timer interrupt */
  256. #define ISR_RTC (1 << RTC_IRQ_NUM) /* RTC interrupt */
  257. #define ISR_KB (1 << KB_IRQ_NUM) /* Keyboard Interrupt */
  258. #define ISR_PWM (1 << PWM_IRQ_NUM) /* Pulse-Width Modulator interrupt */
  259. #define ISR_INT0 (1 << INT0_IRQ_NUM) /* External INT0 */
  260. #define ISR_INT1 (1 << INT1_IRQ_NUM) /* External INT1 */
  261. #define ISR_INT2 (1 << INT2_IRQ_NUM) /* External INT2 */
  262. #define ISR_INT3 (1 << INT3_IRQ_NUM) /* External INT3 */
  263. #define ISR_IRQ1 (1 << IRQ1_IRQ_NUM) /* IRQ1 */
  264. #define ISR_IRQ2 (1 << IRQ2_IRQ_NUM) /* IRQ2 */
  265. #define ISR_IRQ3 (1 << IRQ3_IRQ_NUM) /* IRQ3 */
  266. #define ISR_IRQ6 (1 << IRQ6_IRQ_NUM) /* IRQ6 */
  267. #define ISR_IRQ5 (1 << IRQ5_IRQ_NUM) /* IRQ5 */
  268. #define ISR_SAM (1 << SAM_IRQ_NUM) /* Sampling Timer for RTC */
  269. #define ISR_EMIQ (1 << EMIQ_IRQ_NUM) /* Emulator Interrupt */
  270. /* '328-compatible definitions */
  271. #define ISR_SPIM ISR_SPI
  272. #define ISR_TMR1 ISR_TMR
  273. /*
  274. * Interrupt Pending Register
  275. */
  276. #define IPR_ADDR 0xfffff30c
  277. #define IPR LONG_REF(IPR_ADDR)
  278. #define IPR_SPI (1 << SPI_IRQ_NUM) /* SPI interrupt */
  279. #define IPR_TMR (1 << TMR_IRQ_NUM) /* Timer interrupt */
  280. #define IPR_UART (1 << UART_IRQ_NUM) /* UART interrupt */
  281. #define IPR_WDT (1 << WDT_IRQ_NUM) /* Watchdog Timer interrupt */
  282. #define IPR_RTC (1 << RTC_IRQ_NUM) /* RTC interrupt */
  283. #define IPR_KB (1 << KB_IRQ_NUM) /* Keyboard Interrupt */
  284. #define IPR_PWM (1 << PWM_IRQ_NUM) /* Pulse-Width Modulator interrupt */
  285. #define IPR_INT0 (1 << INT0_IRQ_NUM) /* External INT0 */
  286. #define IPR_INT1 (1 << INT1_IRQ_NUM) /* External INT1 */
  287. #define IPR_INT2 (1 << INT2_IRQ_NUM) /* External INT2 */
  288. #define IPR_INT3 (1 << INT3_IRQ_NUM) /* External INT3 */
  289. #define IPR_IRQ1 (1 << IRQ1_IRQ_NUM) /* IRQ1 */
  290. #define IPR_IRQ2 (1 << IRQ2_IRQ_NUM) /* IRQ2 */
  291. #define IPR_IRQ3 (1 << IRQ3_IRQ_NUM) /* IRQ3 */
  292. #define IPR_IRQ6 (1 << IRQ6_IRQ_NUM) /* IRQ6 */
  293. #define IPR_IRQ5 (1 << IRQ5_IRQ_NUM) /* IRQ5 */
  294. #define IPR_SAM (1 << SAM_IRQ_NUM) /* Sampling Timer for RTC */
  295. #define IPR_EMIQ (1 << EMIQ_IRQ_NUM) /* Emulator Interrupt */
  296. /* '328-compatible definitions */
  297. #define IPR_SPIM IPR_SPI
  298. #define IPR_TMR1 IPR_TMR
  299. /**********
  300. *
  301. * 0xFFFFF4xx -- Parallel Ports
  302. *
  303. **********/
  304. /*
  305. * Port A