calculationOfAverageTemperature.h 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195
  1. /*
  2. * AM33XX Power Management register bits
  3. *
  4. * This file is automatically generated from the AM33XX hardware databases.
  5. * Vaibhav Hiremath <hvaibhav@ti.com>
  6. *
  7. * Copyright (C) 2011-2012 Texas Instruments Incorporated - http://www.ti.com/
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation version 2.
  12. *
  13. * This program is distributed "as is" WITHOUT ANY WARRANTY of any
  14. * kind, whether express or implied; without even the implied warranty
  15. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #ifndef __ARCH_ARM_MACH_OMAP2_CM_REGBITS_33XX_H
  19. #define __ARCH_ARM_MACH_OMAP2_CM_REGBITS_33XX_H
  20. /*
  21. * Used by CM_AUTOIDLE_DPLL_CORE, CM_AUTOIDLE_DPLL_DDR, CM_AUTOIDLE_DPLL_DISP,
  22. * CM_AUTOIDLE_DPLL_MPU, CM_AUTOIDLE_DPLL_PER
  23. */
  24. #define AM33XX_AUTO_DPLL_MODE_SHIFT 0
  25. #define AM33XX_AUTO_DPLL_MODE_WIDTH 3
  26. #define AM33XX_AUTO_DPLL_MODE_MASK (0x7 << 0)
  27. /* Used by CM_WKUP_CLKSTCTRL */
  28. #define AM33XX_CLKACTIVITY_ADC_FCLK_SHIFT 14
  29. #define AM33XX_CLKACTIVITY_ADC_FCLK_WIDTH 1
  30. #define AM33XX_CLKACTIVITY_ADC_FCLK_MASK (1 << 16)
  31. /* Used by CM_PER_L4LS_CLKSTCTRL */
  32. #define AM33XX_CLKACTIVITY_CAN_CLK_SHIFT 11
  33. #define AM33XX_CLKACTIVITY_CAN_CLK_WIDTH 1
  34. #define AM33XX_CLKACTIVITY_CAN_CLK_MASK (1 << 11)
  35. /* Used by CM_PER_CLK_24MHZ_CLKSTCTRL */
  36. #define AM33XX_CLKACTIVITY_CLK_24MHZ_GCLK_SHIFT 4
  37. #define AM33XX_CLKACTIVITY_CLK_24MHZ_GCLK_WIDTH 1
  38. #define AM33XX_CLKACTIVITY_CLK_24MHZ_GCLK_MASK (1 << 4)
  39. /* Used by CM_PER_CPSW_CLKSTCTRL */
  40. #define AM33XX_CLKACTIVITY_CPSW_125MHZ_GCLK_SHIFT 4
  41. #define AM33XX_CLKACTIVITY_CPSW_125MHZ_GCLK_WIDTH 1
  42. #define AM33XX_CLKACTIVITY_CPSW_125MHZ_GCLK_MASK (1 << 4)
  43. /* Used by CM_PER_L4HS_CLKSTCTRL */
  44. #define AM33XX_CLKACTIVITY_CPSW_250MHZ_GCLK_SHIFT 4
  45. #define AM33XX_CLKACTIVITY_CPSW_250MHZ_GCLK_WIDTH 1
  46. #define AM33XX_CLKACTIVITY_CPSW_250MHZ_GCLK_MASK (1 << 4)
  47. /* Used by CM_PER_L4HS_CLKSTCTRL */
  48. #define AM33XX_CLKACTIVITY_CPSW_50MHZ_GCLK_SHIFT 5
  49. #define AM33XX_CLKACTIVITY_CPSW_50MHZ_GCLK_WIDTH 1
  50. #define AM33XX_CLKACTIVITY_CPSW_50MHZ_GCLK_MASK (1 << 5)
  51. /* Used by CM_PER_L4HS_CLKSTCTRL */
  52. #define AM33XX_CLKACTIVITY_CPSW_5MHZ_GCLK_SHIFT 6
  53. #define AM33XX_CLKACTIVITY_CPSW_5MHZ_GCLK_WIDTH 1
  54. #define AM33XX_CLKACTIVITY_CPSW_5MHZ_GCLK_MASK (1 << 6)
  55. /* Used by CM_PER_L3_CLKSTCTRL */
  56. #define AM33XX_CLKACTIVITY_CPTS_RFT_GCLK_SHIFT 6
  57. #define AM33XX_CLKACTIVITY_CPTS_RFT_GCLK_WIDTH 1
  58. #define AM33XX_CLKACTIVITY_CPTS_RFT_GCLK_MASK (1 << 6)
  59. /* Used by CM_CEFUSE_CLKSTCTRL */
  60. #define AM33XX_CLKACTIVITY_CUST_EFUSE_SYS_CLK_SHIFT 9
  61. #define AM33XX_CLKACTIVITY_CUST_EFUSE_SYS_CLK_WIDTH 1
  62. #define AM33XX_CLKACTIVITY_CUST_EFUSE_SYS_CLK_MASK (1 << 9)
  63. /* Used by CM_L3_AON_CLKSTCTRL */
  64. #define AM33XX_CLKACTIVITY_DBGSYSCLK_SHIFT 2
  65. #define AM33XX_CLKACTIVITY_DBGSYSCLK_WIDTH 1
  66. #define AM33XX_CLKACTIVITY_DBGSYSCLK_MASK (1 << 2)
  67. /* Used by CM_L3_AON_CLKSTCTRL */
  68. #define AM33XX_CLKACTIVITY_DEBUG_CLKA_SHIFT 4
  69. #define AM33XX_CLKACTIVITY_DEBUG_CLKA_WIDTH 1
  70. #define AM33XX_CLKACTIVITY_DEBUG_CLKA_MASK (1 << 4)
  71. /* Used by CM_PER_L3_CLKSTCTRL */
  72. #define AM33XX_CLKACTIVITY_EMIF_GCLK_SHIFT 2
  73. #define AM33XX_CLKACTIVITY_EMIF_GCLK_WIDTH 1
  74. #define AM33XX_CLKACTIVITY_EMIF_GCLK_MASK (1 << 2)
  75. /* Used by CM_GFX_L3_CLKSTCTRL */
  76. #define AM33XX_CLKACTIVITY_GFX_FCLK_SHIFT 9
  77. #define AM33XX_CLKACTIVITY_GFX_FCLK_WIDTH 1
  78. #define AM33XX_CLKACTIVITY_GFX_FCLK_MASK (1 << 9)
  79. /* Used by CM_GFX_L3_CLKSTCTRL */
  80. #define AM33XX_CLKACTIVITY_GFX_L3_GCLK_SHIFT 8
  81. #define AM33XX_CLKACTIVITY_GFX_L3_GCLK_WIDTH 1
  82. #define AM33XX_CLKACTIVITY_GFX_L3_GCLK_MASK (1 << 8)
  83. /* Used by CM_WKUP_CLKSTCTRL */
  84. #define AM33XX_CLKACTIVITY_GPIO0_GDBCLK_SHIFT 8
  85. #define AM33XX_CLKACTIVITY_GPIO0_GDBCLK_WIDTH 1
  86. #define AM33XX_CLKACTIVITY_GPIO0_GDBCLK_MASK (1 << 8)
  87. /* Used by CM_PER_L4LS_CLKSTCTRL */
  88. #define AM33XX_CLKACTIVITY_GPIO_1_GDBCLK_SHIFT 19
  89. #define AM33XX_CLKACTIVITY_GPIO_1_GDBCLK_WIDTH 1
  90. #define AM33XX_CLKACTIVITY_GPIO_1_GDBCLK_MASK (1 << 19)
  91. /* Used by CM_PER_L4LS_CLKSTCTRL */
  92. #define AM33XX_CLKACTIVITY_GPIO_2_GDBCLK_SHIFT 20
  93. #define AM33XX_CLKACTIVITY_GPIO_2_GDBCLK_WIDTH 1
  94. #define AM33XX_CLKACTIVITY_GPIO_2_GDBCLK_MASK (1 << 20)
  95. /* Used by CM_PER_L4LS_CLKSTCTRL */
  96. #define AM33XX_CLKACTIVITY_GPIO_3_GDBCLK_SHIFT 21
  97. #define AM33XX_CLKACTIVITY_GPIO_3_GDBCLK_WIDTH 1
  98. #define AM33XX_CLKACTIVITY_GPIO_3_GDBCLK_MASK (1 << 21)
  99. /* Used by CM_PER_L4LS_CLKSTCTRL */
  100. #define AM33XX_CLKACTIVITY_GPIO_4_GDBCLK_SHIFT 22
  101. #define AM33XX_CLKACTIVITY_GPIO_4_GDBCLK_WIDTH 1
  102. #define AM33XX_CLKACTIVITY_GPIO_4_GDBCLK_MASK (1 << 22)
  103. /* Used by CM_PER_L4LS_CLKSTCTRL */
  104. #define AM33XX_CLKACTIVITY_GPIO_5_GDBCLK_SHIFT 26
  105. #define AM33XX_CLKACTIVITY_GPIO_5_GDBCLK_WIDTH 1
  106. #define AM33XX_CLKACTIVITY_GPIO_5_GDBCLK_MASK (1 << 26)
  107. /* Used by CM_PER_L4LS_CLKSTCTRL */
  108. #define AM33XX_CLKACTIVITY_GPIO_6_GDBCLK_SHIFT 18
  109. #define AM33XX_CLKACTIVITY_GPIO_6_GDBCLK_WIDTH 1
  110. #define AM33XX_CLKACTIVITY_GPIO_6_GDBCLK_MASK (1 << 18)
  111. /* Used by CM_WKUP_CLKSTCTRL */
  112. #define AM33XX_CLKACTIVITY_I2C0_GFCLK_SHIFT 11
  113. #define AM33XX_CLKACTIVITY_I2C0_GFCLK_WIDTH 1
  114. #define AM33XX_CLKACTIVITY_I2C0_GFCLK_MASK (1 << 11)
  115. /* Used by CM_PER_L4LS_CLKSTCTRL */
  116. #define AM33XX_CLKACTIVITY_I2C_FCLK_SHIFT 24
  117. #define AM33XX_CLKACTIVITY_I2C_FCLK_WIDTH 1
  118. #define AM33XX_CLKACTIVITY_I2C_FCLK_MASK (1 << 24)
  119. /* Used by CM_PER_PRUSS_CLKSTCTRL */
  120. #define AM33XX_CLKACTIVITY_PRUSS_IEP_GCLK_SHIFT 5
  121. #define AM33XX_CLKACTIVITY_PRUSS_IEP_GCLK_WIDTH 1
  122. #define AM33XX_CLKACTIVITY_PRUSS_IEP_GCLK_MASK (1 << 5)
  123. /* Used by CM_PER_PRUSS_CLKSTCTRL */
  124. #define AM33XX_CLKACTIVITY_PRUSS_OCP_GCLK_SHIFT 4
  125. #define AM33XX_CLKACTIVITY_PRUSS_OCP_GCLK_WIDTH 1
  126. #define AM33XX_CLKACTIVITY_PRUSS_OCP_GCLK_MASK (1 << 4)
  127. /* Used by CM_PER_PRUSS_CLKSTCTRL */
  128. #define AM33XX_CLKACTIVITY_PRUSS_UART_GCLK_SHIFT 6
  129. #define AM33XX_CLKACTIVITY_PRUSS_UART_GCLK_WIDTH 1
  130. #define AM33XX_CLKACTIVITY_PRUSS_UART_GCLK_MASK (1 << 6)
  131. /* Used by CM_PER_L3S_CLKSTCTRL */
  132. #define AM33XX_CLKACTIVITY_L3S_GCLK_SHIFT 3
  133. #define AM33XX_CLKACTIVITY_L3S_GCLK_WIDTH 1
  134. #define AM33XX_CLKACTIVITY_L3S_GCLK_MASK (1 << 3)
  135. /* Used by CM_L3_AON_CLKSTCTRL */
  136. #define AM33XX_CLKACTIVITY_L3_AON_GCLK_SHIFT 3
  137. #define AM33XX_CLKACTIVITY_L3_AON_GCLK_WIDTH 1
  138. #define AM33XX_CLKACTIVITY_L3_AON_GCLK_MASK (1 << 3)
  139. /* Used by CM_PER_L3_CLKSTCTRL */
  140. #define AM33XX_CLKACTIVITY_L3_GCLK_SHIFT 4
  141. #define AM33XX_CLKACTIVITY_L3_GCLK_WIDTH 1
  142. #define AM33XX_CLKACTIVITY_L3_GCLK_MASK (1 << 4)
  143. /* Used by CM_PER_L4FW_CLKSTCTRL */
  144. #define AM33XX_CLKACTIVITY_L4FW_GCLK_SHIFT 8
  145. #define AM33XX_CLKACTIVITY_L4FW_GCLK_WIDTH 1
  146. #define AM33XX_CLKACTIVITY_L4FW_GCLK_MASK (1 << 8)
  147. /* Used by CM_PER_L4HS_CLKSTCTRL */
  148. #define AM33XX_CLKACTIVITY_L4HS_GCLK_SHIFT 3
  149. #define AM33XX_CLKACTIVITY_L4HS_GCLK_WIDTH 1
  150. #define AM33XX_CLKACTIVITY_L4HS_GCLK_MASK (1 << 3)
  151. /* Used by CM_PER_L4LS_CLKSTCTRL */
  152. #define AM33XX_CLKACTIVITY_L4LS_GCLK_SHIFT 8
  153. #define AM33XX_CLKACTIVITY_L4LS_GCLK_WIDTH 1
  154. #define AM33XX_CLKACTIVITY_L4LS_GCLK_MASK (1 << 8)
  155. /* Used by CM_GFX_L4LS_GFX_CLKSTCTRL__1 */
  156. #define AM33XX_CLKACTIVITY_L4LS_GFX_GCLK_SHIFT 8
  157. #define AM33XX_CLKACTIVITY_L4LS_GFX_GCLK_WIDTH 1
  158. #define AM33XX_CLKACTIVITY_L4LS_GFX_GCLK_MASK (1 << 8)