realizationOfDataCalculation.h 100 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649
  1. /*
  2. * Copyright 2007-2010 Analog Devices Inc.
  3. *
  4. * Licensed under the GPL-2 or later.
  5. */
  6. #ifndef _CDEF_BF54X_H
  7. #define _CDEF_BF54X_H
  8. /* ************************************************************** */
  9. /* SYSTEM & MMR ADDRESS DEFINITIONS COMMON TO ALL ADSP-BF54x */
  10. /* ************************************************************** */
  11. /* PLL Registers */
  12. #define bfin_read_PLL_CTL() bfin_read16(PLL_CTL)
  13. #define bfin_read_PLL_DIV() bfin_read16(PLL_DIV)
  14. #define bfin_write_PLL_DIV(val) bfin_write16(PLL_DIV, val)
  15. #define bfin_read_VR_CTL() bfin_read16(VR_CTL)
  16. #define bfin_read_PLL_STAT() bfin_read16(PLL_STAT)
  17. #define bfin_write_PLL_STAT(val) bfin_write16(PLL_STAT, val)
  18. #define bfin_read_PLL_LOCKCNT() bfin_read16(PLL_LOCKCNT)
  19. #define bfin_write_PLL_LOCKCNT(val) bfin_write16(PLL_LOCKCNT, val)
  20. /* Debug/MP/Emulation Registers (0xFFC00014 - 0xFFC00014) */
  21. #define bfin_read_CHIPID() bfin_read32(CHIPID)
  22. #define bfin_write_CHIPID(val) bfin_write32(CHIPID, val)
  23. /* System Reset and Interrubfin_read_()t Controller (0xFFC00100 - 0xFFC00104) */
  24. #define bfin_read_SWRST() bfin_read16(SWRST)
  25. #define bfin_write_SWRST(val) bfin_write16(SWRST, val)
  26. #define bfin_read_SYSCR() bfin_read16(SYSCR)
  27. #define bfin_write_SYSCR(val) bfin_write16(SYSCR, val)
  28. /* SIC Registers */
  29. #define bfin_read_SIC_RVECT() bfin_read32(SIC_RVECT)
  30. #define bfin_write_SIC_RVECT(val) bfin_write32(SIC_RVECT, val)
  31. #define bfin_read_SIC_IMASK0() bfin_read32(SIC_IMASK0)
  32. #define bfin_write_SIC_IMASK0(val) bfin_write32(SIC_IMASK0, val)
  33. #define bfin_read_SIC_IMASK1() bfin_read32(SIC_IMASK1)
  34. #define bfin_write_SIC_IMASK1(val) bfin_write32(SIC_IMASK1, val)
  35. #define bfin_read_SIC_IMASK2() bfin_read32(SIC_IMASK2)
  36. #define bfin_write_SIC_IMASK2(val) bfin_write32(SIC_IMASK2, val)
  37. #define bfin_read_SIC_IMASK(x) bfin_read32(SIC_IMASK0 + (x << 2))
  38. #define bfin_write_SIC_IMASK(x, val) bfin_write32((SIC_IMASK0 + (x << 2)), val)
  39. #define bfin_read_SIC_ISR0() bfin_read32(SIC_ISR0)
  40. #define bfin_write_SIC_ISR0(val) bfin_write32(SIC_ISR0, val)
  41. #define bfin_read_SIC_ISR1() bfin_read32(SIC_ISR1)
  42. #define bfin_write_SIC_ISR1(val) bfin_write32(SIC_ISR1, val)
  43. #define bfin_read_SIC_ISR2() bfin_read32(SIC_ISR2)
  44. #define bfin_write_SIC_ISR2(val) bfin_write32(SIC_ISR2, val)
  45. #define bfin_read_SIC_ISR(x) bfin_read32(SIC_ISR0 + (x << 2))
  46. #define bfin_write_SIC_ISR(x, val) bfin_write32((SIC_ISR0 + (x << 2)), val)
  47. #define bfin_read_SIC_IWR0() bfin_read32(SIC_IWR0)
  48. #define bfin_write_SIC_IWR0(val) bfin_write32(SIC_IWR0, val)
  49. #define bfin_read_SIC_IWR1() bfin_read32(SIC_IWR1)
  50. #define bfin_write_SIC_IWR1(val) bfin_write32(SIC_IWR1, val)
  51. #define bfin_read_SIC_IWR2() bfin_read32(SIC_IWR2)
  52. #define bfin_write_SIC_IWR2(val) bfin_write32(SIC_IWR2, val)
  53. #define bfin_read_SIC_IAR0() bfin_read32(SIC_IAR0)
  54. #define bfin_write_SIC_IAR0(val) bfin_write32(SIC_IAR0, val)
  55. #define bfin_read_SIC_IAR1() bfin_read32(SIC_IAR1)
  56. #define bfin_write_SIC_IAR1(val) bfin_write32(SIC_IAR1, val)
  57. #define bfin_read_SIC_IAR2() bfin_read32(SIC_IAR2)
  58. #define bfin_write_SIC_IAR2(val) bfin_write32(SIC_IAR2, val)
  59. #define bfin_read_SIC_IAR3() bfin_read32(SIC_IAR3)
  60. #define bfin_write_SIC_IAR3(val) bfin_write32(SIC_IAR3, val)
  61. #define bfin_read_SIC_IAR4() bfin_read32(SIC_IAR4)
  62. #define bfin_write_SIC_IAR4(val) bfin_write32(SIC_IAR4, val)
  63. #define bfin_read_SIC_IAR5() bfin_read32(SIC_IAR5)
  64. #define bfin_write_SIC_IAR5(val) bfin_write32(SIC_IAR5, val)
  65. #define bfin_read_SIC_IAR6() bfin_read32(SIC_IAR6)
  66. #define bfin_write_SIC_IAR6(val) bfin_write32(SIC_IAR6, val)
  67. #define bfin_read_SIC_IAR7() bfin_read32(SIC_IAR7)
  68. #define bfin_write_SIC_IAR7(val) bfin_write32(SIC_IAR7, val)
  69. #define bfin_read_SIC_IAR8() bfin_read32(SIC_IAR8)
  70. #define bfin_write_SIC_IAR8(val) bfin_write32(SIC_IAR8, val)
  71. #define bfin_read_SIC_IAR9() bfin_read32(SIC_IAR9)
  72. #define bfin_write_SIC_IAR9(val) bfin_write32(SIC_IAR9, val)
  73. #define bfin_read_SIC_IAR10() bfin_read32(SIC_IAR10)
  74. #define bfin_write_SIC_IAR10(val) bfin_write32(SIC_IAR10, val)
  75. #define bfin_read_SIC_IAR11() bfin_read32(SIC_IAR11)
  76. #define bfin_write_SIC_IAR11(val) bfin_write32(SIC_IAR11, val)
  77. /* Watchdog Timer Registers */
  78. #define bfin_read_WDOG_CTL() bfin_read16(WDOG_CTL)
  79. #define bfin_write_WDOG_CTL(val) bfin_write16(WDOG_CTL, val)
  80. #define bfin_read_WDOG_CNT() bfin_read32(WDOG_CNT)
  81. #define bfin_write_WDOG_CNT(val) bfin_write32(WDOG_CNT, val)
  82. #define bfin_read_WDOG_STAT() bfin_read32(WDOG_STAT)
  83. #define bfin_write_WDOG_STAT(val) bfin_write32(WDOG_STAT, val)
  84. /* RTC Registers */
  85. #define bfin_read_RTC_STAT() bfin_read32(RTC_STAT)
  86. #define bfin_write_RTC_STAT(val) bfin_write32(RTC_STAT, val)
  87. #define bfin_read_RTC_ICTL() bfin_read16(RTC_ICTL)
  88. #define bfin_write_RTC_ICTL(val) bfin_write16(RTC_ICTL, val)
  89. #define bfin_read_RTC_ISTAT() bfin_read16(RTC_ISTAT)
  90. #define bfin_write_RTC_ISTAT(val) bfin_write16(RTC_ISTAT, val)
  91. #define bfin_read_RTC_SWCNT() bfin_read16(RTC_SWCNT)
  92. #define bfin_write_RTC_SWCNT(val) bfin_write16(RTC_SWCNT, val)
  93. #define bfin_read_RTC_ALARM() bfin_read32(RTC_ALARM)
  94. #define bfin_write_RTC_ALARM(val) bfin_write32(RTC_ALARM, val)
  95. #define bfin_read_RTC_PREN() bfin_read16(RTC_PREN)
  96. #define bfin_write_RTC_PREN(val) bfin_write16(RTC_PREN, val)
  97. /* UART0 Registers */
  98. #define bfin_read_UART0_DLL() bfin_read16(UART0_DLL)
  99. #define bfin_write_UART0_DLL(val) bfin_write16(UART0_DLL, val)
  100. #define bfin_read_UART0_DLH() bfin_read16(UART0_DLH)
  101. #define bfin_write_UART0_DLH(val) bfin_write16(UART0_DLH, val)
  102. #define bfin_read_UART0_GCTL() bfin_read16(UART0_GCTL)
  103. #define bfin_write_UART0_GCTL(val) bfin_write16(UART0_GCTL, val)
  104. #define bfin_read_UART0_LCR() bfin_read16(UART0_LCR)
  105. #define bfin_write_UART0_LCR(val) bfin_write16(UART0_LCR, val)
  106. #define bfin_read_UART0_MCR() bfin_read16(UART0_MCR)
  107. #define bfin_write_UART0_MCR(val) bfin_write16(UART0_MCR, val)
  108. #define bfin_read_UART0_LSR() bfin_read16(UART0_LSR)
  109. #define bfin_write_UART0_LSR(val) bfin_write16(UART0_LSR, val)
  110. #define bfin_read_UART0_MSR() bfin_read16(UART0_MSR)
  111. #define bfin_write_UART0_MSR(val) bfin_write16(UART0_MSR, val)
  112. #define bfin_read_UART0_SCR() bfin_read16(UART0_SCR)
  113. #define bfin_write_UART0_SCR(val) bfin_write16(UART0_SCR, val)
  114. #define bfin_read_UART0_IER_SET() bfin_read16(UART0_IER_SET)
  115. #define bfin_write_UART0_IER_SET(val) bfin_write16(UART0_IER_SET, val)
  116. #define bfin_read_UART0_IER_CLEAR() bfin_read16(UART0_IER_CLEAR)
  117. #define bfin_write_UART0_IER_CLEAR(val) bfin_write16(UART0_IER_CLEAR, val)
  118. #define bfin_read_UART0_THR() bfin_read16(UART0_THR)
  119. #define bfin_write_UART0_THR(val) bfin_write16(UART0_THR, val)
  120. #define bfin_read_UART0_RBR() bfin_read16(UART0_RBR)
  121. #define bfin_write_UART0_RBR(val) bfin_write16(UART0_RBR, val)
  122. /* SPI0 Registers */
  123. #define bfin_read_SPI0_CTL() bfin_read16(SPI0_CTL)
  124. #define bfin_write_SPI0_CTL(val) bfin_write16(SPI0_CTL, val)
  125. #define bfin_read_SPI0_FLG() bfin_read16(SPI0_FLG)
  126. #define bfin_write_SPI0_FLG(val) bfin_write16(SPI0_FLG, val)
  127. #define bfin_read_SPI0_STAT() bfin_read16(SPI0_STAT)
  128. #define bfin_write_SPI0_STAT(val) bfin_write16(SPI0_STAT, val)
  129. #define bfin_read_SPI0_TDBR() bfin_read16(SPI0_TDBR)
  130. #define bfin_write_SPI0_TDBR(val) bfin_write16(SPI0_TDBR, val)
  131. #define bfin_read_SPI0_RDBR() bfin_read16(SPI0_RDBR)
  132. #define bfin_write_SPI0_RDBR(val) bfin_write16(SPI0_RDBR, val)
  133. #define bfin_read_SPI0_BAUD() bfin_read16(SPI0_BAUD)
  134. #define bfin_write_SPI0_BAUD(val) bfin_write16(SPI0_BAUD, val)
  135. #define bfin_read_SPI0_SHADOW() bfin_read16(SPI0_SHADOW)
  136. #define bfin_write_SPI0_SHADOW(val) bfin_write16(SPI0_SHADOW, val)
  137. /* Timer Groubfin_read_() of 3 registers are not defined in the shared file because they are not available on the ADSP-BF542 processor */
  138. /* Two Wire Interface Registers (TWI0) */
  139. /* SPORT0 is not defined in the shared file because it is not available on the ADSP-BF542 and ADSP-BF544 bfin_read_()rocessors */
  140. /* SPORT1 Registers */
  141. #define bfin_read_SPORT1_TCR1() bfin_read16(SPORT1_TCR1)
  142. #define bfin_write_SPORT1_TCR1(val) bfin_write16(SPORT1_TCR1, val)
  143. #define bfin_read_SPORT1_TCR2() bfin_read16(SPORT1_TCR2)
  144. #define bfin_write_SPORT1_TCR2(val) bfin_write16(SPORT1_TCR2, val)
  145. #define bfin_read_SPORT1_TCLKDIV() bfin_read16(SPORT1_TCLKDIV)
  146. #define bfin_write_SPORT1_TCLKDIV(val) bfin_write16(SPORT1_TCLKDIV, val)
  147. #define bfin_read_SPORT1_TFSDIV() bfin_read16(SPORT1_TFSDIV)
  148. #define bfin_write_SPORT1_TFSDIV(val) bfin_write16(SPORT1_TFSDIV, val)
  149. #define bfin_read_SPORT1_TX() bfin_read32(SPORT1_TX)
  150. #define bfin_write_SPORT1_TX(val) bfin_write32(SPORT1_TX, val)
  151. #define bfin_read_SPORT1_RX() bfin_read32(SPORT1_RX)
  152. #define bfin_write_SPORT1_RX(val) bfin_write32(SPORT1_RX, val)
  153. #define bfin_read_SPORT1_RCR1() bfin_read16(SPORT1_RCR1)
  154. #define bfin_write_SPORT1_RCR1(val) bfin_write16(SPORT1_RCR1, val)
  155. #define bfin_read_SPORT1_RCR2() bfin_read16(SPORT1_RCR2)
  156. #define bfin_write_SPORT1_RCR2(val) bfin_write16(SPORT1_RCR2, val)
  157. #define bfin_read_SPORT1_RCLKDIV() bfin_read16(SPORT1_RCLKDIV)
  158. #define bfin_write_SPORT1_RCLKDIV(val) bfin_write16(SPORT1_RCLKDIV, val)
  159. #define bfin_read_SPORT1_RFSDIV() bfin_read16(SPORT1_RFSDIV)
  160. #define bfin_write_SPORT1_RFSDIV(val) bfin_write16(SPORT1_RFSDIV, val)
  161. #define bfin_read_SPORT1_STAT() bfin_read16(SPORT1_STAT)
  162. #define bfin_write_SPORT1_STAT(val) bfin_write16(SPORT1_STAT, val)
  163. #define bfin_read_SPORT1_CHNL() bfin_read16(SPORT1_CHNL)
  164. #define bfin_write_SPORT1_CHNL(val) bfin_write16(SPORT1_CHNL, val)
  165. #define bfin_read_SPORT1_MCMC1() bfin_read16(SPORT1_MCMC1)
  166. #define bfin_write_SPORT1_MCMC1(val) bfin_write16(SPORT1_MCMC1, val)
  167. #define bfin_read_SPORT1_MCMC2() bfin_read16(SPORT1_MCMC2)
  168. #define bfin_write_SPORT1_MCMC2(val) bfin_write16(SPORT1_MCMC2, val)
  169. #define bfin_read_SPORT1_MTCS0() bfin_read32(SPORT1_MTCS0)
  170. #define bfin_write_SPORT1_MTCS0(val) bfin_write32(SPORT1_MTCS0, val)
  171. #define bfin_read_SPORT1_MTCS1() bfin_read32(SPORT1_MTCS1)
  172. #define bfin_write_SPORT1_MTCS1(val) bfin_write32(SPORT1_MTCS1, val)
  173. #define bfin_read_SPORT1_MTCS2() bfin_read32(SPORT1_MTCS2)
  174. #define bfin_write_SPORT1_MTCS2(val) bfin_write32(SPORT1_MTCS2, val)
  175. #define bfin_read_SPORT1_MTCS3() bfin_read32(SPORT1_MTCS3)
  176. #define bfin_write_SPORT1_MTCS3(val) bfin_write32(SPORT1_MTCS3, val)
  177. #define bfin_read_SPORT1_MRCS0() bfin_read32(SPORT1_MRCS0)
  178. #define bfin_write_SPORT1_MRCS0(val) bfin_write32(SPORT1_MRCS0, val)
  179. #define bfin_read_SPORT1_MRCS1() bfin_read32(SPORT1_MRCS1)
  180. #define bfin_write_SPORT1_MRCS1(val) bfin_write32(SPORT1_MRCS1, val)
  181. #define bfin_read_SPORT1_MRCS2() bfin_read32(SPORT1_MRCS2)
  182. #define bfin_write_SPORT1_MRCS2(val) bfin_write32(SPORT1_MRCS2, val)
  183. #define bfin_read_SPORT1_MRCS3() bfin_read32(SPORT1_MRCS3)
  184. #define bfin_write_SPORT1_MRCS3(val) bfin_write32(SPORT1_MRCS3, val)
  185. /* Asynchronous Memory Control Registers */
  186. #define bfin_read_EBIU_AMGCTL() bfin_read16(EBIU_AMGCTL)
  187. #define bfin_write_EBIU_AMGCTL(val) bfin_write16(EBIU_AMGCTL, val)
  188. #define bfin_read_EBIU_AMBCTL0() bfin_read32(EBIU_AMBCTL0)
  189. #define bfin_write_EBIU_AMBCTL0(val) bfin_write32(EBIU_AMBCTL0, val)
  190. #define bfin_read_EBIU_AMBCTL1() bfin_read32(EBIU_AMBCTL1)
  191. #define bfin_write_EBIU_AMBCTL1(val) bfin_write32(EBIU_AMBCTL1, val)
  192. #define bfin_read_EBIU_MBSCTL() bfin_read16(EBIU_MBSCTL)
  193. #define bfin_write_EBIU_MBSCTL(val) bfin_write16(EBIU_MBSCTL, val)
  194. #define bfin_read_EBIU_ARBSTAT() bfin_read32(EBIU_ARBSTAT)
  195. #define bfin_write_EBIU_ARBSTAT(val) bfin_write32(EBIU_ARBSTAT, val)
  196. #define bfin_read_EBIU_MODE() bfin_read32(EBIU_MODE)
  197. #define bfin_write_EBIU_MODE(val) bfin_write32(EBIU_MODE, val)
  198. #define bfin_read_EBIU_FCTL() bfin_read16(EBIU_FCTL)
  199. #define bfin_write_EBIU_FCTL(val) bfin_write16(EBIU_FCTL, val)
  200. /* DDR Memory Control Registers */
  201. #define bfin_read_EBIU_DDRCTL0() bfin_read32(EBIU_DDRCTL0)
  202. #define bfin_write_EBIU_DDRCTL0(val) bfin_write32(EBIU_DDRCTL0, val)
  203. #define bfin_read_EBIU_DDRCTL1() bfin_read32(EBIU_DDRCTL1)
  204. #define bfin_write_EBIU_DDRCTL1(val) bfin_write32(EBIU_DDRCTL1, val)
  205. #define bfin_read_EBIU_DDRCTL2() bfin_read32(EBIU_DDRCTL2)
  206. #define bfin_write_EBIU_DDRCTL2(val) bfin_write32(EBIU_DDRCTL2, val)
  207. #define bfin_read_EBIU_DDRCTL3() bfin_read32(EBIU_DDRCTL3)
  208. #define bfin_write_EBIU_DDRCTL3(val) bfin_write32(EBIU_DDRCTL3, val)
  209. #define bfin_read_EBIU_DDRQUE() bfin_read32(EBIU_DDRQUE)
  210. #define bfin_write_EBIU_DDRQUE(val) bfin_write32(EBIU_DDRQUE, val)
  211. #define bfin_read_EBIU_ERRADD() bfin_read32(EBIU_ERRADD)
  212. #define bfin_write_EBIU_ERRADD(val) bfin_write32(EBIU_ERRADD, val)
  213. #define bfin_read_EBIU_ERRMST() bfin_read16(EBIU_ERRMST)
  214. #define bfin_write_EBIU_ERRMST(val) bfin_write16(EBIU_ERRMST, val)
  215. #define bfin_read_EBIU_RSTCTL() bfin_read16(EBIU_RSTCTL)
  216. #define bfin_write_EBIU_RSTCTL(val) bfin_write16(EBIU_RSTCTL, val)
  217. /* DDR BankRead and Write Count Registers */
  218. #define bfin_read_EBIU_DDRBRC0() bfin_read32(EBIU_DDRBRC0)
  219. #define bfin_write_EBIU_DDRBRC0(val) bfin_write32(EBIU_DDRBRC0, val)
  220. #define bfin_read_EBIU_DDRBRC1() bfin_read32(EBIU_DDRBRC1)
  221. #define bfin_write_EBIU_DDRBRC1(val) bfin_write32(EBIU_DDRBRC1, val)
  222. #define bfin_read_EBIU_DDRBRC2() bfin_read32(EBIU_DDRBRC2)
  223. #define bfin_write_EBIU_DDRBRC2(val) bfin_write32(EBIU_DDRBRC2, val)
  224. #define bfin_read_EBIU_DDRBRC3() bfin_read32(EBIU_DDRBRC3)
  225. #define bfin_write_EBIU_DDRBRC3(val) bfin_write32(EBIU_DDRBRC3, val)
  226. #define bfin_read_EBIU_DDRBRC4() bfin_read32(EBIU_DDRBRC4)
  227. #define bfin_write_EBIU_DDRBRC4(val) bfin_write32(EBIU_DDRBRC4, val)
  228. #define bfin_read_EBIU_DDRBRC5() bfin_read32(EBIU_DDRBRC5)
  229. #define bfin_write_EBIU_DDRBRC5(val) bfin_write32(EBIU_DDRBRC5, val)
  230. #define bfin_read_EBIU_DDRBRC6() bfin_read32(EBIU_DDRBRC6)
  231. #define bfin_write_EBIU_DDRBRC6(val) bfin_write32(EBIU_DDRBRC6, val)
  232. #define bfin_read_EBIU_DDRBRC7() bfin_read32(EBIU_DDRBRC7)
  233. #define bfin_write_EBIU_DDRBRC7(val) bfin_write32(EBIU_DDRBRC7, val)
  234. #define bfin_read_EBIU_DDRBWC0() bfin_read32(EBIU_DDRBWC0)
  235. #define bfin_write_EBIU_DDRBWC0(val) bfin_write32(EBIU_DDRBWC0, val)
  236. #define bfin_read_EBIU_DDRBWC1() bfin_read32(EBIU_DDRBWC1)
  237. #define bfin_write_EBIU_DDRBWC1(val) bfin_write32(EBIU_DDRBWC1, val)
  238. #define bfin_read_EBIU_DDRBWC2() bfin_read32(EBIU_DDRBWC2)
  239. #define bfin_write_EBIU_DDRBWC2(val) bfin_write32(EBIU_DDRBWC2, val)
  240. #define bfin_read_EBIU_DDRBWC3() bfin_read32(EBIU_DDRBWC3)
  241. #define bfin_write_EBIU_DDRBWC3(val) bfin_write32(EBIU_DDRBWC3, val)
  242. #define bfin_read_EBIU_DDRBWC4() bfin_read32(EBIU_DDRBWC4)
  243. #define bfin_write_EBIU_DDRBWC4(val) bfin_write32(EBIU_DDRBWC4, val)
  244. #define bfin_read_EBIU_DDRBWC5() bfin_read32(EBIU_DDRBWC5)
  245. #define bfin_write_EBIU_DDRBWC5(val) bfin_write32(EBIU_DDRBWC5, val)
  246. #define bfin_read_EBIU_DDRBWC6() bfin_read32(EBIU_DDRBWC6)
  247. #define bfin_write_EBIU_DDRBWC6(val) bfin_write32(EBIU_DDRBWC6, val)
  248. #define bfin_read_EBIU_DDRBWC7() bfin_read32(EBIU_DDRBWC7)
  249. #define bfin_write_EBIU_DDRBWC7(val) bfin_write32(EBIU_DDRBWC7, val)
  250. #define bfin_read_EBIU_DDRACCT() bfin_read32(EBIU_DDRACCT)
  251. #define bfin_write_EBIU_DDRACCT(val) bfin_write32(EBIU_DDRACCT, val)
  252. #define bfin_read_EBIU_DDRTACT() bfin_read32(EBIU_DDRTACT)
  253. #define bfin_write_EBIU_DDRTACT(val) bfin_write32(EBIU_DDRTACT, val)
  254. #define bfin_read_EBIU_DDRARCT() bfin_read32(EBIU_DDRARCT)
  255. #define bfin_write_EBIU_DDRARCT(val) bfin_write32(EBIU_DDRARCT, val)
  256. #define bfin_read_EBIU_DDRGC0() bfin_read32(EBIU_DDRGC0)
  257. #define bfin_write_EBIU_DDRGC0(val) bfin_write32(EBIU_DDRGC0, val)
  258. #define bfin_read_EBIU_DDRGC1() bfin_read32(EBIU_DDRGC1)
  259. #define bfin_write_EBIU_DDRGC1(val) bfin_write32(EBIU_DDRGC1, val)
  260. #define bfin_read_EBIU_DDRGC2() bfin_read32(EBIU_DDRGC2)
  261. #define bfin_write_EBIU_DDRGC2(val) bfin_write32(EBIU_DDRGC2, val)
  262. #define bfin_read_EBIU_DDRGC3() bfin_read32(EBIU_DDRGC3)
  263. #define bfin_write_EBIU_DDRGC3(val) bfin_write32(EBIU_DDRGC3, val)
  264. #define bfin_read_EBIU_DDRMCEN() bfin_read32(EBIU_DDRMCEN)
  265. #define bfin_write_EBIU_DDRMCEN(val) bfin_write32(EBIU_DDRMCEN, val)
  266. #define bfin_read_EBIU_DDRMCCL() bfin_read32(EBIU_DDRMCCL)
  267. #define bfin_write_EBIU_DDRMCCL(val) bfin_write32(EBIU_DDRMCCL, val)
  268. /* DMAC0 Registers */
  269. #define bfin_read_DMAC0_TC_PER() bfin_read16(DMAC0_TC_PER)
  270. #define bfin_write_DMAC0_TC_PER(val) bfin_write16(DMAC0_TC_PER, val)
  271. #define bfin_read_DMAC0_TC_CNT() bfin_read16(DMAC0_TC_CNT)
  272. #define bfin_write_DMAC0_TC_CNT(val) bfin_write16(DMAC0_TC_CNT, val)
  273. /* DMA Channel 0 Registers */
  274. #define bfin_read_DMA0_NEXT_DESC_PTR() bfin_read32(DMA0_NEXT_DESC_PTR)
  275. #define bfin_write_DMA0_NEXT_DESC_PTR(val) bfin_write32(DMA0_NEXT_DESC_PTR, val)
  276. #define bfin_read_DMA0_START_ADDR() bfin_read32(DMA0_START_ADDR)
  277. #define bfin_write_DMA0_START_ADDR(val) bfin_write32(DMA0_START_ADDR, val)
  278. #define bfin_read_DMA0_CONFIG() bfin_read16(DMA0_CONFIG)
  279. #define bfin_write_DMA0_CONFIG(val) bfin_write16(DMA0_CONFIG, val)
  280. #define bfin_read_DMA0_X_COUNT() bfin_read16(DMA0_X_COUNT)
  281. #define bfin_write_DMA0_X_COUNT(val) bfin_write16(DMA0_X_COUNT, val)
  282. #define bfin_read_DMA0_X_MODIFY() bfin_read16(DMA0_X_MODIFY)
  283. #define bfin_write_DMA0_X_MODIFY(val) bfin_write16(DMA0_X_MODIFY, val)
  284. #define bfin_read_DMA0_Y_COUNT() bfin_read16(DMA0_Y_COUNT)
  285. #define bfin_write_DMA0_Y_COUNT(val) bfin_write16(DMA0_Y_COUNT, val)
  286. #define bfin_read_DMA0_Y_MODIFY() bfin_read16(DMA0_Y_MODIFY)
  287. #define bfin_write_DMA0_Y_MODIFY(val) bfin_write16(DMA0_Y_MODIFY, val)
  288. #define bfin_read_DMA0_CURR_DESC_PTR() bfin_read32(DMA0_CURR_DESC_PTR)
  289. #define bfin_write_DMA0_CURR_DESC_PTR(val) bfin_write32(DMA0_CURR_DESC_PTR, val)
  290. #define bfin_read_DMA0_CURR_ADDR() bfin_read32(DMA0_CURR_ADDR)
  291. #define bfin_write_DMA0_CURR_ADDR(val) bfin_write32(DMA0_CURR_ADDR, val)
  292. #define bfin_read_DMA0_IRQ_STATUS() bfin_read16(DMA0_IRQ_STATUS)
  293. #define bfin_write_DMA0_IRQ_STATUS(val) bfin_write16(DMA0_IRQ_STATUS, val)
  294. #define bfin_read_DMA0_PERIPHERAL_MAP() bfin_read16(DMA0_PERIPHERAL_MAP)
  295. #define bfin_write_DMA0_PERIPHERAL_MAP(val) bfin_write16(DMA0_PERIPHERAL_MAP, val)
  296. #define bfin_read_DMA0_CURR_X_COUNT() bfin_read16(DMA0_CURR_X_COUNT)
  297. #define bfin_write_DMA0_CURR_X_COUNT(val) bfin_write16(DMA0_CURR_X_COUNT, val)
  298. #define bfin_read_DMA0_CURR_Y_COUNT() bfin_read16(DMA0_CURR_Y_COUNT)
  299. #define bfin_write_DMA0_CURR_Y_COUNT(val) bfin_write16(DMA0_CURR_Y_COUNT, val)
  300. /* DMA Channel 1 Registers */
  301. #define bfin_read_DMA1_NEXT_DESC_PTR() bfin_read32(DMA1_NEXT_DESC_PTR)
  302. #define bfin_write_DMA1_NEXT_DESC_PTR(val) bfin_write32(DMA1_NEXT_DESC_PTR, val)
  303. #define bfin_read_DMA1_START_ADDR() bfin_read32(DMA1_START_ADDR)
  304. #define bfin_write_DMA1_START_ADDR(val) bfin_write32(DMA1_START_ADDR, val)
  305. #define bfin_read_DMA1_CONFIG() bfin_read16(DMA1_CONFIG)
  306. #define bfin_write_DMA1_CONFIG(val) bfin_write16(DMA1_CONFIG, val)
  307. #define bfin_read_DMA1_X_COUNT() bfin_read16(DMA1_X_COUNT)
  308. #define bfin_write_DMA1_X_COUNT(val) bfin_write16(DMA1_X_COUNT, val)
  309. #define bfin_read_DMA1_X_MODIFY() bfin_read16(DMA1_X_MODIFY)
  310. #define bfin_write_DMA1_X_MODIFY(val) bfin_write16(DMA1_X_MODIFY, val)
  311. #define bfin_read_DMA1_Y_COUNT() bfin_read16(DMA1_Y_COUNT)
  312. #define bfin_write_DMA1_Y_COUNT(val) bfin_write16(DMA1_Y_COUNT, val)
  313. #define bfin_read_DMA1_Y_MODIFY() bfin_read16(DMA1_Y_MODIFY)
  314. #define bfin_write_DMA1_Y_MODIFY(val) bfin_write16(DMA1_Y_MODIFY, val)
  315. #define bfin_read_DMA1_CURR_DESC_PTR() bfin_read32(DMA1_CURR_DESC_PTR)
  316. #define bfin_write_DMA1_CURR_DESC_PTR(val) bfin_write32(DMA1_CURR_DESC_PTR, val)
  317. #define bfin_read_DMA1_CURR_ADDR() bfin_read32(DMA1_CURR_ADDR)
  318. #define bfin_write_DMA1_CURR_ADDR(val) bfin_write32(DMA1_CURR_ADDR, val)
  319. #define bfin_read_DMA1_IRQ_STATUS() bfin_read16(DMA1_IRQ_STATUS)
  320. #define bfin_write_DMA1_IRQ_STATUS(val) bfin_write16(DMA1_IRQ_STATUS, val)
  321. #define bfin_read_DMA1_PERIPHERAL_MAP() bfin_read16(DMA1_PERIPHERAL_MAP)
  322. #define bfin_write_DMA1_PERIPHERAL_MAP(val) bfin_write16(DMA1_PERIPHERAL_MAP, val)
  323. #define bfin_read_DMA1_CURR_X_COUNT() bfin_read16(DMA1_CURR_X_COUNT)
  324. #define bfin_write_DMA1_CURR_X_COUNT(val) bfin_write16(DMA1_CURR_X_COUNT, val)
  325. #define bfin_read_DMA1_CURR_Y_COUNT() bfin_read16(DMA1_CURR_Y_COUNT)
  326. #define bfin_write_DMA1_CURR_Y_COUNT(val) bfin_write16(DMA1_CURR_Y_COUNT, val)
  327. /* DMA Channel 2 Registers */
  328. #define bfin_read_DMA2_NEXT_DESC_PTR() bfin_read32(DMA2_NEXT_DESC_PTR)
  329. #define bfin_write_DMA2_NEXT_DESC_PTR(val) bfin_write32(DMA2_NEXT_DESC_PTR, val)
  330. #define bfin_read_DMA2_START_ADDR() bfin_read32(DMA2_START_ADDR)
  331. #define bfin_write_DMA2_START_ADDR(val) bfin_write32(DMA2_START_ADDR, val)
  332. #define bfin_read_DMA2_CONFIG() bfin_read16(DMA2_CONFIG)
  333. #define bfin_write_DMA2_CONFIG(val) bfin_write16(DMA2_CONFIG, val)
  334. #define bfin_read_DMA2_X_COUNT() bfin_read16(DMA2_X_COUNT)
  335. #define bfin_write_DMA2_X_COUNT(val) bfin_write16(DMA2_X_COUNT, val)
  336. #define bfin_read_DMA2_X_MODIFY() bfin_read16(DMA2_X_MODIFY)
  337. #define bfin_write_DMA2_X_MODIFY(val) bfin_write16(DMA2_X_MODIFY, val)
  338. #define bfin_read_DMA2_Y_COUNT() bfin_read16(DMA2_Y_COUNT)
  339. #define bfin_write_DMA2_Y_COUNT(val) bfin_write16(DMA2_Y_COUNT, val)
  340. #define bfin_read_DMA2_Y_MODIFY() bfin_read16(DMA2_Y_MODIFY)
  341. #define bfin_write_DMA2_Y_MODIFY(val) bfin_write16(DMA2_Y_MODIFY, val)
  342. #define bfin_read_DMA2_CURR_DESC_PTR() bfin_read32(DMA2_CURR_DESC_PTR)
  343. #define bfin_write_DMA2_CURR_DESC_PTR(val) bfin_write32(DMA2_CURR_DESC_PTR, val)
  344. #define bfin_read_DMA2_CURR_ADDR() bfin_read32(DMA2_CURR_ADDR)
  345. #define bfin_write_DMA2_CURR_ADDR(val) bfin_write32(DMA2_CURR_ADDR, val)
  346. #define bfin_read_DMA2_IRQ_STATUS() bfin_read16(DMA2_IRQ_STATUS)
  347. #define bfin_write_DMA2_IRQ_STATUS(val) bfin_write16(DMA2_IRQ_STATUS, val)
  348. #define bfin_read_DMA2_PERIPHERAL_MAP() bfin_read16(DMA2_PERIPHERAL_MAP)
  349. #define bfin_write_DMA2_PERIPHERAL_MAP(val) bfin_write16(DMA2_PERIPHERAL_MAP, val)
  350. #define bfin_read_DMA2_CURR_X_COUNT() bfin_read16(DMA2_CURR_X_COUNT)
  351. #define bfin_write_DMA2_CURR_X_COUNT(val) bfin_write16(DMA2_CURR_X_COUNT, val)
  352. #define bfin_read_DMA2_CURR_Y_COUNT() bfin_read16(DMA2_CURR_Y_COUNT)
  353. #define bfin_write_DMA2_CURR_Y_COUNT(val) bfin_write16(DMA2_CURR_Y_COUNT, val)
  354. /* DMA Channel 3 Registers */
  355. #define bfin_read_DMA3_NEXT_DESC_PTR() bfin_read32(DMA3_NEXT_DESC_PTR)
  356. #define bfin_write_DMA3_NEXT_DESC_PTR(val) bfin_write32(DMA3_NEXT_DESC_PTR, val)
  357. #define bfin_read_DMA3_START_ADDR() bfin_read32(DMA3_START_ADDR)
  358. #define bfin_write_DMA3_START_ADDR(val) bfin_write32(DMA3_START_ADDR, val)
  359. #define bfin_read_DMA3_CONFIG() bfin_read16(DMA3_CONFIG)
  360. #define bfin_write_DMA3_CONFIG(val) bfin_write16(DMA3_CONFIG, val)
  361. #define bfin_read_DMA3_X_COUNT() bfin_read16(DMA3_X_COUNT)
  362. #define bfin_write_DMA3_X_COUNT(val) bfin_write16(DMA3_X_COUNT, val)
  363. #define bfin_read_DMA3_X_MODIFY() bfin_read16(DMA3_X_MODIFY)
  364. #define bfin_write_DMA3_X_MODIFY(val) bfin_write16(DMA3_X_MODIFY, val)
  365. #define bfin_read_DMA3_Y_COUNT() bfin_read16(DMA3_Y_COUNT)
  366. #define bfin_write_DMA3_Y_COUNT(val) bfin_write16(DMA3_Y_COUNT, val)
  367. #define bfin_read_DMA3_Y_MODIFY() bfin_read16(DMA3_Y_MODIFY)
  368. #define bfin_write_DMA3_Y_MODIFY(val) bfin_write16(DMA3_Y_MODIFY, val)
  369. #define bfin_read_DMA3_CURR_DESC_PTR() bfin_read32(DMA3_CURR_DESC_PTR)
  370. #define bfin_write_DMA3_CURR_DESC_PTR(val) bfin_write32(DMA3_CURR_DESC_PTR, val)
  371. #define bfin_read_DMA3_CURR_ADDR() bfin_read32(DMA3_CURR_ADDR)
  372. #define bfin_write_DMA3_CURR_ADDR(val) bfin_write32(DMA3_CURR_ADDR, val)
  373. #define bfin_read_DMA3_IRQ_STATUS() bfin_read16(DMA3_IRQ_STATUS)
  374. #define bfin_write_DMA3_IRQ_STATUS(val) bfin_write16(DMA3_IRQ_STATUS, val)
  375. #define bfin_read_DMA3_PERIPHERAL_MAP() bfin_read16(DMA3_PERIPHERAL_MAP)
  376. #define bfin_write_DMA3_PERIPHERAL_MAP(val) bfin_write16(DMA3_PERIPHERAL_MAP, val)
  377. #define bfin_read_DMA3_CURR_X_COUNT() bfin_read16(DMA3_CURR_X_COUNT)
  378. #define bfin_write_DMA3_CURR_X_COUNT(val) bfin_write16(DMA3_CURR_X_COUNT, val)
  379. #define bfin_read_DMA3_CURR_Y_COUNT() bfin_read16(DMA3_CURR_Y_COUNT)
  380. #define bfin_write_DMA3_CURR_Y_COUNT(val) bfin_write16(DMA3_CURR_Y_COUNT, val)
  381. /* DMA Channel 4 Registers */
  382. #define bfin_read_DMA4_NEXT_DESC_PTR() bfin_read32(DMA4_NEXT_DESC_PTR)
  383. #define bfin_write_DMA4_NEXT_DESC_PTR(val) bfin_write32(DMA4_NEXT_DESC_PTR, val)
  384. #define bfin_read_DMA4_START_ADDR() bfin_read32(DMA4_START_ADDR)
  385. #define bfin_write_DMA4_START_ADDR(val) bfin_write32(DMA4_START_ADDR, val)
  386. #define bfin_read_DMA4_CONFIG() bfin_read16(DMA4_CONFIG)
  387. #define bfin_write_DMA4_CONFIG(val) bfin_write16(DMA4_CONFIG, val)
  388. #define bfin_read_DMA4_X_COUNT() bfin_read16(DMA4_X_COUNT)
  389. #define bfin_write_DMA4_X_COUNT(val) bfin_write16(DMA4_X_COUNT, val)
  390. #define bfin_read_DMA4_X_MODIFY() bfin_read16(DMA4_X_MODIFY)
  391. #define bfin_write_DMA4_X_MODIFY(val) bfin_write16(DMA4_X_MODIFY, val)
  392. #define bfin_read_DMA4_Y_COUNT() bfin_read16(DMA4_Y_COUNT)
  393. #define bfin_write_DMA4_Y_COUNT(val) bfin_write16(DMA4_Y_COUNT, val)
  394. #define bfin_read_DMA4_Y_MODIFY() bfin_read16(DMA4_Y_MODIFY)
  395. #define bfin_write_DMA4_Y_MODIFY(val) bfin_write16(DMA4_Y_MODIFY, val)
  396. #define bfin_read_DMA4_CURR_DESC_PTR() bfin_read32(DMA4_CURR_DESC_PTR)
  397. #define bfin_write_DMA4_CURR_DESC_PTR(val) bfin_write32(DMA4_CURR_DESC_PTR, val)
  398. #define bfin_read_DMA4_CURR_ADDR() bfin_read32(DMA4_CURR_ADDR)
  399. #define bfin_write_DMA4_CURR_ADDR(val) bfin_write32(DMA4_CURR_ADDR, val)
  400. #define bfin_read_DMA4_IRQ_STATUS() bfin_read16(DMA4_IRQ_STATUS)
  401. #define bfin_write_DMA4_IRQ_STATUS(val) bfin_write16(DMA4_IRQ_STATUS, val)
  402. #define bfin_read_DMA4_PERIPHERAL_MAP() bfin_read16(DMA4_PERIPHERAL_MAP)
  403. #define bfin_write_DMA4_PERIPHERAL_MAP(val) bfin_write16(DMA4_PERIPHERAL_MAP, val)
  404. #define bfin_read_DMA4_CURR_X_COUNT() bfin_read16(DMA4_CURR_X_COUNT)
  405. #define bfin_write_DMA4_CURR_X_COUNT(val) bfin_write16(DMA4_CURR_X_COUNT, val)
  406. #define bfin_read_DMA4_CURR_Y_COUNT() bfin_read16(DMA4_CURR_Y_COUNT)
  407. #define bfin_write_DMA4_CURR_Y_COUNT(val) bfin_write16(DMA4_CURR_Y_COUNT, val)
  408. /* DMA Channel 5 Registers */
  409. #define bfin_read_DMA5_NEXT_DESC_PTR() bfin_read32(DMA5_NEXT_DESC_PTR)
  410. #define bfin_write_DMA5_NEXT_DESC_PTR(val) bfin_write32(DMA5_NEXT_DESC_PTR, val)
  411. #define bfin_read_DMA5_START_ADDR() bfin_read32(DMA5_START_ADDR)
  412. #define bfin_write_DMA5_START_ADDR(val) bfin_write32(DMA5_START_ADDR, val)
  413. #define bfin_read_DMA5_CONFIG() bfin_read16(DMA5_CONFIG)
  414. #define bfin_write_DMA5_CONFIG(val) bfin_write16(DMA5_CONFIG, val)
  415. #define bfin_read_DMA5_X_COUNT() bfin_read16(DMA5_X_COUNT)
  416. #define bfin_write_DMA5_X_COUNT(val) bfin_write16(DMA5_X_COUNT, val)
  417. #define bfin_read_DMA5_X_MODIFY() bfin_read16(DMA5_X_MODIFY)
  418. #define bfin_write_DMA5_X_MODIFY(val) bfin_write16(DMA5_X_MODIFY, val)
  419. #define bfin_read_DMA5_Y_COUNT() bfin_read16(DMA5_Y_COUNT)
  420. #define bfin_write_DMA5_Y_COUNT(val) bfin_write16(DMA5_Y_COUNT, val)
  421. #define bfin_read_DMA5_Y_MODIFY() bfin_read16(DMA5_Y_MODIFY)
  422. #define bfin_write_DMA5_Y_MODIFY(val) bfin_write16(DMA5_Y_MODIFY, val)
  423. #define bfin_read_DMA5_CURR_DESC_PTR() bfin_read32(DMA5_CURR_DESC_PTR)
  424. #define bfin_write_DMA5_CURR_DESC_PTR(val) bfin_write32(DMA5_CURR_DESC_PTR, val)
  425. #define bfin_read_DMA5_CURR_ADDR() bfin_read32(DMA5_CURR_ADDR)
  426. #define bfin_write_DMA5_CURR_ADDR(val) bfin_write32(DMA5_CURR_ADDR, val)
  427. #define bfin_read_DMA5_IRQ_STATUS() bfin_read16(DMA5_IRQ_STATUS)
  428. #define bfin_write_DMA5_IRQ_STATUS(val) bfin_write16(DMA5_IRQ_STATUS, val)
  429. #define bfin_read_DMA5_PERIPHERAL_MAP() bfin_read16(DMA5_PERIPHERAL_MAP)
  430. #define bfin_write_DMA5_PERIPHERAL_MAP(val) bfin_write16(DMA5_PERIPHERAL_MAP, val)
  431. #define bfin_read_DMA5_CURR_X_COUNT() bfin_read16(DMA5_CURR_X_COUNT)
  432. #define bfin_write_DMA5_CURR_X_COUNT(val) bfin_write16(DMA5_CURR_X_COUNT, val)
  433. #define bfin_read_DMA5_CURR_Y_COUNT() bfin_read16(DMA5_CURR_Y_COUNT)
  434. #define bfin_write_DMA5_CURR_Y_COUNT(val) bfin_write16(DMA5_CURR_Y_COUNT, val)
  435. /* DMA Channel 6 Registers */
  436. #define bfin_read_DMA6_NEXT_DESC_PTR() bfin_read32(DMA6_NEXT_DESC_PTR)
  437. #define bfin_write_DMA6_NEXT_DESC_PTR(val) bfin_write32(DMA6_NEXT_DESC_PTR, val)
  438. #define bfin_read_DMA6_START_ADDR() bfin_read32(DMA6_START_ADDR)
  439. #define bfin_write_DMA6_START_ADDR(val) bfin_write32(DMA6_START_ADDR, val)
  440. #define bfin_read_DMA6_CONFIG() bfin_read16(DMA6_CONFIG)
  441. #define bfin_write_DMA6_CONFIG(val) bfin_write16(DMA6_CONFIG, val)
  442. #define bfin_read_DMA6_X_COUNT() bfin_read16(DMA6_X_COUNT)
  443. #define bfin_write_DMA6_X_COUNT(val) bfin_write16(DMA6_X_COUNT, val)
  444. #define bfin_read_DMA6_X_MODIFY() bfin_read16(DMA6_X_MODIFY)
  445. #define bfin_write_DMA6_X_MODIFY(val) bfin_write16(DMA6_X_MODIFY, val)
  446. #define bfin_read_DMA6_Y_COUNT() bfin_read16(DMA6_Y_COUNT)
  447. #define bfin_write_DMA6_Y_COUNT(val) bfin_write16(DMA6_Y_COUNT, val)
  448. #define bfin_read_DMA6_Y_MODIFY() bfin_read16(DMA6_Y_MODIFY)
  449. #define bfin_write_DMA6_Y_MODIFY(val) bfin_write16(DMA6_Y_MODIFY, val)
  450. #define bfin_read_DMA6_CURR_DESC_PTR() bfin_read32(DMA6_CURR_DESC_PTR)
  451. #define bfin_write_DMA6_CURR_DESC_PTR(val) bfin_write32(DMA6_CURR_DESC_PTR, val)
  452. #define bfin_read_DMA6_CURR_ADDR() bfin_read32(DMA6_CURR_ADDR)
  453. #define bfin_write_DMA6_CURR_ADDR(val) bfin_write32(DMA6_CURR_ADDR, val)
  454. #define bfin_read_DMA6_IRQ_STATUS() bfin_read16(DMA6_IRQ_STATUS)
  455. #define bfin_write_DMA6_IRQ_STATUS(val) bfin_write16(DMA6_IRQ_STATUS, val)
  456. #define bfin_read_DMA6_PERIPHERAL_MAP() bfin_read16(DMA6_PERIPHERAL_MAP)
  457. #define bfin_write_DMA6_PERIPHERAL_MAP(val) bfin_write16(DMA6_PERIPHERAL_MAP, val)
  458. #define bfin_read_DMA6_CURR_X_COUNT() bfin_read16(DMA6_CURR_X_COUNT)
  459. #define bfin_write_DMA6_CURR_X_COUNT(val) bfin_write16(DMA6_CURR_X_COUNT, val)
  460. #define bfin_read_DMA6_CURR_Y_COUNT() bfin_read16(DMA6_CURR_Y_COUNT)
  461. #define bfin_write_DMA6_CURR_Y_COUNT(val) bfin_write16(DMA6_CURR_Y_COUNT, val)
  462. /* DMA Channel 7 Registers */
  463. #define bfin_read_DMA7_NEXT_DESC_PTR() bfin_read32(DMA7_NEXT_DESC_PTR)
  464. #define bfin_write_DMA7_NEXT_DESC_PTR(val) bfin_write32(DMA7_NEXT_DESC_PTR, val)
  465. #define bfin_read_DMA7_START_ADDR() bfin_read32(DMA7_START_ADDR)
  466. #define bfin_write_DMA7_START_ADDR(val) bfin_write32(DMA7_START_ADDR, val)
  467. #define bfin_read_DMA7_CONFIG() bfin_read16(DMA7_CONFIG)
  468. #define bfin_write_DMA7_CONFIG(val) bfin_write16(DMA7_CONFIG, val)
  469. #define bfin_read_DMA7_X_COUNT() bfin_read16(DMA7_X_COUNT)
  470. #define bfin_write_DMA7_X_COUNT(val) bfin_write16(DMA7_X_COUNT, val)
  471. #define bfin_read_DMA7_X_MODIFY() bfin_read16(DMA7_X_MODIFY)
  472. #define bfin_write_DMA7_X_MODIFY(val) bfin_write16(DMA7_X_MODIFY, val)
  473. #define bfin_read_DMA7_Y_COUNT() bfin_read16(DMA7_Y_COUNT)
  474. #define bfin_write_DMA7_Y_COUNT(val) bfin_write16(DMA7_Y_COUNT, val)
  475. #define bfin_read_DMA7_Y_MODIFY() bfin_read16(DMA7_Y_MODIFY)
  476. #define bfin_write_DMA7_Y_MODIFY(val) bfin_write16(DMA7_Y_MODIFY, val)
  477. #define bfin_read_DMA7_CURR_DESC_PTR() bfin_read32(DMA7_CURR_DESC_PTR)
  478. #define bfin_write_DMA7_CURR_DESC_PTR(val) bfin_write32(DMA7_CURR_DESC_PTR, val)
  479. #define bfin_read_DMA7_CURR_ADDR() bfin_read32(DMA7_CURR_ADDR)
  480. #define bfin_write_DMA7_CURR_ADDR(val) bfin_write32(DMA7_CURR_ADDR, val)
  481. #define bfin_read_DMA7_IRQ_STATUS() bfin_read16(DMA7_IRQ_STATUS)
  482. #define bfin_write_DMA7_IRQ_STATUS(val) bfin_write16(DMA7_IRQ_STATUS, val)
  483. #define bfin_read_DMA7_PERIPHERAL_MAP() bfin_read16(DMA7_PERIPHERAL_MAP)
  484. #define bfin_write_DMA7_PERIPHERAL_MAP(val) bfin_write16(DMA7_PERIPHERAL_MAP, val)
  485. #define bfin_read_DMA7_CURR_X_COUNT() bfin_read16(DMA7_CURR_X_COUNT)
  486. #define bfin_write_DMA7_CURR_X_COUNT(val) bfin_write16(DMA7_CURR_X_COUNT, val)
  487. #define bfin_read_DMA7_CURR_Y_COUNT() bfin_read16(DMA7_CURR_Y_COUNT)
  488. #define bfin_write_DMA7_CURR_Y_COUNT(val) bfin_write16(DMA7_CURR_Y_COUNT, val)
  489. /* DMA Channel 8 Registers */
  490. #define bfin_read_DMA8_NEXT_DESC_PTR() bfin_read32(DMA8_NEXT_DESC_PTR)
  491. #define bfin_write_DMA8_NEXT_DESC_PTR(val) bfin_write32(DMA8_NEXT_DESC_PTR, val)
  492. #define bfin_read_DMA8_START_ADDR() bfin_read32(DMA8_START_ADDR)
  493. #define bfin_write_DMA8_START_ADDR(val) bfin_write32(DMA8_START_ADDR, val)
  494. #define bfin_read_DMA8_CONFIG() bfin_read16(DMA8_CONFIG)
  495. #define bfin_write_DMA8_CONFIG(val) bfin_write16(DMA8_CONFIG, val)
  496. #define bfin_read_DMA8_X_COUNT() bfin_read16(DMA8_X_COUNT)
  497. #define bfin_write_DMA8_X_COUNT(val) bfin_write16(DMA8_X_COUNT, val)
  498. #define bfin_read_DMA8_X_MODIFY() bfin_read16(DMA8_X_MODIFY)
  499. #define bfin_write_DMA8_X_MODIFY(val) bfin_write16(DMA8_X_MODIFY, val)
  500. #define bfin_read_DMA8_Y_COUNT() bfin_read16(DMA8_Y_COUNT)
  501. #define bfin_write_DMA8_Y_COUNT(val) bfin_write16(DMA8_Y_COUNT, val)
  502. #define bfin_read_DMA8_Y_MODIFY() bfin_read16(DMA8_Y_MODIFY)
  503. #define bfin_write_DMA8_Y_MODIFY(val) bfin_write16(DMA8_Y_MODIFY, val)
  504. #define bfin_read_DMA8_CURR_DESC_PTR() bfin_read32(DMA8_CURR_DESC_PTR)
  505. #define bfin_write_DMA8_CURR_DESC_PTR(val) bfin_write32(DMA8_CURR_DESC_PTR, val)
  506. #define bfin_read_DMA8_CURR_ADDR() bfin_read32(DMA8_CURR_ADDR)
  507. #define bfin_write_DMA8_CURR_ADDR(val) bfin_write32(DMA8_CURR_ADDR, val)
  508. #define bfin_read_DMA8_IRQ_STATUS() bfin_read16(DMA8_IRQ_STATUS)
  509. #define bfin_write_DMA8_IRQ_STATUS(val) bfin_write16(DMA8_IRQ_STATUS, val)
  510. #define bfin_read_DMA8_PERIPHERAL_MAP() bfin_read16(DMA8_PERIPHERAL_MAP)
  511. #define bfin_write_DMA8_PERIPHERAL_MAP(val) bfin_write16(DMA8_PERIPHERAL_MAP, val)
  512. #define bfin_read_DMA8_CURR_X_COUNT() bfin_read16(DMA8_CURR_X_COUNT)
  513. #define bfin_write_DMA8_CURR_X_COUNT(val) bfin_write16(DMA8_CURR_X_COUNT, val)
  514. #define bfin_read_DMA8_CURR_Y_COUNT() bfin_read16(DMA8_CURR_Y_COUNT)
  515. #define bfin_write_DMA8_CURR_Y_COUNT(val) bfin_write16(DMA8_CURR_Y_COUNT, val)
  516. /* DMA Channel 9 Registers */
  517. #define bfin_read_DMA9_NEXT_DESC_PTR() bfin_read32(DMA9_NEXT_DESC_PTR)
  518. #define bfin_write_DMA9_NEXT_DESC_PTR(val) bfin_write32(DMA9_NEXT_DESC_PTR, val)
  519. #define bfin_read_DMA9_START_ADDR() bfin_read32(DMA9_START_ADDR)
  520. #define bfin_write_DMA9_START_ADDR(val) bfin_write32(DMA9_START_ADDR, val)
  521. #define bfin_read_DMA9_CONFIG() bfin_read16(DMA9_CONFIG)
  522. #define bfin_write_DMA9_CONFIG(val) bfin_write16(DMA9_CONFIG, val)
  523. #define bfin_read_DMA9_X_COUNT() bfin_read16(DMA9_X_COUNT)
  524. #define bfin_write_DMA9_X_COUNT(val) bfin_write16(DMA9_X_COUNT, val)
  525. #define bfin_read_DMA9_X_MODIFY() bfin_read16(DMA9_X_MODIFY)
  526. #define bfin_write_DMA9_X_MODIFY(val) bfin_write16(DMA9_X_MODIFY, val)
  527. #define bfin_read_DMA9_Y_COUNT() bfin_read16(DMA9_Y_COUNT)
  528. #define bfin_write_DMA9_Y_COUNT(val) bfin_write16(DMA9_Y_COUNT, val)
  529. #define bfin_read_DMA9_Y_MODIFY() bfin_read16(DMA9_Y_MODIFY)
  530. #define bfin_write_DMA9_Y_MODIFY(val) bfin_write16(DMA9_Y_MODIFY, val)
  531. #define bfin_read_DMA9_CURR_DESC_PTR() bfin_read32(DMA9_CURR_DESC_PTR)
  532. #define bfin_write_DMA9_CURR_DESC_PTR(val) bfin_write32(DMA9_CURR_DESC_PTR, val)
  533. #define bfin_read_DMA9_CURR_ADDR() bfin_read32(DMA9_CURR_ADDR)
  534. #define bfin_write_DMA9_CURR_ADDR(val) bfin_write32(DMA9_CURR_ADDR, val)
  535. #define bfin_read_DMA9_IRQ_STATUS() bfin_read16(DMA9_IRQ_STATUS)
  536. #define bfin_write_DMA9_IRQ_STATUS(val) bfin_write16(DMA9_IRQ_STATUS, val)
  537. #define bfin_read_DMA9_PERIPHERAL_MAP() bfin_read16(DMA9_PERIPHERAL_MAP)
  538. #define bfin_write_DMA9_PERIPHERAL_MAP(val) bfin_write16(DMA9_PERIPHERAL_MAP, val)
  539. #define bfin_read_DMA9_CURR_X_COUNT() bfin_read16(DMA9_CURR_X_COUNT)
  540. #define bfin_write_DMA9_CURR_X_COUNT(val) bfin_write16(DMA9_CURR_X_COUNT, val)
  541. #define bfin_read_DMA9_CURR_Y_COUNT() bfin_read16(DMA9_CURR_Y_COUNT)
  542. #define bfin_write_DMA9_CURR_Y_COUNT(val) bfin_write16(DMA9_CURR_Y_COUNT, val)
  543. /* DMA Channel 10 Registers */
  544. #define bfin_read_DMA10_NEXT_DESC_PTR() bfin_read32(DMA10_NEXT_DESC_PTR)
  545. #define bfin_write_DMA10_NEXT_DESC_PTR(val) bfin_write32(DMA10_NEXT_DESC_PTR, val)
  546. #define bfin_read_DMA10_START_ADDR() bfin_read32(DMA10_START_ADDR)
  547. #define bfin_write_DMA10_START_ADDR(val) bfin_write32(DMA10_START_ADDR, val)
  548. #define bfin_read_DMA10_CONFIG() bfin_read16(DMA10_CONFIG)
  549. #define bfin_write_DMA10_CONFIG(val) bfin_write16(DMA10_CONFIG, val)
  550. #define bfin_read_DMA10_X_COUNT() bfin_read16(DMA10_X_COUNT)
  551. #define bfin_write_DMA10_X_COUNT(val) bfin_write16(DMA10_X_COUNT, val)
  552. #define bfin_read_DMA10_X_MODIFY() bfin_read16(DMA10_X_MODIFY)
  553. #define bfin_write_DMA10_X_MODIFY(val) bfin_write16(DMA10_X_MODIFY, val)
  554. #define bfin_read_DMA10_Y_COUNT() bfin_read16(DMA10_Y_COUNT)
  555. #define bfin_write_DMA10_Y_COUNT(val) bfin_write16(DMA10_Y_COUNT, val)
  556. #define bfin_read_DMA10_Y_MODIFY() bfin_read16(DMA10_Y_MODIFY)
  557. #define bfin_write_DMA10_Y_MODIFY(val) bfin_write16(DMA10_Y_MODIFY, val)
  558. #define bfin_read_DMA10_CURR_DESC_PTR() bfin_read32(DMA10_CURR_DESC_PTR)
  559. #define bfin_write_DMA10_CURR_DESC_PTR(val) bfin_write32(DMA10_CURR_DESC_PTR, val)
  560. #define bfin_read_DMA10_CURR_ADDR() bfin_read32(DMA10_CURR_ADDR)
  561. #define bfin_write_DMA10_CURR_ADDR(val) bfin_write32(DMA10_CURR_ADDR, val)
  562. #define bfin_read_DMA10_IRQ_STATUS() bfin_read16(DMA10_IRQ_STATUS)
  563. #define bfin_write_DMA10_IRQ_STATUS(val) bfin_write16(DMA10_IRQ_STATUS, val)
  564. #define bfin_read_DMA10_PERIPHERAL_MAP() bfin_read16(DMA10_PERIPHERAL_MAP)
  565. #define bfin_write_DMA10_PERIPHERAL_MAP(val) bfin_write16(DMA10_PERIPHERAL_MAP, val)
  566. #define bfin_read_DMA10_CURR_X_COUNT() bfin_read16(DMA10_CURR_X_COUNT)
  567. #define bfin_write_DMA10_CURR_X_COUNT(val) bfin_write16(DMA10_CURR_X_COUNT, val)
  568. #define bfin_read_DMA10_CURR_Y_COUNT() bfin_read16(DMA10_CURR_Y_COUNT)
  569. #define bfin_write_DMA10_CURR_Y_COUNT(val) bfin_write16(DMA10_CURR_Y_COUNT, val)
  570. /* DMA Channel 11 Registers */
  571. #define bfin_read_DMA11_NEXT_DESC_PTR() bfin_read32(DMA11_NEXT_DESC_PTR)
  572. #define bfin_write_DMA11_NEXT_DESC_PTR(val) bfin_write32(DMA11_NEXT_DESC_PTR, val)
  573. #define bfin_read_DMA11_START_ADDR() bfin_read32(DMA11_START_ADDR)
  574. #define bfin_write_DMA11_START_ADDR(val) bfin_write32(DMA11_START_ADDR, val)
  575. #define bfin_read_DMA11_CONFIG() bfin_read16(DMA11_CONFIG)
  576. #define bfin_write_DMA11_CONFIG(val) bfin_write16(DMA11_CONFIG, val)
  577. #define bfin_read_DMA11_X_COUNT() bfin_read16(DMA11_X_COUNT)
  578. #define bfin_write_DMA11_X_COUNT(val) bfin_write16(DMA11_X_COUNT, val)
  579. #define bfin_read_DMA11_X_MODIFY() bfin_read16(DMA11_X_MODIFY)
  580. #define bfin_write_DMA11_X_MODIFY(val) bfin_write16(DMA11_X_MODIFY, val)
  581. #define bfin_read_DMA11_Y_COUNT() bfin_read16(DMA11_Y_COUNT)
  582. #define bfin_write_DMA11_Y_COUNT(val) bfin_write16(DMA11_Y_COUNT, val)
  583. #define bfin_read_DMA11_Y_MODIFY() bfin_read16(DMA11_Y_MODIFY)
  584. #define bfin_write_DMA11_Y_MODIFY(val) bfin_write16(DMA11_Y_MODIFY, val)
  585. #define bfin_read_DMA11_CURR_DESC_PTR() bfin_read32(DMA11_CURR_DESC_PTR)
  586. #define bfin_write_DMA11_CURR_DESC_PTR(val) bfin_write32(DMA11_CURR_DESC_PTR, val)
  587. #define bfin_read_DMA11_CURR_ADDR() bfin_read32(DMA11_CURR_ADDR)
  588. #define bfin_write_DMA11_CURR_ADDR(val) bfin_write32(DMA11_CURR_ADDR, val)
  589. #define bfin_read_DMA11_IRQ_STATUS() bfin_read16(DMA11_IRQ_STATUS)
  590. #define bfin_write_DMA11_IRQ_STATUS(val) bfin_write16(DMA11_IRQ_STATUS, val)
  591. #define bfin_read_DMA11_PERIPHERAL_MAP() bfin_read16(DMA11_PERIPHERAL_MAP)
  592. #define bfin_write_DMA11_PERIPHERAL_MAP(val) bfin_write16(DMA11_PERIPHERAL_MAP, val)
  593. #define bfin_read_DMA11_CURR_X_COUNT() bfin_read16(DMA11_CURR_X_COUNT)
  594. #define bfin_write_DMA11_CURR_X_COUNT(val) bfin_write16(DMA11_CURR_X_COUNT, val)
  595. #define bfin_read_DMA11_CURR_Y_COUNT() bfin_read16(DMA11_CURR_Y_COUNT)
  596. #define bfin_write_DMA11_CURR_Y_COUNT(val) bfin_write16(DMA11_CURR_Y_COUNT, val)
  597. /* MDMA Stream 0 Registers */
  598. #define bfin_read_MDMA_D0_NEXT_DESC_PTR() bfin_read32(MDMA_D0_NEXT_DESC_PTR)
  599. #define bfin_write_MDMA_D0_NEXT_DESC_PTR(val) bfin_write32(MDMA_D0_NEXT_DESC_PTR, val)
  600. #define bfin_read_MDMA_D0_START_ADDR() bfin_read32(MDMA_D0_START_ADDR)
  601. #define bfin_write_MDMA_D0_START_ADDR(val) bfin_write32(MDMA_D0_START_ADDR, val)
  602. #define bfin_read_MDMA_D0_CONFIG() bfin_read16(MDMA_D0_CONFIG)
  603. #define bfin_write_MDMA_D0_CONFIG(val) bfin_write16(MDMA_D0_CONFIG, val)
  604. #define bfin_read_MDMA_D0_X_COUNT() bfin_read16(MDMA_D0_X_COUNT)
  605. #define bfin_write_MDMA_D0_X_COUNT(val) bfin_write16(MDMA_D0_X_COUNT, val)
  606. #define bfin_read_MDMA_D0_X_MODIFY() bfin_read16(MDMA_D0_X_MODIFY)
  607. #define bfin_write_MDMA_D0_X_MODIFY(val) bfin_write16(MDMA_D0_X_MODIFY, val)
  608. #define bfin_read_MDMA_D0_Y_COUNT() bfin_read16(MDMA_D0_Y_COUNT)
  609. #define bfin_write_MDMA_D0_Y_COUNT(val) bfin_write16(MDMA_D0_Y_COUNT, val)
  610. #define bfin_read_MDMA_D0_Y_MODIFY() bfin_read16(MDMA_D0_Y_MODIFY)
  611. #define bfin_write_MDMA_D0_Y_MODIFY(val) bfin_write16(MDMA_D0_Y_MODIFY, val)
  612. #define bfin_read_MDMA_D0_CURR_DESC_PTR() bfin_read32(MDMA_D0_CURR_DESC_PTR)
  613. #define bfin_write_MDMA_D0_CURR_DESC_PTR(val) bfin_write32(MDMA_D0_CURR_DESC_PTR, val)
  614. #define bfin_read_MDMA_D0_CURR_ADDR() bfin_read32(MDMA_D0_CURR_ADDR)
  615. #define bfin_write_MDMA_D0_CURR_ADDR(val) bfin_write32(MDMA_D0_CURR_ADDR, val)
  616. #define bfin_read_MDMA_D0_IRQ_STATUS() bfin_read16(MDMA_D0_IRQ_STATUS)
  617. #define bfin_write_MDMA_D0_IRQ_STATUS(val) bfin_write16(MDMA_D0_IRQ_STATUS, val)
  618. #define bfin_read_MDMA_D0_PERIPHERAL_MAP() bfin_read16(MDMA_D0_PERIPHERAL_MAP)
  619. #define bfin_write_MDMA_D0_PERIPHERAL_MAP(val) bfin_write16(MDMA_D0_PERIPHERAL_MAP, val)
  620. #define bfin_read_MDMA_D0_CURR_X_COUNT() bfin_read16(MDMA_D0_CURR_X_COUNT)
  621. #define bfin_write_MDMA_D0_CURR_X_COUNT(val) bfin_write16(MDMA_D0_CURR_X_COUNT, val)
  622. #define bfin_read_MDMA_D0_CURR_Y_COUNT() bfin_read16(MDMA_D0_CURR_Y_COUNT)
  623. #define bfin_write_MDMA_D0_CURR_Y_COUNT(val) bfin_write16(MDMA_D0_CURR_Y_COUNT, val)
  624. #define bfin_read_MDMA_S0_NEXT_DESC_PTR() bfin_read32(MDMA_S0_NEXT_DESC_PTR)
  625. #define bfin_write_MDMA_S0_NEXT_DESC_PTR(val) bfin_write32(MDMA_S0_NEXT_DESC_PTR, val)
  626. #define bfin_read_MDMA_S0_START_ADDR() bfin_read32(MDMA_S0_START_ADDR)
  627. #define bfin_write_MDMA_S0_START_ADDR(val) bfin_write32(MDMA_S0_START_ADDR, val)
  628. #define bfin_read_MDMA_S0_CONFIG() bfin_read16(MDMA_S0_CONFIG)
  629. #define bfin_write_MDMA_S0_CONFIG(val) bfin_write16(MDMA_S0_CONFIG, val)
  630. #define bfin_read_MDMA_S0_X_COUNT() bfin_read16(MDMA_S0_X_COUNT)
  631. #define bfin_write_MDMA_S0_X_COUNT(val) bfin_write16(MDMA_S0_X_COUNT, val)
  632. #define bfin_read_MDMA_S0_X_MODIFY() bfin_read16(MDMA_S0_X_MODIFY)
  633. #define bfin_write_MDMA_S0_X_MODIFY(val) bfin_write16(MDMA_S0_X_MODIFY, val)
  634. #define bfin_read_MDMA_S0_Y_COUNT() bfin_read16(MDMA_S0_Y_COUNT)
  635. #define bfin_write_MDMA_S0_Y_COUNT(val) bfin_write16(MDMA_S0_Y_COUNT, val)
  636. #define bfin_read_MDMA_S0_Y_MODIFY() bfin_read16(MDMA_S0_Y_MODIFY)
  637. #define bfin_write_MDMA_S0_Y_MODIFY(val) bfin_write16(MDMA_S0_Y_MODIFY, val)
  638. #define bfin_read_MDMA_S0_CURR_DESC_PTR() bfin_read32(MDMA_S0_CURR_DESC_PTR)
  639. #define bfin_write_MDMA_S0_CURR_DESC_PTR(val) bfin_write32(MDMA_S0_CURR_DESC_PTR, val)
  640. #define bfin_read_MDMA_S0_CURR_ADDR() bfin_read32(MDMA_S0_CURR_ADDR)
  641. #define bfin_write_MDMA_S0_CURR_ADDR(val) bfin_write32(MDMA_S0_CURR_ADDR, val)
  642. #define bfin_read_MDMA_S0_IRQ_STATUS() bfin_read16(MDMA_S0_IRQ_STATUS)
  643. #define bfin_write_MDMA_S0_IRQ_STATUS(val) bfin_write16(MDMA_S0_IRQ_STATUS, val)
  644. #define bfin_read_MDMA_S0_PERIPHERAL_MAP() bfin_read16(MDMA_S0_PERIPHERAL_MAP)
  645. #define bfin_write_MDMA_S0_PERIPHERAL_MAP(val) bfin_write16(MDMA_S0_PERIPHERAL_MAP, val)
  646. #define bfin_read_MDMA_S0_CURR_X_COUNT() bfin_read16(MDMA_S0_CURR_X_COUNT)
  647. #define bfin_write_MDMA_S0_CURR_X_COUNT(val) bfin_write16(MDMA_S0_CURR_X_COUNT, val)
  648. #define bfin_read_MDMA_S0_CURR_Y_COUNT() bfin_read16(MDMA_S0_CURR_Y_COUNT)
  649. #define bfin_write_MDMA_S0_CURR_Y_COUNT(val) bfin_write16(MDMA_S0_CURR_Y_COUNT, val)
  650. /* MDMA Stream 1 Registers */
  651. #define bfin_read_MDMA_D1_NEXT_DESC_PTR() bfin_read32(MDMA_D1_NEXT_DESC_PTR)
  652. #define bfin_write_MDMA_D1_NEXT_DESC_PTR(val) bfin_write32(MDMA_D1_NEXT_DESC_PTR, val)
  653. #define bfin_read_MDMA_D1_START_ADDR() bfin_read32(MDMA_D1_START_ADDR)
  654. #define bfin_write_MDMA_D1_START_ADDR(val) bfin_write32(MDMA_D1_START_ADDR, val)
  655. #define bfin_read_MDMA_D1_CONFIG() bfin_read16(MDMA_D1_CONFIG)
  656. #define bfin_write_MDMA_D1_CONFIG(val) bfin_write16(MDMA_D1_CONFIG, val)
  657. #define bfin_read_MDMA_D1_X_COUNT() bfin_read16(MDMA_D1_X_COUNT)
  658. #define bfin_write_MDMA_D1_X_COUNT(val) bfin_write16(MDMA_D1_X_COUNT, val)
  659. #define bfin_read_MDMA_D1_X_MODIFY() bfin_read16(MDMA_D1_X_MODIFY)
  660. #define bfin_write_MDMA_D1_X_MODIFY(val) bfin_write16(MDMA_D1_X_MODIFY, val)
  661. #define bfin_read_MDMA_D1_Y_COUNT() bfin_read16(MDMA_D1_Y_COUNT)
  662. #define bfin_write_MDMA_D1_Y_COUNT(val) bfin_write16(MDMA_D1_Y_COUNT, val)
  663. #define bfin_read_MDMA_D1_Y_MODIFY() bfin_read16(MDMA_D1_Y_MODIFY)
  664. #define bfin_write_MDMA_D1_Y_MODIFY(val) bfin_write16(MDMA_D1_Y_MODIFY, val)
  665. #define bfin_read_MDMA_D1_CURR_DESC_PTR() bfin_read32(MDMA_D1_CURR_DESC_PTR)
  666. #define bfin_write_MDMA_D1_CURR_DESC_PTR(val) bfin_write32(MDMA_D1_CURR_DESC_PTR, val)
  667. #define bfin_read_MDMA_D1_CURR_ADDR() bfin_read32(MDMA_D1_CURR_ADDR)
  668. #define bfin_write_MDMA_D1_CURR_ADDR(val) bfin_write32(MDMA_D1_CURR_ADDR, val)
  669. #define bfin_read_MDMA_D1_IRQ_STATUS() bfin_read16(MDMA_D1_IRQ_STATUS)
  670. #define bfin_write_MDMA_D1_IRQ_STATUS(val) bfin_write16(MDMA_D1_IRQ_STATUS, val)
  671. #define bfin_read_MDMA_D1_PERIPHERAL_MAP() bfin_read16(MDMA_D1_PERIPHERAL_MAP)
  672. #define bfin_write_MDMA_D1_PERIPHERAL_MAP(val) bfin_write16(MDMA_D1_PERIPHERAL_MAP, val)
  673. #define bfin_read_MDMA_D1_CURR_X_COUNT() bfin_read16(MDMA_D1_CURR_X_COUNT)
  674. #define bfin_write_MDMA_D1_CURR_X_COUNT(val) bfin_write16(MDMA_D1_CURR_X_COUNT, val)
  675. #define bfin_read_MDMA_D1_CURR_Y_COUNT() bfin_read16(MDMA_D1_CURR_Y_COUNT)
  676. #define bfin_write_MDMA_D1_CURR_Y_COUNT(val) bfin_write16(MDMA_D1_CURR_Y_COUNT, val)
  677. #define bfin_read_MDMA_S1_NEXT_DESC_PTR() bfin_read32(MDMA_S1_NEXT_DESC_PTR)
  678. #define bfin_write_MDMA_S1_NEXT_DESC_PTR(val) bfin_write32(MDMA_S1_NEXT_DESC_PTR, val)
  679. #define bfin_read_MDMA_S1_START_ADDR() bfin_read32(MDMA_S1_START_ADDR)
  680. #define bfin_write_MDMA_S1_START_ADDR(val) bfin_write32(MDMA_S1_START_ADDR, val)
  681. #define bfin_read_MDMA_S1_CONFIG() bfin_read16(MDMA_S1_CONFIG)
  682. #define bfin_write_MDMA_S1_CONFIG(val) bfin_write16(MDMA_S1_CONFIG, val)
  683. #define bfin_read_MDMA_S1_X_COUNT() bfin_read16(MDMA_S1_X_COUNT)
  684. #define bfin_write_MDMA_S1_X_COUNT(val) bfin_write16(MDMA_S1_X_COUNT, val)
  685. #define bfin_read_MDMA_S1_X_MODIFY() bfin_read16(MDMA_S1_X_MODIFY)
  686. #define bfin_write_MDMA_S1_X_MODIFY(val) bfin_write16(MDMA_S1_X_MODIFY, val)
  687. #define bfin_read_MDMA_S1_Y_COUNT() bfin_read16(MDMA_S1_Y_COUNT)
  688. #define bfin_write_MDMA_S1_Y_COUNT(val) bfin_write16(MDMA_S1_Y_COUNT, val)
  689. #define bfin_read_MDMA_S1_Y_MODIFY() bfin_read16(MDMA_S1_Y_MODIFY)
  690. #define bfin_write_MDMA_S1_Y_MODIFY(val) bfin_write16(MDMA_S1_Y_MODIFY, val)
  691. #define bfin_read_MDMA_S1_CURR_DESC_PTR() bfin_read32(MDMA_S1_CURR_DESC_PTR)
  692. #define bfin_write_MDMA_S1_CURR_DESC_PTR(val) bfin_write32(MDMA_S1_CURR_DESC_PTR, val)
  693. #define bfin_read_MDMA_S1_CURR_ADDR() bfin_read32(MDMA_S1_CURR_ADDR)
  694. #define bfin_write_MDMA_S1_CURR_ADDR(val) bfin_write32(MDMA_S1_CURR_ADDR, val)
  695. #define bfin_read_MDMA_S1_IRQ_STATUS() bfin_read16(MDMA_S1_IRQ_STATUS)
  696. #define bfin_write_MDMA_S1_IRQ_STATUS(val) bfin_write16(MDMA_S1_IRQ_STATUS, val)
  697. #define bfin_read_MDMA_S1_PERIPHERAL_MAP() bfin_read16(MDMA_S1_PERIPHERAL_MAP)
  698. #define bfin_write_MDMA_S1_PERIPHERAL_MAP(val) bfin_write16(MDMA_S1_PERIPHERAL_MAP, val)
  699. #define bfin_read_MDMA_S1_CURR_X_COUNT() bfin_read16(MDMA_S1_CURR_X_COUNT)
  700. #define bfin_write_MDMA_S1_CURR_X_COUNT(val) bfin_write16(MDMA_S1_CURR_X_COUNT, val)
  701. #define bfin_read_MDMA_S1_CURR_Y_COUNT() bfin_read16(MDMA_S1_CURR_Y_COUNT)
  702. #define bfin_write_MDMA_S1_CURR_Y_COUNT(val) bfin_write16(MDMA_S1_CURR_Y_COUNT, val)
  703. /* EPPI1 Registers */
  704. #define bfin_read_EPPI1_STATUS() bfin_read16(EPPI1_STATUS)
  705. #define bfin_write_EPPI1_STATUS(val) bfin_write16(EPPI1_STATUS, val)
  706. #define bfin_read_EPPI1_HCOUNT() bfin_read16(EPPI1_HCOUNT)
  707. #define bfin_write_EPPI1_HCOUNT(val) bfin_write16(EPPI1_HCOUNT, val)
  708. #define bfin_read_EPPI1_HDELAY() bfin_read16(EPPI1_HDELAY)
  709. #define bfin_write_EPPI1_HDELAY(val) bfin_write16(EPPI1_HDELAY, val)
  710. #define bfin_read_EPPI1_VCOUNT() bfin_read16(EPPI1_VCOUNT)
  711. #define bfin_write_EPPI1_VCOUNT(val) bfin_write16(EPPI1_VCOUNT, val)
  712. #define bfin_read_EPPI1_VDELAY() bfin_read16(EPPI1_VDELAY)
  713. #define bfin_write_EPPI1_VDELAY(val) bfin_write16(EPPI1_VDELAY, val)
  714. #define bfin_read_EPPI1_FRAME() bfin_read16(EPPI1_FRAME)
  715. #define bfin_write_EPPI1_FRAME(val) bfin_write16(EPPI1_FRAME, val)
  716. #define bfin_read_EPPI1_LINE() bfin_read16(EPPI1_LINE)
  717. #define bfin_write_EPPI1_LINE(val) bfin_write16(EPPI1_LINE, val)
  718. #define bfin_read_EPPI1_CLKDIV() bfin_read16(EPPI1_CLKDIV)
  719. #define bfin_write_EPPI1_CLKDIV(val) bfin_write16(EPPI1_CLKDIV, val)
  720. #define bfin_read_EPPI1_CONTROL() bfin_read32(EPPI1_CONTROL)
  721. #define bfin_write_EPPI1_CONTROL(val) bfin_write32(EPPI1_CONTROL, val)
  722. #define bfin_read_EPPI1_FS1W_HBL() bfin_read32(EPPI1_FS1W_HBL)
  723. #define bfin_write_EPPI1_FS1W_HBL(val) bfin_write32(EPPI1_FS1W_HBL, val)
  724. #define bfin_read_EPPI1_FS1P_AVPL() bfin_read32(EPPI1_FS1P_AVPL)
  725. #define bfin_write_EPPI1_FS1P_AVPL(val) bfin_write32(EPPI1_FS1P_AVPL, val)
  726. #define bfin_read_EPPI1_FS2W_LVB() bfin_read32(EPPI1_FS2W_LVB)
  727. #define bfin_write_EPPI1_FS2W_LVB(val) bfin_write32(EPPI1_FS2W_LVB, val)
  728. #define bfin_read_EPPI1_FS2P_LAVF() bfin_read32(EPPI1_FS2P_LAVF)
  729. #define bfin_write_EPPI1_FS2P_LAVF(val) bfin_write32(EPPI1_FS2P_LAVF, val)
  730. #define bfin_read_EPPI1_CLIP() bfin_read32(EPPI1_CLIP)
  731. #define bfin_write_EPPI1_CLIP(val) bfin_write32(EPPI1_CLIP, val)
  732. /* Port Interrubfin_read_()t 0 Registers (32-bit) */
  733. #define bfin_read_PINT0_MASK_SET() bfin_read32(PINT0_MASK_SET)
  734. #define bfin_write_PINT0_MASK_SET(val) bfin_write32(PINT0_MASK_SET, val)
  735. #define bfin_read_PINT0_MASK_CLEAR() bfin_read32(PINT0_MASK_CLEAR)
  736. #define bfin_write_PINT0_MASK_CLEAR(val) bfin_write32(PINT0_MASK_CLEAR, val)
  737. #define bfin_read_PINT0_REQUEST() bfin_read32(PINT0_REQUEST)
  738. #define bfin_write_PINT0_REQUEST(val) bfin_write32(PINT0_REQUEST, val)
  739. #define bfin_read_PINT0_ASSIGN() bfin_read32(PINT0_ASSIGN)
  740. #define bfin_write_PINT0_ASSIGN(val) bfin_write32(PINT0_ASSIGN, val)
  741. #define bfin_read_PINT0_EDGE_SET() bfin_read32(PINT0_EDGE_SET)
  742. #define bfin_write_PINT0_EDGE_SET(val) bfin_write32(PINT0_EDGE_SET, val)
  743. #define bfin_read_PINT0_EDGE_CLEAR() bfin_read32(PINT0_EDGE_CLEAR)
  744. #define bfin_write_PINT0_EDGE_CLEAR(val) bfin_write32(PINT0_EDGE_CLEAR, val)
  745. #define bfin_read_PINT0_INVERT_SET() bfin_read32(PINT0_INVERT_SET)
  746. #define bfin_write_PINT0_INVERT_SET(val) bfin_write32(PINT0_INVERT_SET, val)
  747. #define bfin_read_PINT0_INVERT_CLEAR() bfin_read32(PINT0_INVERT_CLEAR)
  748. #define bfin_write_PINT0_INVERT_CLEAR(val) bfin_write32(PINT0_INVERT_CLEAR, val)
  749. #define bfin_read_PINT0_PINSTATE() bfin_read32(PINT0_PINSTATE)
  750. #define bfin_write_PINT0_PINSTATE(val) bfin_write32(PINT0_PINSTATE, val)
  751. #define bfin_read_PINT0_LATCH() bfin_read32(PINT0_LATCH)
  752. #define bfin_write_PINT0_LATCH(val) bfin_write32(PINT0_LATCH, val)
  753. /* Port Interrubfin_read_()t 1 Registers (32-bit) */
  754. #define bfin_read_PINT1_MASK_SET() bfin_read32(PINT1_MASK_SET)
  755. #define bfin_write_PINT1_MASK_SET(val) bfin_write32(PINT1_MASK_SET, val)
  756. #define bfin_read_PINT1_MASK_CLEAR() bfin_read32(PINT1_MASK_CLEAR)
  757. #define bfin_write_PINT1_MASK_CLEAR(val) bfin_write32(PINT1_MASK_CLEAR, val)
  758. #define bfin_read_PINT1_REQUEST() bfin_read32(PINT1_REQUEST)
  759. #define bfin_write_PINT1_REQUEST(val) bfin_write32(PINT1_REQUEST, val)
  760. #define bfin_read_PINT1_ASSIGN() bfin_read32(PINT1_ASSIGN)
  761. #define bfin_write_PINT1_ASSIGN(val) bfin_write32(PINT1_ASSIGN, val)
  762. #define bfin_read_PINT1_EDGE_SET() bfin_read32(PINT1_EDGE_SET)
  763. #define bfin_write_PINT1_EDGE_SET(val) bfin_write32(PINT1_EDGE_SET, val)
  764. #define bfin_read_PINT1_EDGE_CLEAR() bfin_read32(PINT1_EDGE_CLEAR)
  765. #define bfin_write_PINT1_EDGE_CLEAR(val) bfin_write32(PINT1_EDGE_CLEAR, val)
  766. #define bfin_read_PINT1_INVERT_SET() bfin_read32(PINT1_INVERT_SET)
  767. #define bfin_write_PINT1_INVERT_SET(val) bfin_write32(PINT1_INVERT_SET, val)
  768. #define bfin_read_PINT1_INVERT_CLEAR() bfin_read32(PINT1_INVERT_CLEAR)
  769. #define bfin_write_PINT1_INVERT_CLEAR(val) bfin_write32(PINT1_INVERT_CLEAR, val)
  770. #define bfin_read_PINT1_PINSTATE() bfin_read32(PINT1_PINSTATE)
  771. #define bfin_write_PINT1_PINSTATE(val) bfin_write32(PINT1_PINSTATE, val)
  772. #define bfin_read_PINT1_LATCH() bfin_read32(PINT1_LATCH)
  773. #define bfin_write_PINT1_LATCH(val) bfin_write32(PINT1_LATCH, val)
  774. /* Port Interrubfin_read_()t 2 Registers (32-bit) */
  775. #define bfin_read_PINT2_MASK_SET() bfin_read32(PINT2_MASK_SET)
  776. #define bfin_write_PINT2_MASK_SET(val) bfin_write32(PINT2_MASK_SET, val)
  777. #define bfin_read_PINT2_MASK_CLEAR() bfin_read32(PINT2_MASK_CLEAR)
  778. #define bfin_write_PINT2_MASK_CLEAR(val) bfin_write32(PINT2_MASK_CLEAR, val)
  779. #define bfin_read_PINT2_REQUEST() bfin_read32(PINT2_REQUEST)
  780. #define bfin_write_PINT2_REQUEST(val) bfin_write32(PINT2_REQUEST, val)
  781. #define bfin_read_PINT2_ASSIGN() bfin_read32(PINT2_ASSIGN)
  782. #define bfin_write_PINT2_ASSIGN(val) bfin_write32(PINT2_ASSIGN, val)
  783. #define bfin_read_PINT2_EDGE_SET() bfin_read32(PINT2_EDGE_SET)
  784. #define bfin_write_PINT2_EDGE_SET(val) bfin_write32(PINT2_EDGE_SET, val)
  785. #define bfin_read_PINT2_EDGE_CLEAR() bfin_read32(PINT2_EDGE_CLEAR)
  786. #define bfin_write_PINT2_EDGE_CLEAR(val) bfin_write32(PINT2_EDGE_CLEAR, val)
  787. #define bfin_read_PINT2_INVERT_SET() bfin_read32(PINT2_INVERT_SET)
  788. #define bfin_write_PINT2_INVERT_SET(val) bfin_write32(PINT2_INVERT_SET, val)
  789. #define bfin_read_PINT2_INVERT_CLEAR() bfin_read32(PINT2_INVERT_CLEAR)
  790. #define bfin_write_PINT2_INVERT_CLEAR(val) bfin_write32(PINT2_INVERT_CLEAR, val)
  791. #define bfin_read_PINT2_PINSTATE() bfin_read32(PINT2_PINSTATE)
  792. #define bfin_write_PINT2_PINSTATE(val) bfin_write32(PINT2_PINSTATE, val)
  793. #define bfin_read_PINT2_LATCH() bfin_read32(PINT2_LATCH)
  794. #define bfin_write_PINT2_LATCH(val) bfin_write32(PINT2_LATCH, val)
  795. /* Port Interrubfin_read_()t 3 Registers (32-bit) */
  796. #define bfin_read_PINT3_MASK_SET() bfin_read32(PINT3_MASK_SET)
  797. #define bfin_write_PINT3_MASK_SET(val) bfin_write32(PINT3_MASK_SET, val)
  798. #define bfin_read_PINT3_MASK_CLEAR() bfin_read32(PINT3_MASK_CLEAR)
  799. #define bfin_write_PINT3_MASK_CLEAR(val) bfin_write32(PINT3_MASK_CLEAR, val)
  800. #define bfin_read_PINT3_REQUEST() bfin_read32(PINT3_REQUEST)
  801. #define bfin_write_PINT3_REQUEST(val) bfin_write32(PINT3_REQUEST, val)
  802. #define bfin_read_PINT3_ASSIGN() bfin_read32(PINT3_ASSIGN)
  803. #define bfin_write_PINT3_ASSIGN(val) bfin_write32(PINT3_ASSIGN, val)
  804. #define bfin_read_PINT3_EDGE_SET() bfin_read32(PINT3_EDGE_SET)
  805. #define bfin_write_PINT3_EDGE_SET(val) bfin_write32(PINT3_EDGE_SET, val)
  806. #define bfin_read_PINT3_EDGE_CLEAR() bfin_read32(PINT3_EDGE_CLEAR)
  807. #define bfin_write_PINT3_EDGE_CLEAR(val) bfin_write32(PINT3_EDGE_CLEAR, val)
  808. #define bfin_read_PINT3_INVERT_SET() bfin_read32(PINT3_INVERT_SET)
  809. #define bfin_write_PINT3_INVERT_SET(val) bfin_write32(PINT3_INVERT_SET, val)
  810. #define bfin_read_PINT3_INVERT_CLEAR() bfin_read32(PINT3_INVERT_CLEAR)
  811. #define bfin_write_PINT3_INVERT_CLEAR(val) bfin_write32(PINT3_INVERT_CLEAR, val)
  812. #define bfin_read_PINT3_PINSTATE() bfin_read32(PINT3_PINSTATE)
  813. #define bfin_write_PINT3_PINSTATE(val) bfin_write32(PINT3_PINSTATE, val)
  814. #define bfin_read_PINT3_LATCH() bfin_read32(PINT3_LATCH)
  815. #define bfin_write_PINT3_LATCH(val) bfin_write32(PINT3_LATCH, val)
  816. /* Port A Registers */
  817. #define bfin_read_PORTA_FER() bfin_read16(PORTA_FER)
  818. #define bfin_write_PORTA_FER(val) bfin_write16(PORTA_FER, val)
  819. #define bfin_read_PORTA() bfin_read16(PORTA)
  820. #define bfin_write_PORTA(val) bfin_write16(PORTA, val)
  821. #define bfin_read_PORTA_SET() bfin_read16(PORTA_SET)
  822. #define bfin_write_PORTA_SET(val) bfin_write16(PORTA_SET, val)
  823. #define bfin_read_PORTA_CLEAR() bfin_read16(PORTA_CLEAR)
  824. #define bfin_write_PORTA_CLEAR(val) bfin_write16(PORTA_CLEAR, val)
  825. #define bfin_read_PORTA_DIR_SET() bfin_read16(PORTA_DIR_SET)
  826. #define bfin_write_PORTA_DIR_SET(val) bfin_write16(PORTA_DIR_SET, val)
  827. #define bfin_read_PORTA_DIR_CLEAR() bfin_read16(PORTA_DIR_CLEAR)
  828. #define bfin_write_PORTA_DIR_CLEAR(val) bfin_write16(PORTA_DIR_CLEAR, val)
  829. #define bfin_read_PORTA_INEN() bfin_read16(PORTA_INEN)
  830. #define bfin_write_PORTA_INEN(val) bfin_write16(PORTA_INEN, val)
  831. #define bfin_read_PORTA_MUX() bfin_read32(PORTA_MUX)
  832. #define bfin_write_PORTA_MUX(val) bfin_write32(PORTA_MUX, val)
  833. /* Port B Registers */
  834. #define bfin_read_PORTB_FER() bfin_read16(PORTB_FER)
  835. #define bfin_write_PORTB_FER(val) bfin_write16(PORTB_FER, val)
  836. #define bfin_read_PORTB() bfin_read16(PORTB)
  837. #define bfin_write_PORTB(val) bfin_write16(PORTB, val)
  838. #define bfin_read_PORTB_SET() bfin_read16(PORTB_SET)
  839. #define bfin_write_PORTB_SET(val) bfin_write16(PORTB_SET, val)
  840. #define bfin_read_PORTB_CLEAR() bfin_read16(PORTB_CLEAR)
  841. #define bfin_write_PORTB_CLEAR(val) bfin_write16(PORTB_CLEAR, val)
  842. #define bfin_read_PORTB_DIR_SET() bfin_read16(PORTB_DIR_SET)
  843. #define bfin_write_PORTB_DIR_SET(val) bfin_write16(PORTB_DIR_SET, val)
  844. #define bfin_read_PORTB_DIR_CLEAR() bfin_read16(PORTB_DIR_CLEAR)
  845. #define bfin_write_PORTB_DIR_CLEAR(val) bfin_write16(PORTB_DIR_CLEAR, val)
  846. #define bfin_read_PORTB_INEN() bfin_read16(PORTB_INEN)
  847. #define bfin_write_PORTB_INEN(val) bfin_write16(PORTB_INEN, val)
  848. #define bfin_read_PORTB_MUX() bfin_read32(PORTB_MUX)
  849. #define bfin_write_PORTB_MUX(val) bfin_write32(PORTB_MUX, val)
  850. /* Port C Registers */
  851. #define bfin_read_PORTC_FER() bfin_read16(PORTC_FER)
  852. #define bfin_write_PORTC_FER(val) bfin_write16(PORTC_FER, val)
  853. #define bfin_read_PORTC() bfin_read16(PORTC)
  854. #define bfin_write_PORTC(val) bfin_write16(PORTC, val)
  855. #define bfin_read_PORTC_SET() bfin_read16(PORTC_SET)
  856. #define bfin_write_PORTC_SET(val) bfin_write16(PORTC_SET, val)
  857. #define bfin_read_PORTC_CLEAR() bfin_read16(PORTC_CLEAR)
  858. #define bfin_write_PORTC_CLEAR(val) bfin_write16(PORTC_CLEAR, val)
  859. #define bfin_read_PORTC_DIR_SET() bfin_read16(PORTC_DIR_SET)
  860. #define bfin_write_PORTC_DIR_SET(val) bfin_write16(PORTC_DIR_SET, val)
  861. #define bfin_read_PORTC_DIR_CLEAR() bfin_read16(PORTC_DIR_CLEAR)
  862. #define bfin_write_PORTC_DIR_CLEAR(val) bfin_write16(PORTC_DIR_CLEAR, val)
  863. #define bfin_read_PORTC_INEN() bfin_read16(PORTC_INEN)
  864. #define bfin_write_PORTC_INEN(val) bfin_write16(PORTC_INEN, val)
  865. #define bfin_read_PORTC_MUX() bfin_read32(PORTC_MUX)
  866. #define bfin_write_PORTC_MUX(val) bfin_write32(PORTC_MUX, val)
  867. /* Port D Registers */
  868. #define bfin_read_PORTD_FER() bfin_read16(PORTD_FER)
  869. #define bfin_write_PORTD_FER(val) bfin_write16(PORTD_FER, val)
  870. #define bfin_read_PORTD() bfin_read16(PORTD)
  871. #define bfin_write_PORTD(val) bfin_write16(PORTD, val)
  872. #define bfin_read_PORTD_SET() bfin_read16(PORTD_SET)
  873. #define bfin_write_PORTD_SET(val) bfin_write16(PORTD_SET, val)
  874. #define bfin_read_PORTD_CLEAR() bfin_read16(PORTD_CLEAR)
  875. #define bfin_write_PORTD_CLEAR(val) bfin_write16(PORTD_CLEAR, val)
  876. #define bfin_read_PORTD_DIR_SET() bfin_read16(PORTD_DIR_SET)
  877. #define bfin_write_PORTD_DIR_SET(val) bfin_write16(PORTD_DIR_SET, val)
  878. #define bfin_read_PORTD_DIR_CLEAR() bfin_read16(PORTD_DIR_CLEAR)
  879. #define bfin_write_PORTD_DIR_CLEAR(val) bfin_write16(PORTD_DIR_CLEAR, val)
  880. #define bfin_read_PORTD_INEN() bfin_read16(PORTD_INEN)
  881. #define bfin_write_PORTD_INEN(val) bfin_write16(PORTD_INEN, val)
  882. #define bfin_read_PORTD_MUX() bfin_read32(PORTD_MUX)
  883. #define bfin_write_PORTD_MUX(val) bfin_write32(PORTD_MUX, val)
  884. /* Port E Registers */
  885. #define bfin_read_PORTE_FER() bfin_read16(PORTE_FER)
  886. #define bfin_write_PORTE_FER(val) bfin_write16(PORTE_FER, val)
  887. #define bfin_read_PORTE() bfin_read16(PORTE)
  888. #define bfin_write_PORTE(val) bfin_write16(PORTE, val)
  889. #define bfin_read_PORTE_SET() bfin_read16(PORTE_SET)
  890. #define bfin_write_PORTE_SET(val) bfin_write16(PORTE_SET, val)
  891. #define bfin_read_PORTE_CLEAR() bfin_read16(PORTE_CLEAR)
  892. #define bfin_write_PORTE_CLEAR(val) bfin_write16(PORTE_CLEAR, val)
  893. #define bfin_read_PORTE_DIR_SET() bfin_read16(PORTE_DIR_SET)
  894. #define bfin_write_PORTE_DIR_SET(val) bfin_write16(PORTE_DIR_SET, val)
  895. #define bfin_read_PORTE_DIR_CLEAR() bfin_read16(PORTE_DIR_CLEAR)
  896. #define bfin_write_PORTE_DIR_CLEAR(val) bfin_write16(PORTE_DIR_CLEAR, val)
  897. #define bfin_read_PORTE_INEN() bfin_read16(PORTE_INEN)
  898. #define bfin_write_PORTE_INEN(val) bfin_write16(PORTE_INEN, val)
  899. #define bfin_read_PORTE_MUX() bfin_read32(PORTE_MUX)
  900. #define bfin_write_PORTE_MUX(val) bfin_write32(PORTE_MUX, val)
  901. /* Port F Registers */
  902. #define bfin_read_PORTF_FER() bfin_read16(PORTF_FER)
  903. #define bfin_write_PORTF_FER(val) bfin_write16(PORTF_FER, val)
  904. #define bfin_read_PORTF() bfin_read16(PORTF)
  905. #define bfin_write_PORTF(val) bfin_write16(PORTF, val)
  906. #define bfin_read_PORTF_SET() bfin_read16(PORTF_SET)
  907. #define bfin_write_PORTF_SET(val) bfin_write16(PORTF_SET, val)
  908. #define bfin_read_PORTF_CLEAR() bfin_read16(PORTF_CLEAR)
  909. #define bfin_write_PORTF_CLEAR(val) bfin_write16(PORTF_CLEAR, val)
  910. #define bfin_read_PORTF_DIR_SET() bfin_read16(PORTF_DIR_SET)
  911. #define bfin_write_PORTF_DIR_SET(val) bfin_write16(PORTF_DIR_SET, val)
  912. #define bfin_read_PORTF_DIR_CLEAR() bfin_read16(PORTF_DIR_CLEAR)
  913. #define bfin_write_PORTF_DIR_CLEAR(val) bfin_write16(PORTF_DIR_CLEAR, val)
  914. #define bfin_read_PORTF_INEN() bfin_read16(PORTF_INEN)
  915. #define bfin_write_PORTF_INEN(val) bfin_write16(PORTF_INEN, val)
  916. #define bfin_read_PORTF_MUX() bfin_read32(PORTF_MUX)
  917. #define bfin_write_PORTF_MUX(val) bfin_write32(PORTF_MUX, val)
  918. /* Port G Registers */
  919. #define bfin_read_PORTG_FER() bfin_read16(PORTG_FER)
  920. #define bfin_write_PORTG_FER(val) bfin_write16(PORTG_FER, val)
  921. #define bfin_read_PORTG() bfin_read16(PORTG)
  922. #define bfin_write_PORTG(val) bfin_write16(PORTG, val)
  923. #define bfin_read_PORTG_SET() bfin_read16(PORTG_SET)
  924. #define bfin_write_PORTG_SET(val) bfin_write16(PORTG_SET, val)
  925. #define bfin_read_PORTG_CLEAR() bfin_read16(PORTG_CLEAR)
  926. #define bfin_write_PORTG_CLEAR(val) bfin_write16(PORTG_CLEAR, val)
  927. #define bfin_read_PORTG_DIR_SET() bfin_read16(PORTG_DIR_SET)
  928. #define bfin_write_PORTG_DIR_SET(val) bfin_write16(PORTG_DIR_SET, val)
  929. #define bfin_read_PORTG_DIR_CLEAR() bfin_read16(PORTG_DIR_CLEAR)
  930. #define bfin_write_PORTG_DIR_CLEAR(val) bfin_write16(PORTG_DIR_CLEAR, val)
  931. #define bfin_read_PORTG_INEN() bfin_read16(PORTG_INEN)
  932. #define bfin_write_PORTG_INEN(val) bfin_write16(PORTG_INEN, val)
  933. #define bfin_read_PORTG_MUX() bfin_read32(PORTG_MUX)
  934. #define bfin_write_PORTG_MUX(val) bfin_write32(PORTG_MUX, val)
  935. /* Port H Registers */
  936. #define bfin_read_PORTH_FER() bfin_read16(PORTH_FER)
  937. #define bfin_write_PORTH_FER(val) bfin_write16(PORTH_FER, val)
  938. #define bfin_read_PORTH() bfin_read16(PORTH)
  939. #define bfin_write_PORTH(val) bfin_write16(PORTH, val)
  940. #define bfin_read_PORTH_SET() bfin_read16(PORTH_SET)
  941. #define bfin_write_PORTH_SET(val) bfin_write16(PORTH_SET, val)
  942. #define bfin_read_PORTH_CLEAR() bfin_read16(PORTH_CLEAR)
  943. #define bfin_write_PORTH_CLEAR(val) bfin_write16(PORTH_CLEAR, val)
  944. #define bfin_read_PORTH_DIR_SET() bfin_read16(PORTH_DIR_SET)
  945. #define bfin_write_PORTH_DIR_SET(val) bfin_write16(PORTH_DIR_SET, val)
  946. #define bfin_read_PORTH_DIR_CLEAR() bfin_read16(PORTH_DIR_CLEAR)
  947. #define bfin_write_PORTH_DIR_CLEAR(val) bfin_write16(PORTH_DIR_CLEAR, val)
  948. #define bfin_read_PORTH_INEN() bfin_read16(PORTH_INEN)
  949. #define bfin_write_PORTH_INEN(val) bfin_write16(PORTH_INEN, val)
  950. #define bfin_read_PORTH_MUX() bfin_read32(PORTH_MUX)
  951. #define bfin_write_PORTH_MUX(val) bfin_write32(PORTH_MUX, val)
  952. /* Port I Registers */
  953. #define bfin_read_PORTI_FER() bfin_read16(PORTI_FER)
  954. #define bfin_write_PORTI_FER(val) bfin_write16(PORTI_FER, val)
  955. #define bfin_read_PORTI() bfin_read16(PORTI)
  956. #define bfin_write_PORTI(val) bfin_write16(PORTI, val)
  957. #define bfin_read_PORTI_SET() bfin_read16(PORTI_SET)
  958. #define bfin_write_PORTI_SET(val) bfin_write16(PORTI_SET, val)
  959. #define bfin_read_PORTI_CLEAR() bfin_read16(PORTI_CLEAR)
  960. #define bfin_write_PORTI_CLEAR(val) bfin_write16(PORTI_CLEAR, val)
  961. #define bfin_read_PORTI_DIR_SET() bfin_read16(PORTI_DIR_SET)
  962. #define bfin_write_PORTI_DIR_SET(val) bfin_write16(PORTI_DIR_SET, val)
  963. #define bfin_read_PORTI_DIR_CLEAR() bfin_read16(PORTI_DIR_CLEAR)
  964. #define bfin_write_PORTI_DIR_CLEAR(val) bfin_write16(PORTI_DIR_CLEAR, val)
  965. #define bfin_read_PORTI_INEN() bfin_read16(PORTI_INEN)
  966. #define bfin_write_PORTI_INEN(val) bfin_write16(PORTI_INEN, val)
  967. #define bfin_read_PORTI_MUX() bfin_read32(PORTI_MUX)
  968. #define bfin_write_PORTI_MUX(val) bfin_write32(PORTI_MUX, val)
  969. /* Port J Registers */
  970. #define bfin_read_PORTJ_FER() bfin_read16(PORTJ_FER)
  971. #define bfin_write_PORTJ_FER(val) bfin_write16(PORTJ_FER, val)
  972. #define bfin_read_PORTJ() bfin_read16(PORTJ)
  973. #define bfin_write_PORTJ(val) bfin_write16(PORTJ, val)
  974. #define bfin_read_PORTJ_SET() bfin_read16(PORTJ_SET)
  975. #define bfin_write_PORTJ_SET(val) bfin_write16(PORTJ_SET, val)
  976. #define bfin_read_PORTJ_CLEAR() bfin_read16(PORTJ_CLEAR)
  977. #define bfin_write_PORTJ_CLEAR(val) bfin_write16(PORTJ_CLEAR, val)
  978. #define bfin_read_PORTJ_DIR_SET() bfin_read16(PORTJ_DIR_SET)
  979. #define bfin_write_PORTJ_DIR_SET(val) bfin_write16(PORTJ_DIR_SET, val)
  980. #define bfin_read_PORTJ_DIR_CLEAR() bfin_read16(PORTJ_DIR_CLEAR)
  981. #define bfin_write_PORTJ_DIR_CLEAR(val) bfin_write16(PORTJ_DIR_CLEAR, val)
  982. #define bfin_read_PORTJ_INEN() bfin_read16(PORTJ_INEN)
  983. #define bfin_write_PORTJ_INEN(val) bfin_write16(PORTJ_INEN, val)
  984. #define bfin_read_PORTJ_MUX() bfin_read32(PORTJ_MUX)
  985. #define bfin_write_PORTJ_MUX(val) bfin_write32(PORTJ_MUX, val)
  986. /* PWM Timer Registers */
  987. #define bfin_read_TIMER0_CONFIG() bfin_read16(TIMER0_CONFIG)
  988. #define bfin_write_TIMER0_CONFIG(val) bfin_write16(TIMER0_CONFIG, val)
  989. #define bfin_read_TIMER0_COUNTER() bfin_read32(TIMER0_COUNTER)
  990. #define bfin_write_TIMER0_COUNTER(val) bfin_write32(TIMER0_COUNTER, val)
  991. #define bfin_read_TIMER0_PERIOD() bfin_read32(TIMER0_PERIOD)
  992. #define bfin_write_TIMER0_PERIOD(val) bfin_write32(TIMER0_PERIOD, val)
  993. #define bfin_read_TIMER0_WIDTH() bfin_read32(TIMER0_WIDTH)
  994. #define bfin_write_TIMER0_WIDTH(val) bfin_write32(TIMER0_WIDTH, val)
  995. #define bfin_read_TIMER1_CONFIG() bfin_read16(TIMER1_CONFIG)
  996. #define bfin_write_TIMER1_CONFIG(val) bfin_write16(TIMER1_CONFIG, val)
  997. #define bfin_read_TIMER1_COUNTER() bfin_read32(TIMER1_COUNTER)
  998. #define bfin_write_TIMER1_COUNTER(val) bfin_write32(TIMER1_COUNTER, val)
  999. #define bfin_read_TIMER1_PERIOD() bfin_read32(TIMER1_PERIOD)
  1000. #define bfin_write_TIMER1_PERIOD(val) bfin_write32(TIMER1_PERIOD, val)
  1001. #define bfin_read_TIMER1_WIDTH() bfin_read32(TIMER1_WIDTH)
  1002. #define bfin_write_TIMER1_WIDTH(val) bfin_write32(TIMER1_WIDTH, val)
  1003. #define bfin_read_TIMER2_CONFIG() bfin_read16(TIMER2_CONFIG)
  1004. #define bfin_write_TIMER2_CONFIG(val) bfin_write16(TIMER2_CONFIG, val)
  1005. #define bfin_read_TIMER2_COUNTER() bfin_read32(TIMER2_COUNTER)
  1006. #define bfin_write_TIMER2_COUNTER(val) bfin_write32(TIMER2_COUNTER, val)
  1007. #define bfin_read_TIMER2_PERIOD() bfin_read32(TIMER2_PERIOD)
  1008. #define bfin_write_TIMER2_PERIOD(val) bfin_write32(TIMER2_PERIOD, val)
  1009. #define bfin_read_TIMER2_WIDTH() bfin_read32(TIMER2_WIDTH)
  1010. #define bfin_write_TIMER2_WIDTH(val) bfin_write32(TIMER2_WIDTH, val)
  1011. #define bfin_read_TIMER3_CONFIG() bfin_read16(TIMER3_CONFIG)
  1012. #define bfin_write_TIMER3_CONFIG(val) bfin_write16(TIMER3_CONFIG, val)
  1013. #define bfin_read_TIMER3_COUNTER() bfin_read32(TIMER3_COUNTER)
  1014. #define bfin_write_TIMER3_COUNTER(val) bfin_write32(TIMER3_COUNTER, val)
  1015. #define bfin_read_TIMER3_PERIOD() bfin_read32(TIMER3_PERIOD)
  1016. #define bfin_write_TIMER3_PERIOD(val) bfin_write32(TIMER3_PERIOD, val)
  1017. #define bfin_read_TIMER3_WIDTH() bfin_read32(TIMER3_WIDTH)
  1018. #define bfin_write_TIMER3_WIDTH(val) bfin_write32(TIMER3_WIDTH, val)
  1019. #define bfin_read_TIMER4_CONFIG() bfin_read16(TIMER4_CONFIG)
  1020. #define bfin_write_TIMER4_CONFIG(val) bfin_write16(TIMER4_CONFIG, val)
  1021. #define bfin_read_TIMER4_COUNTER() bfin_read32(TIMER4_COUNTER)
  1022. #define bfin_write_TIMER4_COUNTER(val) bfin_write32(TIMER4_COUNTER, val)
  1023. #define bfin_read_TIMER4_PERIOD() bfin_read32(TIMER4_PERIOD)
  1024. #define bfin_write_TIMER4_PERIOD(val) bfin_write32(TIMER4_PERIOD, val)
  1025. #define bfin_read_TIMER4_WIDTH() bfin_read32(TIMER4_WIDTH)
  1026. #define bfin_write_TIMER4_WIDTH(val) bfin_write32(TIMER4_WIDTH, val)
  1027. #define bfin_read_TIMER5_CONFIG() bfin_read16(TIMER5_CONFIG)
  1028. #define bfin_write_TIMER5_CONFIG(val) bfin_write16(TIMER5_CONFIG, val)
  1029. #define bfin_read_TIMER5_COUNTER() bfin_read32(TIMER5_COUNTER)
  1030. #define bfin_write_TIMER5_COUNTER(val) bfin_write32(TIMER5_COUNTER, val)
  1031. #define bfin_read_TIMER5_PERIOD() bfin_read32(TIMER5_PERIOD)
  1032. #define bfin_write_TIMER5_PERIOD(val) bfin_write32(TIMER5_PERIOD, val)
  1033. #define bfin_read_TIMER5_WIDTH() bfin_read32(TIMER5_WIDTH)
  1034. #define bfin_write_TIMER5_WIDTH(val) bfin_write32(TIMER5_WIDTH, val)
  1035. #define bfin_read_TIMER6_CONFIG() bfin_read16(TIMER6_CONFIG)
  1036. #define bfin_write_TIMER6_CONFIG(val) bfin_write16(TIMER6_CONFIG, val)
  1037. #define bfin_read_TIMER6_COUNTER() bfin_read32(TIMER6_COUNTER)
  1038. #define bfin_write_TIMER6_COUNTER(val) bfin_write32(TIMER6_COUNTER, val)
  1039. #define bfin_read_TIMER6_PERIOD() bfin_read32(TIMER6_PERIOD)
  1040. #define bfin_write_TIMER6_PERIOD(val) bfin_write32(TIMER6_PERIOD, val)
  1041. #define bfin_read_TIMER6_WIDTH() bfin_read32(TIMER6_WIDTH)
  1042. #define bfin_write_TIMER6_WIDTH(val) bfin_write32(TIMER6_WIDTH, val)
  1043. #define bfin_read_TIMER7_CONFIG() bfin_read16(TIMER7_CONFIG)
  1044. #define bfin_write_TIMER7_CONFIG(val) bfin_write16(TIMER7_CONFIG, val)
  1045. #define bfin_read_TIMER7_COUNTER() bfin_read32(TIMER7_COUNTER)
  1046. #define bfin_write_TIMER7_COUNTER(val) bfin_write32(TIMER7_COUNTER, val)
  1047. #define bfin_read_TIMER7_PERIOD() bfin_read32(TIMER7_PERIOD)
  1048. #define bfin_write_TIMER7_PERIOD(val) bfin_write32(TIMER7_PERIOD, val)
  1049. #define bfin_read_TIMER7_WIDTH() bfin_read32(TIMER7_WIDTH)
  1050. #define bfin_write_TIMER7_WIDTH(val) bfin_write32(TIMER7_WIDTH, val)
  1051. /* Timer Groubfin_read_() of 8 */
  1052. #define bfin_read_TIMER_ENABLE0() bfin_read16(TIMER_ENABLE0)
  1053. #define bfin_write_TIMER_ENABLE0(val) bfin_write16(TIMER_ENABLE0, val)
  1054. #define bfin_read_TIMER_DISABLE0() bfin_read16(TIMER_DISABLE0)
  1055. #define bfin_write_TIMER_DISABLE0(val) bfin_write16(TIMER_DISABLE0, val)
  1056. #define bfin_read_TIMER_STATUS0() bfin_read32(TIMER_STATUS0)
  1057. #define bfin_write_TIMER_STATUS0(val) bfin_write32(TIMER_STATUS0, val)
  1058. /* DMAC1 Registers */
  1059. #define bfin_read_DMAC1_TC_PER() bfin_read16(DMAC1_TC_PER)
  1060. #define bfin_write_DMAC1_TC_PER(val) bfin_write16(DMAC1_TC_PER, val)
  1061. #define bfin_read_DMAC1_TC_CNT() bfin_read16(DMAC1_TC_CNT)
  1062. #define bfin_write_DMAC1_TC_CNT(val) bfin_write16(DMAC1_TC_CNT, val)
  1063. /* DMA Channel 12 Registers */
  1064. #define bfin_read_DMA12_NEXT_DESC_PTR() bfin_read32(DMA12_NEXT_DESC_PTR)
  1065. #define bfin_write_DMA12_NEXT_DESC_PTR(val) bfin_write32(DMA12_NEXT_DESC_PTR, val)
  1066. #define bfin_read_DMA12_START_ADDR() bfin_read32(DMA12_START_ADDR)
  1067. #define bfin_write_DMA12_START_ADDR(val) bfin_write32(DMA12_START_ADDR, val)
  1068. #define bfin_read_DMA12_CONFIG() bfin_read16(DMA12_CONFIG)
  1069. #define bfin_write_DMA12_CONFIG(val) bfin_write16(DMA12_CONFIG, val)
  1070. #define bfin_read_DMA12_X_COUNT() bfin_read16(DMA12_X_COUNT)
  1071. #define bfin_write_DMA12_X_COUNT(val) bfin_write16(DMA12_X_COUNT, val)
  1072. #define bfin_read_DMA12_X_MODIFY() bfin_read16(DMA12_X_MODIFY)
  1073. #define bfin_write_DMA12_X_MODIFY(val) bfin_write16(DMA12_X_MODIFY, val)
  1074. #define bfin_read_DMA12_Y_COUNT() bfin_read16(DMA12_Y_COUNT)
  1075. #define bfin_write_DMA12_Y_COUNT(val) bfin_write16(DMA12_Y_COUNT, val)
  1076. #define bfin_read_DMA12_Y_MODIFY() bfin_read16(DMA12_Y_MODIFY)
  1077. #define bfin_write_DMA12_Y_MODIFY(val) bfin_write16(DMA12_Y_MODIFY, val)
  1078. #define bfin_read_DMA12_CURR_DESC_PTR() bfin_read32(DMA12_CURR_DESC_PTR)
  1079. #define bfin_write_DMA12_CURR_DESC_PTR(val) bfin_write32(DMA12_CURR_DESC_PTR, val)
  1080. #define bfin_read_DMA12_CURR_ADDR() bfin_read32(DMA12_CURR_ADDR)
  1081. #define bfin_write_DMA12_CURR_ADDR(val) bfin_write32(DMA12_CURR_ADDR, val)
  1082. #define bfin_read_DMA12_IRQ_STATUS() bfin_read16(DMA12_IRQ_STATUS)
  1083. #define bfin_write_DMA12_IRQ_STATUS(val) bfin_write16(DMA12_IRQ_STATUS, val)
  1084. #define bfin_read_DMA12_PERIPHERAL_MAP() bfin_read16(DMA12_PERIPHERAL_MAP)
  1085. #define bfin_write_DMA12_PERIPHERAL_MAP(val) bfin_write16(DMA12_PERIPHERAL_MAP, val)
  1086. #define bfin_read_DMA12_CURR_X_COUNT() bfin_read16(DMA12_CURR_X_COUNT)
  1087. #define bfin_write_DMA12_CURR_X_COUNT(val) bfin_write16(DMA12_CURR_X_COUNT, val)
  1088. #define bfin_read_DMA12_CURR_Y_COUNT() bfin_read16(DMA12_CURR_Y_COUNT)
  1089. #define bfin_write_DMA12_CURR_Y_COUNT(val) bfin_write16(DMA12_CURR_Y_COUNT, val)
  1090. /* DMA Channel 13 Registers */
  1091. #define bfin_read_DMA13_NEXT_DESC_PTR() bfin_read32(DMA13_NEXT_DESC_PTR)
  1092. #define bfin_write_DMA13_NEXT_DESC_PTR(val) bfin_write32(DMA13_NEXT_DESC_PTR, val)
  1093. #define bfin_read_DMA13_START_ADDR() bfin_read32(DMA13_START_ADDR)
  1094. #define bfin_write_DMA13_START_ADDR(val) bfin_write32(DMA13_START_ADDR, val)
  1095. #define bfin_read_DMA13_CONFIG() bfin_read16(DMA13_CONFIG)
  1096. #define bfin_write_DMA13_CONFIG(val) bfin_write16(DMA13_CONFIG, val)
  1097. #define bfin_read_DMA13_X_COUNT() bfin_read16(DMA13_X_COUNT)
  1098. #define bfin_write_DMA13_X_COUNT(val) bfin_write16(DMA13_X_COUNT, val)
  1099. #define bfin_read_DMA13_X_MODIFY() bfin_read16(DMA13_X_MODIFY)
  1100. #define bfin_write_DMA13_X_MODIFY(val) bfin_write16(DMA13_X_MODIFY, val)
  1101. #define bfin_read_DMA13_Y_COUNT() bfin_read16(DMA13_Y_COUNT)
  1102. #define bfin_write_DMA13_Y_COUNT(val) bfin_write16(DMA13_Y_COUNT, val)
  1103. #define bfin_read_DMA13_Y_MODIFY() bfin_read16(DMA13_Y_MODIFY)
  1104. #define bfin_write_DMA13_Y_MODIFY(val) bfin_write16(DMA13_Y_MODIFY, val)
  1105. #define bfin_read_DMA13_CURR_DESC_PTR() bfin_read32(DMA13_CURR_DESC_PTR)
  1106. #define bfin_write_DMA13_CURR_DESC_PTR(val) bfin_write32(DMA13_CURR_DESC_PTR, val)
  1107. #define bfin_read_DMA13_CURR_ADDR() bfin_read32(DMA13_CURR_ADDR)
  1108. #define bfin_write_DMA13_CURR_ADDR(val) bfin_write32(DMA13_CURR_ADDR, val)
  1109. #define bfin_read_DMA13_IRQ_STATUS() bfin_read16(DMA13_IRQ_STATUS)
  1110. #define bfin_write_DMA13_IRQ_STATUS(val) bfin_write16(DMA13_IRQ_STATUS, val)
  1111. #define bfin_read_DMA13_PERIPHERAL_MAP() bfin_read16(DMA13_PERIPHERAL_MAP)
  1112. #define bfin_write_DMA13_PERIPHERAL_MAP(val) bfin_write16(DMA13_PERIPHERAL_MAP, val)
  1113. #define bfin_read_DMA13_CURR_X_COUNT() bfin_read16(DMA13_CURR_X_COUNT)
  1114. #define bfin_write_DMA13_CURR_X_COUNT(val) bfin_write16(DMA13_CURR_X_COUNT, val)
  1115. #define bfin_read_DMA13_CURR_Y_COUNT() bfin_read16(DMA13_CURR_Y_COUNT)
  1116. #define bfin_write_DMA13_CURR_Y_COUNT(val) bfin_write16(DMA13_CURR_Y_COUNT, val)
  1117. /* DMA Channel 14 Registers */
  1118. #define bfin_read_DMA14_NEXT_DESC_PTR() bfin_read32(DMA14_NEXT_DESC_PTR)
  1119. #define bfin_write_DMA14_NEXT_DESC_PTR(val) bfin_write32(DMA14_NEXT_DESC_PTR, val)
  1120. #define bfin_read_DMA14_START_ADDR() bfin_read32(DMA14_START_ADDR)
  1121. #define bfin_write_DMA14_START_ADDR(val) bfin_write32(DMA14_START_ADDR, val)
  1122. #define bfin_read_DMA14_CONFIG() bfin_read16(DMA14_CONFIG)
  1123. #define bfin_write_DMA14_CONFIG(val) bfin_write16(DMA14_CONFIG, val)
  1124. #define bfin_read_DMA14_X_COUNT() bfin_read16(DMA14_X_COUNT)
  1125. #define bfin_write_DMA14_X_COUNT(val) bfin_write16(DMA14_X_COUNT, val)
  1126. #define bfin_read_DMA14_X_MODIFY() bfin_read16(DMA14_X_MODIFY)
  1127. #define bfin_write_DMA14_X_MODIFY(val) bfin_write16(DMA14_X_MODIFY, val)
  1128. #define bfin_read_DMA14_Y_COUNT() bfin_read16(DMA14_Y_COUNT)
  1129. #define bfin_write_DMA14_Y_COUNT(val) bfin_write16(DMA14_Y_COUNT, val)
  1130. #define bfin_read_DMA14_Y_MODIFY() bfin_read16(DMA14_Y_MODIFY)
  1131. #define bfin_write_DMA14_Y_MODIFY(val) bfin_write16(DMA14_Y_MODIFY, val)
  1132. #define bfin_read_DMA14_CURR_DESC_PTR() bfin_read32(DMA14_CURR_DESC_PTR)
  1133. #define bfin_write_DMA14_CURR_DESC_PTR(val) bfin_write32(DMA14_CURR_DESC_PTR, val)
  1134. #define bfin_read_DMA14_CURR_ADDR() bfin_read32(DMA14_CURR_ADDR)
  1135. #define bfin_write_DMA14_CURR_ADDR(val) bfin_write32(DMA14_CURR_ADDR, val)
  1136. #define bfin_read_DMA14_IRQ_STATUS() bfin_read16(DMA14_IRQ_STATUS)
  1137. #define bfin_write_DMA14_IRQ_STATUS(val) bfin_write16(DMA14_IRQ_STATUS, val)
  1138. #define bfin_read_DMA14_PERIPHERAL_MAP() bfin_read16(DMA14_PERIPHERAL_MAP)
  1139. #define bfin_write_DMA14_PERIPHERAL_MAP(val) bfin_write16(DMA14_PERIPHERAL_MAP, val)
  1140. #define bfin_read_DMA14_CURR_X_COUNT() bfin_read16(DMA14_CURR_X_COUNT)
  1141. #define bfin_write_DMA14_CURR_X_COUNT(val) bfin_write16(DMA14_CURR_X_COUNT, val)
  1142. #define bfin_read_DMA14_CURR_Y_COUNT() bfin_read16(DMA14_CURR_Y_COUNT)
  1143. #define bfin_write_DMA14_CURR_Y_COUNT(val) bfin_write16(DMA14_CURR_Y_COUNT, val)
  1144. /* DMA Channel 15 Registers */
  1145. #define bfin_read_DMA15_NEXT_DESC_PTR() bfin_read32(DMA15_NEXT_DESC_PTR)
  1146. #define bfin_write_DMA15_NEXT_DESC_PTR(val) bfin_write32(DMA15_NEXT_DESC_PTR, val)
  1147. #define bfin_read_DMA15_START_ADDR() bfin_read32(DMA15_START_ADDR)
  1148. #define bfin_write_DMA15_START_ADDR(val) bfin_write32(DMA15_START_ADDR, val)
  1149. #define bfin_read_DMA15_CONFIG() bfin_read16(DMA15_CONFIG)
  1150. #define bfin_write_DMA15_CONFIG(val) bfin_write16(DMA15_CONFIG, val)
  1151. #define bfin_read_DMA15_X_COUNT() bfin_read16(DMA15_X_COUNT)
  1152. #define bfin_write_DMA15_X_COUNT(val) bfin_write16(DMA15_X_COUNT, val)
  1153. #define bfin_read_DMA15_X_MODIFY() bfin_read16(DMA15_X_MODIFY)
  1154. #define bfin_write_DMA15_X_MODIFY(val) bfin_write16(DMA15_X_MODIFY, val)
  1155. #define bfin_read_DMA15_Y_COUNT() bfin_read16(DMA15_Y_COUNT)
  1156. #define bfin_write_DMA15_Y_COUNT(val) bfin_write16(DMA15_Y_COUNT, val)
  1157. #define bfin_read_DMA15_Y_MODIFY() bfin_read16(DMA15_Y_MODIFY)
  1158. #define bfin_write_DMA15_Y_MODIFY(val) bfin_write16(DMA15_Y_MODIFY, val)
  1159. #define bfin_read_DMA15_CURR_DESC_PTR() bfin_read32(DMA15_CURR_DESC_PTR)
  1160. #define bfin_write_DMA15_CURR_DESC_PTR(val) bfin_write32(DMA15_CURR_DESC_PTR, val)
  1161. #define bfin_read_DMA15_CURR_ADDR() bfin_read32(DMA15_CURR_ADDR)
  1162. #define bfin_write_DMA15_CURR_ADDR(val) bfin_write32(DMA15_CURR_ADDR, val)
  1163. #define bfin_read_DMA15_IRQ_STATUS() bfin_read16(DMA15_IRQ_STATUS)
  1164. #define bfin_write_DMA15_IRQ_STATUS(val) bfin_write16(DMA15_IRQ_STATUS, val)
  1165. #define bfin_read_DMA15_PERIPHERAL_MAP() bfin_read16(DMA15_PERIPHERAL_MAP)
  1166. #define bfin_write_DMA15_PERIPHERAL_MAP(val) bfin_write16(DMA15_PERIPHERAL_MAP, val)
  1167. #define bfin_read_DMA15_CURR_X_COUNT() bfin_read16(DMA15_CURR_X_COUNT)
  1168. #define bfin_write_DMA15_CURR_X_COUNT(val) bfin_write16(DMA15_CURR_X_COUNT, val)
  1169. #define bfin_read_DMA15_CURR_Y_COUNT() bfin_read16(DMA15_CURR_Y_COUNT)
  1170. #define bfin_write_DMA15_CURR_Y_COUNT(val) bfin_write16(DMA15_CURR_Y_COUNT, val)
  1171. /* DMA Channel 16 Registers */
  1172. #define bfin_read_DMA16_NEXT_DESC_PTR() bfin_read32(DMA16_NEXT_DESC_PTR)
  1173. #define bfin_write_DMA16_NEXT_DESC_PTR(val) bfin_write32(DMA16_NEXT_DESC_PTR, val)
  1174. #define bfin_read_DMA16_START_ADDR() bfin_read32(DMA16_START_ADDR)
  1175. #define bfin_write_DMA16_START_ADDR(val) bfin_write32(DMA16_START_ADDR, val)
  1176. #define bfin_read_DMA16_CONFIG() bfin_read16(DMA16_CONFIG)
  1177. #define bfin_write_DMA16_CONFIG(val) bfin_write16(DMA16_CONFIG, val)
  1178. #define bfin_read_DMA16_X_COUNT() bfin_read16(DMA16_X_COUNT)
  1179. #define bfin_write_DMA16_X_COUNT(val) bfin_write16(DMA16_X_COUNT, val)
  1180. #define bfin_read_DMA16_X_MODIFY() bfin_read16(DMA16_X_MODIFY)
  1181. #define bfin_write_DMA16_X_MODIFY(val) bfin_write16(DMA16_X_MODIFY, val)
  1182. #define bfin_read_DMA16_Y_COUNT() bfin_read16(DMA16_Y_COUNT)
  1183. #define bfin_write_DMA16_Y_COUNT(val) bfin_write16(DMA16_Y_COUNT, val)
  1184. #define bfin_read_DMA16_Y_MODIFY() bfin_read16(DMA16_Y_MODIFY)
  1185. #define bfin_write_DMA16_Y_MODIFY(val) bfin_write16(DMA16_Y_MODIFY, val)
  1186. #define bfin_read_DMA16_CURR_DESC_PTR() bfin_read32(DMA16_CURR_DESC_PTR)
  1187. #define bfin_write_DMA16_CURR_DESC_PTR(val) bfin_write32(DMA16_CURR_DESC_PTR, val)
  1188. #define bfin_read_DMA16_CURR_ADDR() bfin_read32(DMA16_CURR_ADDR)
  1189. #define bfin_write_DMA16_CURR_ADDR(val) bfin_write32(DMA16_CURR_ADDR, val)
  1190. #define bfin_read_DMA16_IRQ_STATUS() bfin_read16(DMA16_IRQ_STATUS)
  1191. #define bfin_write_DMA16_IRQ_STATUS(val) bfin_write16(DMA16_IRQ_STATUS, val)
  1192. #define bfin_read_DMA16_PERIPHERAL_MAP() bfin_read16(DMA16_PERIPHERAL_MAP)
  1193. #define bfin_write_DMA16_PERIPHERAL_MAP(val) bfin_write16(DMA16_PERIPHERAL_MAP, val)
  1194. #define bfin_read_DMA16_CURR_X_COUNT() bfin_read16(DMA16_CURR_X_COUNT)
  1195. #define bfin_write_DMA16_CURR_X_COUNT(val) bfin_write16(DMA16_CURR_X_COUNT, val)
  1196. #define bfin_read_DMA16_CURR_Y_COUNT() bfin_read16(DMA16_CURR_Y_COUNT)
  1197. #define bfin_write_DMA16_CURR_Y_COUNT(val) bfin_write16(DMA16_CURR_Y_COUNT, val)
  1198. /* DMA Channel 17 Registers */
  1199. #define bfin_read_DMA17_NEXT_DESC_PTR() bfin_read32(DMA17_NEXT_DESC_PTR)
  1200. #define bfin_write_DMA17_NEXT_DESC_PTR(val) bfin_write32(DMA17_NEXT_DESC_PTR, val)
  1201. #define bfin_read_DMA17_START_ADDR() bfin_read32(DMA17_START_ADDR)
  1202. #define bfin_write_DMA17_START_ADDR(val) bfin_write32(DMA17_START_ADDR, val)
  1203. #define bfin_read_DMA17_CONFIG() bfin_read16(DMA17_CONFIG)
  1204. #define bfin_write_DMA17_CONFIG(val) bfin_write16(DMA17_CONFIG, val)
  1205. #define bfin_read_DMA17_X_COUNT() bfin_read16(DMA17_X_COUNT)
  1206. #define bfin_write_DMA17_X_COUNT(val) bfin_write16(DMA17_X_COUNT, val)
  1207. #define bfin_read_DMA17_X_MODIFY() bfin_read16(DMA17_X_MODIFY)
  1208. #define bfin_write_DMA17_X_MODIFY(val) bfin_write16(DMA17_X_MODIFY, val)
  1209. #define bfin_read_DMA17_Y_COUNT() bfin_read16(DMA17_Y_COUNT)
  1210. #define bfin_write_DMA17_Y_COUNT(val) bfin_write16(DMA17_Y_COUNT, val)
  1211. #define bfin_read_DMA17_Y_MODIFY() bfin_read16(DMA17_Y_MODIFY)
  1212. #define bfin_write_DMA17_Y_MODIFY(val) bfin_write16(DMA17_Y_MODIFY, val)
  1213. #define bfin_read_DMA17_CURR_DESC_PTR() bfin_read32(DMA17_CURR_DESC_PTR)
  1214. #define bfin_write_DMA17_CURR_DESC_PTR(val) bfin_write32(DMA17_CURR_DESC_PTR, val)
  1215. #define bfin_read_DMA17_CURR_ADDR() bfin_read32(DMA17_CURR_ADDR)
  1216. #define bfin_write_DMA17_CURR_ADDR(val) bfin_write32(DMA17_CURR_ADDR, val)
  1217. #define bfin_read_DMA17_IRQ_STATUS() bfin_read16(DMA17_IRQ_STATUS)
  1218. #define bfin_write_DMA17_IRQ_STATUS(val) bfin_write16(DMA17_IRQ_STATUS, val)
  1219. #define bfin_read_DMA17_PERIPHERAL_MAP() bfin_read16(DMA17_PERIPHERAL_MAP)
  1220. #define bfin_write_DMA17_PERIPHERAL_MAP(val) bfin_write16(DMA17_PERIPHERAL_MAP, val)
  1221. #define bfin_read_DMA17_CURR_X_COUNT() bfin_read16(DMA17_CURR_X_COUNT)
  1222. #define bfin_write_DMA17_CURR_X_COUNT(val) bfin_write16(DMA17_CURR_X_COUNT, val)
  1223. #define bfin_read_DMA17_CURR_Y_COUNT() bfin_read16(DMA17_CURR_Y_COUNT)
  1224. #define bfin_write_DMA17_CURR_Y_COUNT(val) bfin_write16(DMA17_CURR_Y_COUNT, val)
  1225. /* DMA Channel 18 Registers */
  1226. #define bfin_read_DMA18_NEXT_DESC_PTR() bfin_read32(DMA18_NEXT_DESC_PTR)
  1227. #define bfin_write_DMA18_NEXT_DESC_PTR(val) bfin_write32(DMA18_NEXT_DESC_PTR, val)
  1228. #define bfin_read_DMA18_START_ADDR() bfin_read32(DMA18_START_ADDR)
  1229. #define bfin_write_DMA18_START_ADDR(val) bfin_write32(DMA18_START_ADDR, val)
  1230. #define bfin_read_DMA18_CONFIG() bfin_read16(DMA18_CONFIG)
  1231. #define bfin_write_DMA18_CONFIG(val) bfin_write16(DMA18_CONFIG, val)
  1232. #define bfin_read_DMA18_X_COUNT() bfin_read16(DMA18_X_COUNT)
  1233. #define bfin_write_DMA18_X_COUNT(val) bfin_write16(DMA18_X_COUNT, val)
  1234. #define bfin_read_DMA18_X_MODIFY() bfin_read16(DMA18_X_MODIFY)
  1235. #define bfin_write_DMA18_X_MODIFY(val) bfin_write16(DMA18_X_MODIFY, val)
  1236. #define bfin_read_DMA18_Y_COUNT() bfin_read16(DMA18_Y_COUNT)
  1237. #define bfin_write_DMA18_Y_COUNT(val) bfin_write16(DMA18_Y_COUNT, val)
  1238. #define bfin_read_DMA18_Y_MODIFY() bfin_read16(DMA18_Y_MODIFY)
  1239. #define bfin_write_DMA18_Y_MODIFY(val) bfin_write16(DMA18_Y_MODIFY, val)
  1240. #define bfin_read_DMA18_CURR_DESC_PTR() bfin_read32(DMA18_CURR_DESC_PTR)
  1241. #define bfin_write_DMA18_CURR_DESC_PTR(val) bfin_write32(DMA18_CURR_DESC_PTR, val)
  1242. #define bfin_read_DMA18_CURR_ADDR() bfin_read32(DMA18_CURR_ADDR)
  1243. #define bfin_write_DMA18_CURR_ADDR(val) bfin_write32(DMA18_CURR_ADDR, val)
  1244. #define bfin_read_DMA18_IRQ_STATUS() bfin_read16(DMA18_IRQ_STATUS)
  1245. #define bfin_write_DMA18_IRQ_STATUS(val) bfin_write16(DMA18_IRQ_STATUS, val)
  1246. #define bfin_read_DMA18_PERIPHERAL_MAP() bfin_read16(DMA18_PERIPHERAL_MAP)
  1247. #define bfin_write_DMA18_PERIPHERAL_MAP(val) bfin_write16(DMA18_PERIPHERAL_MAP, val)
  1248. #define bfin_read_DMA18_CURR_X_COUNT() bfin_read16(DMA18_CURR_X_COUNT)
  1249. #define bfin_write_DMA18_CURR_X_COUNT(val) bfin_write16(DMA18_CURR_X_COUNT, val)
  1250. #define bfin_read_DMA18_CURR_Y_COUNT() bfin_read16(DMA18_CURR_Y_COUNT)
  1251. #define bfin_write_DMA18_CURR_Y_COUNT(val) bfin_write16(DMA18_CURR_Y_COUNT, val)
  1252. /* DMA Channel 19 Registers */
  1253. #define bfin_read_DMA19_NEXT_DESC_PTR() bfin_read32(DMA19_NEXT_DESC_PTR)
  1254. #define bfin_write_DMA19_NEXT_DESC_PTR(val) bfin_write32(DMA19_NEXT_DESC_PTR, val)
  1255. #define bfin_read_DMA19_START_ADDR() bfin_read32(DMA19_START_ADDR)
  1256. #define bfin_write_DMA19_START_ADDR(val) bfin_write32(DMA19_START_ADDR, val)
  1257. #define bfin_read_DMA19_CONFIG() bfin_read16(DMA19_CONFIG)
  1258. #define bfin_write_DMA19_CONFIG(val) bfin_write16(DMA19_CONFIG, val)
  1259. #define bfin_read_DMA19_X_COUNT() bfin_read16(DMA19_X_COUNT)
  1260. #define bfin_write_DMA19_X_COUNT(val) bfin_write16(DMA19_X_COUNT, val)
  1261. #define bfin_read_DMA19_X_MODIFY() bfin_read16(DMA19_X_MODIFY)
  1262. #define bfin_write_DMA19_X_MODIFY(val) bfin_write16(DMA19_X_MODIFY, val)
  1263. #define bfin_read_DMA19_Y_COUNT() bfin_read16(DMA19_Y_COUNT)
  1264. #define bfin_write_DMA19_Y_COUNT(val) bfin_write16(DMA19_Y_COUNT, val)
  1265. #define bfin_read_DMA19_Y_MODIFY() bfin_read16(DMA19_Y_MODIFY)
  1266. #define bfin_write_DMA19_Y_MODIFY(val) bfin_write16(DMA19_Y_MODIFY, val)
  1267. #define bfin_read_DMA19_CURR_DESC_PTR() bfin_read32(DMA19_CURR_DESC_PTR)
  1268. #define bfin_write_DMA19_CURR_DESC_PTR(val) bfin_write32(DMA19_CURR_DESC_PTR, val)
  1269. #define bfin_read_DMA19_CURR_ADDR() bfin_read32(DMA19_CURR_ADDR)
  1270. #define bfin_write_DMA19_CURR_ADDR(val) bfin_write32(DMA19_CURR_ADDR, val)
  1271. #define bfin_read_DMA19_IRQ_STATUS() bfin_read16(DMA19_IRQ_STATUS)
  1272. #define bfin_write_DMA19_IRQ_STATUS(val) bfin_write16(DMA19_IRQ_STATUS, val)
  1273. #define bfin_read_DMA19_PERIPHERAL_MAP() bfin_read16(DMA19_PERIPHERAL_MAP)
  1274. #define bfin_write_DMA19_PERIPHERAL_MAP(val) bfin_write16(DMA19_PERIPHERAL_MAP, val)
  1275. #define bfin_read_DMA19_CURR_X_COUNT() bfin_read16(DMA19_CURR_X_COUNT)
  1276. #define bfin_write_DMA19_CURR_X_COUNT(val) bfin_write16(DMA19_CURR_X_COUNT, val)
  1277. #define bfin_read_DMA19_CURR_Y_COUNT() bfin_read16(DMA19_CURR_Y_COUNT)
  1278. #define bfin_write_DMA19_CURR_Y_COUNT(val) bfin_write16(DMA19_CURR_Y_COUNT, val)
  1279. /* DMA Channel 20 Registers */
  1280. #define bfin_read_DMA20_NEXT_DESC_PTR() bfin_read32(DMA20_NEXT_DESC_PTR)
  1281. #define bfin_write_DMA20_NEXT_DESC_PTR(val) bfin_write32(DMA20_NEXT_DESC_PTR, val)
  1282. #define bfin_read_DMA20_START_ADDR() bfin_read32(DMA20_START_ADDR)
  1283. #define bfin_write_DMA20_START_ADDR(val) bfin_write32(DMA20_START_ADDR, val)
  1284. #define bfin_read_DMA20_CONFIG() bfin_read16(DMA20_CONFIG)
  1285. #define bfin_write_DMA20_CONFIG(val) bfin_write16(DMA20_CONFIG, val)
  1286. #define bfin_read_DMA20_X_COUNT() bfin_read16(DMA20_X_COUNT)
  1287. #define bfin_write_DMA20_X_COUNT(val) bfin_write16(DMA20_X_COUNT, val)
  1288. #define bfin_read_DMA20_X_MODIFY() bfin_read16(DMA20_X_MODIFY)
  1289. #define bfin_write_DMA20_X_MODIFY(val) bfin_write16(DMA20_X_MODIFY, val)
  1290. #define bfin_read_DMA20_Y_COUNT() bfin_read16(DMA20_Y_COUNT)
  1291. #define bfin_write_DMA20_Y_COUNT(val) bfin_write16(DMA20_Y_COUNT, val)
  1292. #define bfin_read_DMA20_Y_MODIFY() bfin_read16(DMA20_Y_MODIFY)
  1293. #define bfin_write_DMA20_Y_MODIFY(val) bfin_write16(DMA20_Y_MODIFY, val)
  1294. #define bfin_read_DMA20_CURR_DESC_PTR() bfin_read32(DMA20_CURR_DESC_PTR)
  1295. #define bfin_write_DMA20_CURR_DESC_PTR(val) bfin_write32(DMA20_CURR_DESC_PTR, val)
  1296. #define bfin_read_DMA20_CURR_ADDR() bfin_read32(DMA20_CURR_ADDR)
  1297. #define bfin_write_DMA20_CURR_ADDR(val) bfin_write32(DMA20_CURR_ADDR, val)
  1298. #define bfin_read_DMA20_IRQ_STATUS() bfin_read16(DMA20_IRQ_STATUS)
  1299. #define bfin_write_DMA20_IRQ_STATUS(val) bfin_write16(DMA20_IRQ_STATUS, val)
  1300. #define bfin_read_DMA20_PERIPHERAL_MAP() bfin_read16(DMA20_PERIPHERAL_MAP)
  1301. #define bfin_write_DMA20_PERIPHERAL_MAP(val) bfin_write16(DMA20_PERIPHERAL_MAP, val)
  1302. #define bfin_read_DMA20_CURR_X_COUNT() bfin_read16(DMA20_CURR_X_COUNT)
  1303. #define bfin_write_DMA20_CURR_X_COUNT(val) bfin_write16(DMA20_CURR_X_COUNT, val)
  1304. #define bfin_read_DMA20_CURR_Y_COUNT() bfin_read16(DMA20_CURR_Y_COUNT)
  1305. #define bfin_write_DMA20_CURR_Y_COUNT(val) bfin_write16(DMA20_CURR_Y_COUNT, val)
  1306. /* DMA Channel 21 Registers */
  1307. #define bfin_read_DMA21_NEXT_DESC_PTR() bfin_read32(DMA21_NEXT_DESC_PTR)
  1308. #define bfin_write_DMA21_NEXT_DESC_PTR(val) bfin_write32(DMA21_NEXT_DESC_PTR, val)
  1309. #define bfin_read_DMA21_START_ADDR() bfin_read32(DMA21_START_ADDR)
  1310. #define bfin_write_DMA21_START_ADDR(val) bfin_write32(DMA21_START_ADDR, val)
  1311. #define bfin_read_DMA21_CONFIG() bfin_read16(DMA21_CONFIG)
  1312. #define bfin_write_DMA21_CONFIG(val) bfin_write16(DMA21_CONFIG, val)
  1313. #define bfin_read_DMA21_X_COUNT() bfin_read16(DMA21_X_COUNT)
  1314. #define bfin_write_DMA21_X_COUNT(val) bfin_write16(DMA21_X_COUNT, val)
  1315. #define bfin_read_DMA21_X_MODIFY() bfin_read16(DMA21_X_MODIFY)
  1316. #define bfin_write_DMA21_X_MODIFY(val) bfin_write16(DMA21_X_MODIFY, val)
  1317. #define bfin_read_DMA21_Y_COUNT() bfin_read16(DMA21_Y_COUNT)
  1318. #define bfin_write_DMA21_Y_COUNT(val) bfin_write16(DMA21_Y_COUNT, val)
  1319. #define bfin_read_DMA21_Y_MODIFY() bfin_read16(DMA21_Y_MODIFY)
  1320. #define bfin_write_DMA21_Y_MODIFY(val) bfin_write16(DMA21_Y_MODIFY, val)
  1321. #define bfin_read_DMA21_CURR_DESC_PTR() bfin_read32(DMA21_CURR_DESC_PTR)
  1322. #define bfin_write_DMA21_CURR_DESC_PTR(val) bfin_write32(DMA21_CURR_DESC_PTR, val)
  1323. #define bfin_read_DMA21_CURR_ADDR() bfin_read32(DMA21_CURR_ADDR)
  1324. #define bfin_write_DMA21_CURR_ADDR(val) bfin_write32(DMA21_CURR_ADDR, val)
  1325. #define bfin_read_DMA21_IRQ_STATUS() bfin_read16(DMA21_IRQ_STATUS)
  1326. #define bfin_write_DMA21_IRQ_STATUS(val) bfin_write16(DMA21_IRQ_STATUS, val)
  1327. #define bfin_read_DMA21_PERIPHERAL_MAP() bfin_read16(DMA21_PERIPHERAL_MAP)
  1328. #define bfin_write_DMA21_PERIPHERAL_MAP(val) bfin_write16(DMA21_PERIPHERAL_MAP, val)
  1329. #define bfin_read_DMA21_CURR_X_COUNT() bfin_read16(DMA21_CURR_X_COUNT)
  1330. #define bfin_write_DMA21_CURR_X_COUNT(val) bfin_write16(DMA21_CURR_X_COUNT, val)
  1331. #define bfin_read_DMA21_CURR_Y_COUNT() bfin_read16(DMA21_CURR_Y_COUNT)
  1332. #define bfin_write_DMA21_CURR_Y_COUNT(val) bfin_write16(DMA21_CURR_Y_COUNT, val)
  1333. /* DMA Channel 22 Registers */
  1334. #define bfin_read_DMA22_NEXT_DESC_PTR() bfin_read32(DMA22_NEXT_DESC_PTR)
  1335. #define bfin_write_DMA22_NEXT_DESC_PTR(val) bfin_write32(DMA22_NEXT_DESC_PTR, val)
  1336. #define bfin_read_DMA22_START_ADDR() bfin_read32(DMA22_START_ADDR)
  1337. #define bfin_write_DMA22_START_ADDR(val) bfin_write32(DMA22_START_ADDR, val)
  1338. #define bfin_read_DMA22_CONFIG() bfin_read16(DMA22_CONFIG)
  1339. #define bfin_write_DMA22_CONFIG(val) bfin_write16(DMA22_CONFIG, val)
  1340. #define bfin_read_DMA22_X_COUNT() bfin_read16(DMA22_X_COUNT)
  1341. #define bfin_write_DMA22_X_COUNT(val) bfin_write16(DMA22_X_COUNT, val)
  1342. #define bfin_read_DMA22_X_MODIFY() bfin_read16(DMA22_X_MODIFY)
  1343. #define bfin_write_DMA22_X_MODIFY(val) bfin_write16(DMA22_X_MODIFY, val)
  1344. #define bfin_read_DMA22_Y_COUNT() bfin_read16(DMA22_Y_COUNT)
  1345. #define bfin_write_DMA22_Y_COUNT(val) bfin_write16(DMA22_Y_COUNT, val)
  1346. #define bfin_read_DMA22_Y_MODIFY() bfin_read16(DMA22_Y_MODIFY)
  1347. #define bfin_write_DMA22_Y_MODIFY(val) bfin_write16(DMA22_Y_MODIFY, val)
  1348. #define bfin_read_DMA22_CURR_DESC_PTR() bfin_read32(DMA22_CURR_DESC_PTR)
  1349. #define bfin_write_DMA22_CURR_DESC_PTR(val) bfin_write32(DMA22_CURR_DESC_PTR, val)
  1350. #define bfin_read_DMA22_CURR_ADDR() bfin_read32(DMA22_CURR_ADDR)
  1351. #define bfin_write_DMA22_CURR_ADDR(val) bfin_write32(DMA22_CURR_ADDR, val)
  1352. #define bfin_read_DMA22_IRQ_STATUS() bfin_read16(DMA22_IRQ_STATUS)
  1353. #define bfin_write_DMA22_IRQ_STATUS(val) bfin_write16(DMA22_IRQ_STATUS, val)
  1354. #define bfin_read_DMA22_PERIPHERAL_MAP() bfin_read16(DMA22_PERIPHERAL_MAP)
  1355. #define bfin_write_DMA22_PERIPHERAL_MAP(val) bfin_write16(DMA22_PERIPHERAL_MAP, val)
  1356. #define bfin_read_DMA22_CURR_X_COUNT() bfin_read16(DMA22_CURR_X_COUNT)
  1357. #define bfin_write_DMA22_CURR_X_COUNT(val) bfin_write16(DMA22_CURR_X_COUNT, val)
  1358. #define bfin_read_DMA22_CURR_Y_COUNT() bfin_read16(DMA22_CURR_Y_COUNT)
  1359. #define bfin_write_DMA22_CURR_Y_COUNT(val) bfin_write16(DMA22_CURR_Y_COUNT, val)
  1360. /* DMA Channel 23 Registers */
  1361. #define bfin_read_DMA23_NEXT_DESC_PTR() bfin_read32(DMA23_NEXT_DESC_PTR)
  1362. #define bfin_write_DMA23_NEXT_DESC_PTR(val) bfin_write32(DMA23_NEXT_DESC_PTR, val)
  1363. #define bfin_read_DMA23_START_ADDR() bfin_read32(DMA23_START_ADDR)
  1364. #define bfin_write_DMA23_START_ADDR(val) bfin_write32(DMA23_START_ADDR, val)
  1365. #define bfin_read_DMA23_CONFIG() bfin_read16(DMA23_CONFIG)
  1366. #define bfin_write_DMA23_CONFIG(val) bfin_write16(DMA23_CONFIG, val)
  1367. #define bfin_read_DMA23_X_COUNT() bfin_read16(DMA23_X_COUNT)
  1368. #define bfin_write_DMA23_X_COUNT(val) bfin_write16(DMA23_X_COUNT, val)
  1369. #define bfin_read_DMA23_X_MODIFY() bfin_read16(DMA23_X_MODIFY)
  1370. #define bfin_write_DMA23_X_MODIFY(val) bfin_write16(DMA23_X_MODIFY, val)
  1371. #define bfin_read_DMA23_Y_COUNT() bfin_read16(DMA23_Y_COUNT)
  1372. #define bfin_write_DMA23_Y_COUNT(val) bfin_write16(DMA23_Y_COUNT, val)
  1373. #define bfin_read_DMA23_Y_MODIFY() bfin_read16(DMA23_Y_MODIFY)
  1374. #define bfin_write_DMA23_Y_MODIFY(val) bfin_write16(DMA23_Y_MODIFY, val)
  1375. #define bfin_read_DMA23_CURR_DESC_PTR() bfin_read32(DMA23_CURR_DESC_PTR)
  1376. #define bfin_write_DMA23_CURR_DESC_PTR(val) bfin_write32(DMA23_CURR_DESC_PTR, val)
  1377. #define bfin_read_DMA23_CURR_ADDR() bfin_read32(DMA23_CURR_ADDR)
  1378. #define bfin_write_DMA23_CURR_ADDR(val) bfin_write32(DMA23_CURR_ADDR, val)
  1379. #define bfin_read_DMA23_IRQ_STATUS() bfin_read16(DMA23_IRQ_STATUS)
  1380. #define bfin_write_DMA23_IRQ_STATUS(val) bfin_write16(DMA23_IRQ_STATUS, val)
  1381. #define bfin_read_DMA23_PERIPHERAL_MAP() bfin_read16(DMA23_PERIPHERAL_MAP)
  1382. #define bfin_write_DMA23_PERIPHERAL_MAP(val) bfin_write16(DMA23_PERIPHERAL_MAP, val)
  1383. #define bfin_read_DMA23_CURR_X_COUNT() bfin_read16(DMA23_CURR_X_COUNT)
  1384. #define bfin_write_DMA23_CURR_X_COUNT(val) bfin_write16(DMA23_CURR_X_COUNT, val)
  1385. #define bfin_read_DMA23_CURR_Y_COUNT() bfin_read16(DMA23_CURR_Y_COUNT)
  1386. #define bfin_write_DMA23_CURR_Y_COUNT(val) bfin_write16(DMA23_CURR_Y_COUNT, val)
  1387. /* MDMA Stream 2 Registers */
  1388. #define bfin_read_MDMA_D2_NEXT_DESC_PTR() bfin_read32(MDMA_D2_NEXT_DESC_PTR)
  1389. #define bfin_write_MDMA_D2_NEXT_DESC_PTR(val) bfin_write32(MDMA_D2_NEXT_DESC_PTR, val)
  1390. #define bfin_read_MDMA_D2_START_ADDR() bfin_read32(MDMA_D2_START_ADDR)
  1391. #define bfin_write_MDMA_D2_START_ADDR(val) bfin_write32(MDMA_D2_START_ADDR, val)
  1392. #define bfin_read_MDMA_D2_CONFIG() bfin_read16(MDMA_D2_CONFIG)
  1393. #define bfin_write_MDMA_D2_CONFIG(val) bfin_write16(MDMA_D2_CONFIG, val)
  1394. #define bfin_read_MDMA_D2_X_COUNT() bfin_read16(MDMA_D2_X_COUNT)
  1395. #define bfin_write_MDMA_D2_X_COUNT(val) bfin_write16(MDMA_D2_X_COUNT, val)
  1396. #define bfin_read_MDMA_D2_X_MODIFY() bfin_read16(MDMA_D2_X_MODIFY)
  1397. #define bfin_write_MDMA_D2_X_MODIFY(val) bfin_write16(MDMA_D2_X_MODIFY, val)
  1398. #define bfin_read_MDMA_D2_Y_COUNT() bfin_read16(MDMA_D2_Y_COUNT)
  1399. #define bfin_write_MDMA_D2_Y_COUNT(val) bfin_write16(MDMA_D2_Y_COUNT, val)
  1400. #define bfin_read_MDMA_D2_Y_MODIFY() bfin_read16(MDMA_D2_Y_MODIFY)
  1401. #define bfin_write_MDMA_D2_Y_MODIFY(val) bfin_write16(MDMA_D2_Y_MODIFY, val)
  1402. #define bfin_read_MDMA_D2_CURR_DESC_PTR() bfin_read32(MDMA_D2_CURR_DESC_PTR)
  1403. #define bfin_write_MDMA_D2_CURR_DESC_PTR(val) bfin_write32(MDMA_D2_CURR_DESC_PTR, val)
  1404. #define bfin_read_MDMA_D2_CURR_ADDR() bfin_read32(MDMA_D2_CURR_ADDR)
  1405. #define bfin_write_MDMA_D2_CURR_ADDR(val) bfin_write32(MDMA_D2_CURR_ADDR, val)
  1406. #define bfin_read_MDMA_D2_IRQ_STATUS() bfin_read16(MDMA_D2_IRQ_STATUS)
  1407. #define bfin_write_MDMA_D2_IRQ_STATUS(val) bfin_write16(MDMA_D2_IRQ_STATUS, val)
  1408. #define bfin_read_MDMA_D2_PERIPHERAL_MAP() bfin_read16(MDMA_D2_PERIPHERAL_MAP)
  1409. #define bfin_write_MDMA_D2_PERIPHERAL_MAP(val) bfin_write16(MDMA_D2_PERIPHERAL_MAP, val)
  1410. #define bfin_read_MDMA_D2_CURR_X_COUNT() bfin_read16(MDMA_D2_CURR_X_COUNT)
  1411. #define bfin_write_MDMA_D2_CURR_X_COUNT(val) bfin_write16(MDMA_D2_CURR_X_COUNT, val)
  1412. #define bfin_read_MDMA_D2_CURR_Y_COUNT() bfin_read16(MDMA_D2_CURR_Y_COUNT)
  1413. #define bfin_write_MDMA_D2_CURR_Y_COUNT(val) bfin_write16(MDMA_D2_CURR_Y_COUNT, val)
  1414. #define bfin_read_MDMA_S2_NEXT_DESC_PTR() bfin_read32(MDMA_S2_NEXT_DESC_PTR)
  1415. #define bfin_write_MDMA_S2_NEXT_DESC_PTR(val) bfin_write32(MDMA_S2_NEXT_DESC_PTR, val)
  1416. #define bfin_read_MDMA_S2_START_ADDR() bfin_read32(MDMA_S2_START_ADDR)
  1417. #define bfin_write_MDMA_S2_START_ADDR(val) bfin_write32(MDMA_S2_START_ADDR, val)
  1418. #define bfin_read_MDMA_S2_CONFIG() bfin_read16(MDMA_S2_CONFIG)
  1419. #define bfin_write_MDMA_S2_CONFIG(val) bfin_write16(MDMA_S2_CONFIG, val)
  1420. #define bfin_read_MDMA_S2_X_COUNT() bfin_read16(MDMA_S2_X_COUNT)
  1421. #define bfin_write_MDMA_S2_X_COUNT(val) bfin_write16(MDMA_S2_X_COUNT, val)
  1422. #define bfin_read_MDMA_S2_X_MODIFY() bfin_read16(MDMA_S2_X_MODIFY)
  1423. #define bfin_write_MDMA_S2_X_MODIFY(val) bfin_write16(MDMA_S2_X_MODIFY, val)
  1424. #define bfin_read_MDMA_S2_Y_COUNT() bfin_read16(MDMA_S2_Y_COUNT)
  1425. #define bfin_write_MDMA_S2_Y_COUNT(val) bfin_write16(MDMA_S2_Y_COUNT, val)
  1426. #define bfin_read_MDMA_S2_Y_MODIFY() bfin_read16(MDMA_S2_Y_MODIFY)
  1427. #define bfin_write_MDMA_S2_Y_MODIFY(val) bfin_write16(MDMA_S2_Y_MODIFY, val)
  1428. #define bfin_read_MDMA_S2_CURR_DESC_PTR() bfin_read32(MDMA_S2_CURR_DESC_PTR)
  1429. #define bfin_write_MDMA_S2_CURR_DESC_PTR(val) bfin_write32(MDMA_S2_CURR_DESC_PTR, val)
  1430. #define bfin_read_MDMA_S2_CURR_ADDR() bfin_read32(MDMA_S2_CURR_ADDR)
  1431. #define bfin_write_MDMA_S2_CURR_ADDR(val) bfin_write32(MDMA_S2_CURR_ADDR, val)
  1432. #define bfin_read_MDMA_S2_IRQ_STATUS() bfin_read16(MDMA_S2_IRQ_STATUS)
  1433. #define bfin_write_MDMA_S2_IRQ_STATUS(val) bfin_write16(MDMA_S2_IRQ_STATUS, val)
  1434. #define bfin_read_MDMA_S2_PERIPHERAL_MAP() bfin_read16(MDMA_S2_PERIPHERAL_MAP)
  1435. #define bfin_write_MDMA_S2_PERIPHERAL_MAP(val) bfin_write16(MDMA_S2_PERIPHERAL_MAP, val)
  1436. #define bfin_read_MDMA_S2_CURR_X_COUNT() bfin_read16(MDMA_S2_CURR_X_COUNT)
  1437. #define bfin_write_MDMA_S2_CURR_X_COUNT(val) bfin_write16(MDMA_S2_CURR_X_COUNT, val)
  1438. #define bfin_read_MDMA_S2_CURR_Y_COUNT() bfin_read16(MDMA_S2_CURR_Y_COUNT)
  1439. #define bfin_write_MDMA_S2_CURR_Y_COUNT(val) bfin_write16(MDMA_S2_CURR_Y_COUNT, val)
  1440. /* MDMA Stream 3 Registers */
  1441. #define bfin_read_MDMA_D3_NEXT_DESC_PTR() bfin_read32(MDMA_D3_NEXT_DESC_PTR)
  1442. #define bfin_write_MDMA_D3_NEXT_DESC_PTR(val) bfin_write32(MDMA_D3_NEXT_DESC_PTR, val)
  1443. #define bfin_read_MDMA_D3_START_ADDR() bfin_read32(MDMA_D3_START_ADDR)
  1444. #define bfin_write_MDMA_D3_START_ADDR(val) bfin_write32(MDMA_D3_START_ADDR, val)
  1445. #define bfin_read_MDMA_D3_CONFIG() bfin_read16(MDMA_D3_CONFIG)
  1446. #define bfin_write_MDMA_D3_CONFIG(val) bfin_write16(MDMA_D3_CONFIG, val)
  1447. #define bfin_read_MDMA_D3_X_COUNT() bfin_read16(MDMA_D3_X_COUNT)
  1448. #define bfin_write_MDMA_D3_X_COUNT(val) bfin_write16(MDMA_D3_X_COUNT, val)
  1449. #define bfin_read_MDMA_D3_X_MODIFY() bfin_read16(MDMA_D3_X_MODIFY)
  1450. #define bfin_write_MDMA_D3_X_MODIFY(val) bfin_write16(MDMA_D3_X_MODIFY, val)
  1451. #define bfin_read_MDMA_D3_Y_COUNT() bfin_read16(MDMA_D3_Y_COUNT)
  1452. #define bfin_write_MDMA_D3_Y_COUNT(val) bfin_write16(MDMA_D3_Y_COUNT, val)
  1453. #define bfin_read_MDMA_D3_Y_MODIFY() bfin_read16(MDMA_D3_Y_MODIFY)
  1454. #define bfin_write_MDMA_D3_Y_MODIFY(val) bfin_write16(MDMA_D3_Y_MODIFY, val)
  1455. #define bfin_read_MDMA_D3_CURR_DESC_PTR() bfin_read32(MDMA_D3_CURR_DESC_PTR)
  1456. #define bfin_write_MDMA_D3_CURR_DESC_PTR(val) bfin_write32(MDMA_D3_CURR_DESC_PTR, val)
  1457. #define bfin_read_MDMA_D3_CURR_ADDR() bfin_read32(MDMA_D3_CURR_ADDR)
  1458. #define bfin_write_MDMA_D3_CURR_ADDR(val) bfin_write32(MDMA_D3_CURR_ADDR, val)
  1459. #define bfin_read_MDMA_D3_IRQ_STATUS() bfin_read16(MDMA_D3_IRQ_STATUS)
  1460. #define bfin_write_MDMA_D3_IRQ_STATUS(val) bfin_write16(MDMA_D3_IRQ_STATUS, val)
  1461. #define bfin_read_MDMA_D3_PERIPHERAL_MAP() bfin_read16(MDMA_D3_PERIPHERAL_MAP)
  1462. #define bfin_write_MDMA_D3_PERIPHERAL_MAP(val) bfin_write16(MDMA_D3_PERIPHERAL_MAP, val)
  1463. #define bfin_read_MDMA_D3_CURR_X_COUNT() bfin_read16(MDMA_D3_CURR_X_COUNT)
  1464. #define bfin_write_MDMA_D3_CURR_X_COUNT(val) bfin_write16(MDMA_D3_CURR_X_COUNT, val)
  1465. #define bfin_read_MDMA_D3_CURR_Y_COUNT() bfin_read16(MDMA_D3_CURR_Y_COUNT)
  1466. #define bfin_write_MDMA_D3_CURR_Y_COUNT(val) bfin_write16(MDMA_D3_CURR_Y_COUNT, val)
  1467. #define bfin_read_MDMA_S3_NEXT_DESC_PTR() bfin_read32(MDMA_S3_NEXT_DESC_PTR)
  1468. #define bfin_write_MDMA_S3_NEXT_DESC_PTR(val) bfin_write32(MDMA_S3_NEXT_DESC_PTR, val)
  1469. #define bfin_read_MDMA_S3_START_ADDR() bfin_read32(MDMA_S3_START_ADDR)
  1470. #define bfin_write_MDMA_S3_START_ADDR(val) bfin_write32(MDMA_S3_START_ADDR, val)
  1471. #define bfin_read_MDMA_S3_CONFIG() bfin_read16(MDMA_S3_CONFIG)
  1472. #define bfin_write_MDMA_S3_CONFIG(val) bfin_write16(MDMA_S3_CONFIG, val)
  1473. #define bfin_read_MDMA_S3_X_COUNT() bfin_read16(MDMA_S3_X_COUNT)
  1474. #define bfin_write_MDMA_S3_X_COUNT(val) bfin_write16(MDMA_S3_X_COUNT, val)
  1475. #define bfin_read_MDMA_S3_X_MODIFY() bfin_read16(MDMA_S3_X_MODIFY)
  1476. #define bfin_write_MDMA_S3_X_MODIFY(val) bfin_write16(MDMA_S3_X_MODIFY, val)
  1477. #define bfin_read_MDMA_S3_Y_COUNT() bfin_read16(MDMA_S3_Y_COUNT)
  1478. #define bfin_write_MDMA_S3_Y_COUNT(val) bfin_write16(MDMA_S3_Y_COUNT, val)
  1479. #define bfin_read_MDMA_S3_Y_MODIFY() bfin_read16(MDMA_S3_Y_MODIFY)
  1480. #define bfin_write_MDMA_S3_Y_MODIFY(val) bfin_write16(MDMA_S3_Y_MODIFY, val)
  1481. #define bfin_read_MDMA_S3_CURR_DESC_PTR() bfin_read32(MDMA_S3_CURR_DESC_PTR)
  1482. #define bfin_write_MDMA_S3_CURR_DESC_PTR(val) bfin_write32(MDMA_S3_CURR_DESC_PTR, val)
  1483. #define bfin_read_MDMA_S3_CURR_ADDR() bfin_read32(MDMA_S3_CURR_ADDR)
  1484. #define bfin_write_MDMA_S3_CURR_ADDR(val) bfin_write32(MDMA_S3_CURR_ADDR, val)
  1485. #define bfin_read_MDMA_S3_IRQ_STATUS() bfin_read16(MDMA_S3_IRQ_STATUS)
  1486. #define bfin_write_MDMA_S3_IRQ_STATUS(val) bfin_write16(MDMA_S3_IRQ_STATUS, val)
  1487. #define bfin_read_MDMA_S3_PERIPHERAL_MAP() bfin_read16(MDMA_S3_PERIPHERAL_MAP)
  1488. #define bfin_write_MDMA_S3_PERIPHERAL_MAP(val) bfin_write16(MDMA_S3_PERIPHERAL_MAP, val)
  1489. #define bfin_read_MDMA_S3_CURR_X_COUNT() bfin_read16(MDMA_S3_CURR_X_COUNT)
  1490. #define bfin_write_MDMA_S3_CURR_X_COUNT(val) bfin_write16(MDMA_S3_CURR_X_COUNT, val)
  1491. #define bfin_read_MDMA_S3_CURR_Y_COUNT() bfin_read16(MDMA_S3_CURR_Y_COUNT)
  1492. #define bfin_write_MDMA_S3_CURR_Y_COUNT(val) bfin_write16(MDMA_S3_CURR_Y_COUNT, val)
  1493. /* UART1 Registers */
  1494. #define bfin_read_UART1_DLL() bfin_read16(UART1_DLL)
  1495. #define bfin_write_UART1_DLL(val) bfin_write16(UART1_DLL, val)
  1496. #define bfin_read_UART1_DLH() bfin_read16(UART1_DLH)
  1497. #define bfin_write_UART1_DLH(val) bfin_write16(UART1_DLH, val)
  1498. #define bfin_read_UART1_GCTL() bfin_read16(UART1_GCTL)
  1499. #define bfin_write_UART1_GCTL(val) bfin_write16(UART1_GCTL, val)
  1500. #define bfin_read_UART1_LCR() bfin_read16(UART1_LCR)
  1501. #define bfin_write_UART1_LCR(val) bfin_write16(UART1_LCR, val)
  1502. #define bfin_read_UART1_MCR() bfin_read16(UART1_MCR)
  1503. #define bfin_write_UART1_MCR(val) bfin_write16(UART1_MCR, val)
  1504. #define bfin_read_UART1_LSR() bfin_read16(UART1_LSR)
  1505. #define bfin_write_UART1_LSR(val) bfin_write16(UART1_LSR, val)
  1506. #define bfin_read_UART1_MSR() bfin_read16(UART1_MSR)
  1507. #define bfin_write_UART1_MSR(val) bfin_write16(UART1_MSR, val)
  1508. #define bfin_read_UART1_SCR() bfin_read16(UART1_SCR)
  1509. #define bfin_write_UART1_SCR(val) bfin_write16(UART1_SCR, val)
  1510. #define bfin_read_UART1_IER_SET() bfin_read16(UART1_IER_SET)
  1511. #define bfin_write_UART1_IER_SET(val) bfin_write16(UART1_IER_SET, val)
  1512. #define bfin_read_UART1_IER_CLEAR() bfin_read16(UART1_IER_CLEAR)
  1513. #define bfin_write_UART1_IER_CLEAR(val) bfin_write16(UART1_IER_CLEAR, val)
  1514. #define bfin_read_UART1_THR() bfin_read16(UART1_THR)
  1515. #define bfin_write_UART1_THR(val) bfin_write16(UART1_THR, val)
  1516. #define bfin_read_UART1_RBR() bfin_read16(UART1_RBR)
  1517. #define bfin_write_UART1_RBR(val) bfin_write16(UART1_RBR, val)
  1518. /* UART2 is not defined in the shared file because it is not available on the ADSP-BF542 and ADSP-BF544 bfin_read_()rocessors */
  1519. /* SPI1 Registers */