| 123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581 | /* * omap_hwmod_2430_data.c - hardware modules present on the OMAP2430 chips * * Copyright (C) 2009-2011 Nokia Corporation * Copyright (C) 2012 Texas Instruments, Inc. * Paul Walmsley * * This program is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License version 2 as * published by the Free Software Foundation. * * XXX handle crossbar/shared link difference for L3? * XXX these should be marked initdata for multi-OMAP kernels */#include <linux/i2c-omap.h>#include <linux/platform_data/asoc-ti-mcbsp.h>#include <linux/platform_data/spi-omap2-mcspi.h>#include <linux/omap-dma.h>#include <plat/dmtimer.h>#include "omap_hwmod.h"#include "mmc.h"#include "l3_2xxx.h"#include "soc.h"#include "omap_hwmod_common_data.h"#include "prm-regbits-24xx.h"#include "cm-regbits-24xx.h"#include "i2c.h"#include "wd_timer.h"/* * OMAP2430 hardware module integration data * * All of the data in this section should be autogeneratable from the * TI hardware database or other technical documentation.  Data that * is driver-specific or driver-kernel integration-specific belongs * elsewhere. *//* * IP blocks *//* IVA2 (IVA2) */static struct omap_hwmod_rst_info omap2430_iva_resets[] = {	{ .name = "logic", .rst_shift = 0 },	{ .name = "mmu", .rst_shift = 1 },};static struct omap_hwmod omap2430_iva_hwmod = {	.name		= "iva",	.class		= &iva_hwmod_class,	.clkdm_name	= "dsp_clkdm",	.rst_lines	= omap2430_iva_resets,	.rst_lines_cnt	= ARRAY_SIZE(omap2430_iva_resets),	.main_clk	= "dsp_fck",};/* I2C common */static struct omap_hwmod_class_sysconfig i2c_sysc = {	.rev_offs	= 0x00,	.sysc_offs	= 0x20,	.syss_offs	= 0x10,	.sysc_flags	= (SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |			   SYSS_HAS_RESET_STATUS),	.sysc_fields	= &omap_hwmod_sysc_type1,};static struct omap_hwmod_class i2c_class = {	.name		= "i2c",	.sysc		= &i2c_sysc,	.rev		= OMAP_I2C_IP_VERSION_1,	.reset		= &omap_i2c_reset,};static struct omap_i2c_dev_attr i2c_dev_attr = {	.fifo_depth	= 8, /* bytes */	.flags		= OMAP_I2C_FLAG_BUS_SHIFT_2 |			  OMAP_I2C_FLAG_FORCE_19200_INT_CLK,};/* I2C1 */static struct omap_hwmod omap2430_i2c1_hwmod = {	.name		= "i2c1",	.flags		= HWMOD_16BIT_REG,	.mpu_irqs	= omap2_i2c1_mpu_irqs,	.sdma_reqs	= omap2_i2c1_sdma_reqs,	.main_clk	= "i2chs1_fck",	.prcm		= {		.omap2 = {			/*			 * NOTE: The CM_FCLKEN* and CM_ICLKEN* for			 * I2CHS IP's do not follow the usual pattern.			 * prcm_reg_id alone cannot be used to program			 * the iclk and fclk. Needs to be handled using			 * additional flags when clk handling is moved			 * to hwmod framework.			 */			.module_offs = CORE_MOD,			.prcm_reg_id = 1,			.module_bit = OMAP2430_EN_I2CHS1_SHIFT,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP2430_ST_I2CHS1_SHIFT,		},	},	.class		= &i2c_class,	.dev_attr	= &i2c_dev_attr,};/* I2C2 */static struct omap_hwmod omap2430_i2c2_hwmod = {	.name		= "i2c2",	.flags		= HWMOD_16BIT_REG,	.mpu_irqs	= omap2_i2c2_mpu_irqs,	.sdma_reqs	= omap2_i2c2_sdma_reqs,	.main_clk	= "i2chs2_fck",	.prcm		= {		.omap2 = {			.module_offs = CORE_MOD,			.prcm_reg_id = 1,			.module_bit = OMAP2430_EN_I2CHS2_SHIFT,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP2430_ST_I2CHS2_SHIFT,		},	},	.class		= &i2c_class,	.dev_attr	= &i2c_dev_attr,};/* gpio5 */static struct omap_hwmod_irq_info omap243x_gpio5_irqs[] = {	{ .irq = 33 + OMAP_INTC_START, }, /* INT_24XX_GPIO_BANK5 */	{ .irq = -1 },};static struct omap_hwmod omap2430_gpio5_hwmod = {	.name		= "gpio5",	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET,	.mpu_irqs	= omap243x_gpio5_irqs,	.main_clk	= "gpio5_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 2,			.module_bit = OMAP2430_EN_GPIO5_SHIFT,			.module_offs = CORE_MOD,			.idlest_reg_id = 2,			.idlest_idle_bit = OMAP2430_ST_GPIO5_SHIFT,		},	},	.class		= &omap2xxx_gpio_hwmod_class,	.dev_attr	= &omap2xxx_gpio_dev_attr,};/* dma attributes */static struct omap_dma_dev_attr dma_dev_attr = {	.dev_caps  = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |				IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,	.lch_count = 32,};static struct omap_hwmod omap2430_dma_system_hwmod = {	.name		= "dma",	.class		= &omap2xxx_dma_hwmod_class,	.mpu_irqs	= omap2_dma_system_irqs,	.main_clk	= "core_l3_ck",	.dev_attr	= &dma_dev_attr,	.flags		= HWMOD_NO_IDLEST,};/* mailbox */static struct omap_hwmod_irq_info omap2430_mailbox_irqs[] = {	{ .irq = 26 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod omap2430_mailbox_hwmod = {	.name		= "mailbox",	.class		= &omap2xxx_mailbox_hwmod_class,	.mpu_irqs	= omap2430_mailbox_irqs,	.main_clk	= "mailboxes_ick",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP24XX_EN_MAILBOXES_SHIFT,			.module_offs = CORE_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP24XX_ST_MAILBOXES_SHIFT,		},	},};/* mcspi3 */static struct omap_hwmod_irq_info omap2430_mcspi3_mpu_irqs[] = {	{ .irq = 91 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod_dma_info omap2430_mcspi3_sdma_reqs[] = {	{ .name = "tx0", .dma_req = 15 }, /* DMA_SPI3_TX0 */	{ .name = "rx0", .dma_req = 16 }, /* DMA_SPI3_RX0 */	{ .name = "tx1", .dma_req = 23 }, /* DMA_SPI3_TX1 */	{ .name = "rx1", .dma_req = 24 }, /* DMA_SPI3_RX1 */	{ .dma_req = -1 }};static struct omap2_mcspi_dev_attr omap_mcspi3_dev_attr = {	.num_chipselect = 2,};static struct omap_hwmod omap2430_mcspi3_hwmod = {	.name		= "mcspi3",	.mpu_irqs	= omap2430_mcspi3_mpu_irqs,	.sdma_reqs	= omap2430_mcspi3_sdma_reqs,	.main_clk	= "mcspi3_fck",	.prcm		= {		.omap2 = {			.module_offs = CORE_MOD,			.prcm_reg_id = 2,			.module_bit = OMAP2430_EN_MCSPI3_SHIFT,			.idlest_reg_id = 2,			.idlest_idle_bit = OMAP2430_ST_MCSPI3_SHIFT,		},	},	.class		= &omap2xxx_mcspi_class,	.dev_attr	= &omap_mcspi3_dev_attr,};/* usbhsotg */static struct omap_hwmod_class_sysconfig omap2430_usbhsotg_sysc = {	.rev_offs	= 0x0400,	.sysc_offs	= 0x0404,	.syss_offs	= 0x0408,	.sysc_flags	= (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE|			  SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |			  SYSC_HAS_AUTOIDLE),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |			  MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),	.sysc_fields	= &omap_hwmod_sysc_type1,};static struct omap_hwmod_class usbotg_class = {	.name = "usbotg",	.sysc = &omap2430_usbhsotg_sysc,};/* usb_otg_hs */static struct omap_hwmod_irq_info omap2430_usbhsotg_mpu_irqs[] = {	{ .name = "mc", .irq = 92 + OMAP_INTC_START, },	{ .name = "dma", .irq = 93 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod omap2430_usbhsotg_hwmod = {	.name		= "usb_otg_hs",	.mpu_irqs	= omap2430_usbhsotg_mpu_irqs,	.main_clk	= "usbhs_ick",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP2430_EN_USBHS_MASK,			.module_offs = CORE_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP2430_ST_USBHS_SHIFT,		},	},	.class		= &usbotg_class,	/*	 * Erratum ID: i479  idle_req / idle_ack mechanism potentially	 * broken when autoidle is enabled	 * workaround is to disable the autoidle bit at module level.	 */	.flags		= HWMOD_NO_OCP_AUTOIDLE | HWMOD_SWSUP_SIDLE				| HWMOD_SWSUP_MSTANDBY,};/* * 'mcbsp' class * multi channel buffered serial port controller */static struct omap_hwmod_class_sysconfig omap2430_mcbsp_sysc = {	.rev_offs	= 0x007C,	.sysc_offs	= 0x008C,	.sysc_flags	= (SYSC_HAS_SOFTRESET),	.sysc_fields    = &omap_hwmod_sysc_type1,};static struct omap_hwmod_class omap2430_mcbsp_hwmod_class = {	.name = "mcbsp",	.sysc = &omap2430_mcbsp_sysc,	.rev  = MCBSP_CONFIG_TYPE2,};static struct omap_hwmod_opt_clk mcbsp_opt_clks[] = {	{ .role = "pad_fck", .clk = "mcbsp_clks" },	{ .role = "prcm_fck", .clk = "func_96m_ck" },};/* mcbsp1 */static struct omap_hwmod_irq_info omap2430_mcbsp1_irqs[] = {	{ .name = "tx",		.irq = 59 + OMAP_INTC_START, },	{ .name = "rx",		.irq = 60 + OMAP_INTC_START, },	{ .name = "ovr",	.irq = 61 + OMAP_INTC_START, },	{ .name = "common",	.irq = 64 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod omap2430_mcbsp1_hwmod = {	.name		= "mcbsp1",	.class		= &omap2430_mcbsp_hwmod_class,	.mpu_irqs	= omap2430_mcbsp1_irqs,	.sdma_reqs	= omap2_mcbsp1_sdma_reqs,	.main_clk	= "mcbsp1_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP24XX_EN_MCBSP1_SHIFT,			.module_offs = CORE_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP24XX_ST_MCBSP1_SHIFT,		},	},	.opt_clks	= mcbsp_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(mcbsp_opt_clks),};/* mcbsp2 */static struct omap_hwmod_irq_info omap2430_mcbsp2_irqs[] = {	{ .name = "tx",		.irq = 62 + OMAP_INTC_START, },	{ .name = "rx",		.irq = 63 + OMAP_INTC_START, },	{ .name = "common",	.irq = 16 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod omap2430_mcbsp2_hwmod = {	.name		= "mcbsp2",	.class		= &omap2430_mcbsp_hwmod_class,	.mpu_irqs	= omap2430_mcbsp2_irqs,	.sdma_reqs	= omap2_mcbsp2_sdma_reqs,	.main_clk	= "mcbsp2_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP24XX_EN_MCBSP2_SHIFT,			.module_offs = CORE_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP24XX_ST_MCBSP2_SHIFT,		},	},	.opt_clks	= mcbsp_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(mcbsp_opt_clks),};/* mcbsp3 */static struct omap_hwmod_irq_info omap2430_mcbsp3_irqs[] = {	{ .name = "tx",		.irq = 89 + OMAP_INTC_START, },	{ .name = "rx",		.irq = 90 + OMAP_INTC_START, },	{ .name = "common",	.irq = 17 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod omap2430_mcbsp3_hwmod = {	.name		= "mcbsp3",	.class		= &omap2430_mcbsp_hwmod_class,	.mpu_irqs	= omap2430_mcbsp3_irqs,	.sdma_reqs	= omap2_mcbsp3_sdma_reqs,	.main_clk	= "mcbsp3_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP2430_EN_MCBSP3_SHIFT,			.module_offs = CORE_MOD,			.idlest_reg_id = 2,			.idlest_idle_bit = OMAP2430_ST_MCBSP3_SHIFT,		},	},	.opt_clks	= mcbsp_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(mcbsp_opt_clks),};/* mcbsp4 */static struct omap_hwmod_irq_info omap2430_mcbsp4_irqs[] = {	{ .name = "tx",		.irq = 54 + OMAP_INTC_START, },	{ .name = "rx",		.irq = 55 + OMAP_INTC_START, },	{ .name = "common",	.irq = 18 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod_dma_info omap2430_mcbsp4_sdma_chs[] = {	{ .name = "rx", .dma_req = 20 },	{ .name = "tx", .dma_req = 19 },	{ .dma_req = -1 }};static struct omap_hwmod omap2430_mcbsp4_hwmod = {	.name		= "mcbsp4",	.class		= &omap2430_mcbsp_hwmod_class,	.mpu_irqs	= omap2430_mcbsp4_irqs,	.sdma_reqs	= omap2430_mcbsp4_sdma_chs,	.main_clk	= "mcbsp4_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP2430_EN_MCBSP4_SHIFT,			.module_offs = CORE_MOD,			.idlest_reg_id = 2,			.idlest_idle_bit = OMAP2430_ST_MCBSP4_SHIFT,		},	},	.opt_clks	= mcbsp_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(mcbsp_opt_clks),};/* mcbsp5 */static struct omap_hwmod_irq_info omap2430_mcbsp5_irqs[] = {	{ .name = "tx",		.irq = 81 + OMAP_INTC_START, },	{ .name = "rx",		.irq = 82 + OMAP_INTC_START, },	{ .name = "common",	.irq = 19 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod_dma_info omap2430_mcbsp5_sdma_chs[] = {	{ .name = "rx", .dma_req = 22 },	{ .name = "tx", .dma_req = 21 },	{ .dma_req = -1 }};static struct omap_hwmod omap2430_mcbsp5_hwmod = {	.name		= "mcbsp5",	.class		= &omap2430_mcbsp_hwmod_class,	.mpu_irqs	= omap2430_mcbsp5_irqs,	.sdma_reqs	= omap2430_mcbsp5_sdma_chs,	.main_clk	= "mcbsp5_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP2430_EN_MCBSP5_SHIFT,			.module_offs = CORE_MOD,			.idlest_reg_id = 2,			.idlest_idle_bit = OMAP2430_ST_MCBSP5_SHIFT,		},	},	.opt_clks	= mcbsp_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(mcbsp_opt_clks),};/* MMC/SD/SDIO common */static struct omap_hwmod_class_sysconfig omap2430_mmc_sysc = {	.rev_offs	= 0x1fc,	.sysc_offs	= 0x10,	.syss_offs	= 0x14,	.sysc_flags	= (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |			   SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |			   SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),	.sysc_fields    = &omap_hwmod_sysc_type1,};static struct omap_hwmod_class omap2430_mmc_class = {	.name = "mmc",	.sysc = &omap2430_mmc_sysc,};/* MMC/SD/SDIO1 */static struct omap_hwmod_irq_info omap2430_mmc1_mpu_irqs[] = {	{ .irq = 83 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod_dma_info omap2430_mmc1_sdma_reqs[] = {	{ .name = "tx",	.dma_req = 61 }, /* DMA_MMC1_TX */	{ .name = "rx",	.dma_req = 62 }, /* DMA_MMC1_RX */	{ .dma_req = -1 }};static struct omap_hwmod_opt_clk omap2430_mmc1_opt_clks[] = {	{ .role = "dbck", .clk = "mmchsdb1_fck" },};static struct omap_mmc_dev_attr mmc1_dev_attr = {	.flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,};static struct omap_hwmod omap2430_mmc1_hwmod = {	.name		= "mmc1",	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET,	.mpu_irqs	= omap2430_mmc1_mpu_irqs,	.sdma_reqs	= omap2430_mmc1_sdma_reqs,	.opt_clks	= omap2430_mmc1_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(omap2430_mmc1_opt_clks),	.main_clk	= "mmchs1_fck",	.prcm		= {		.omap2 = {			.module_offs = CORE_MOD,			.prcm_reg_id = 2,			.module_bit  = OMAP2430_EN_MMCHS1_SHIFT,			.idlest_reg_id = 2,			.idlest_idle_bit = OMAP2430_ST_MMCHS1_SHIFT,		},	},	.dev_attr	= &mmc1_dev_attr,	.class		= &omap2430_mmc_class,};/* MMC/SD/SDIO2 */static struct omap_hwmod_irq_info omap2430_mmc2_mpu_irqs[] = {	{ .irq = 86 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod_dma_info omap2430_mmc2_sdma_reqs[] = {	{ .name = "tx",	.dma_req = 47 }, /* DMA_MMC2_TX */	{ .name = "rx",	.dma_req = 48 }, /* DMA_MMC2_RX */	{ .dma_req = -1 }};static struct omap_hwmod_opt_clk omap2430_mmc2_opt_clks[] = {	{ .role = "dbck", .clk = "mmchsdb2_fck" },};static struct omap_hwmod omap2430_mmc2_hwmod = {	.name		= "mmc2",	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET,	.mpu_irqs	= omap2430_mmc2_mpu_irqs,	.sdma_reqs	= omap2430_mmc2_sdma_reqs,	.opt_clks	= omap2430_mmc2_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(omap2430_mmc2_opt_clks),	.main_clk	= "mmchs2_fck",	.prcm		= {		.omap2 = {			.module_offs = CORE_MOD,			.prcm_reg_id = 2,			.module_bit  = OMAP2430_EN_MMCHS2_SHIFT,			.idlest_reg_id = 2,			.idlest_idle_bit = OMAP2430_ST_MMCHS2_SHIFT,		},	},	.class		= &omap2430_mmc_class,};/* HDQ1W/1-wire */static struct omap_hwmod omap2430_hdq1w_hwmod = {	.name		= "hdq1w",	.mpu_irqs	= omap2_hdq1w_mpu_irqs,	.main_clk	= "hdq_fck",	.prcm		= {		.omap2 = {			.module_offs = CORE_MOD,			.prcm_reg_id = 1,			.module_bit = OMAP24XX_EN_HDQ_SHIFT,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP24XX_ST_HDQ_SHIFT,		},	},	.class		= &omap2_hdq1w_class,};/* * interfaces *//* L3 -> L4_CORE interface *//* l3_core -> usbhsotg  interface */static struct omap_hwmod_ocp_if omap2430_usbhsotg__l3 = {	.master		= &omap2430_usbhsotg_hwmod,	.slave		= &omap2xxx_l3_main_hwmod,	.clk		= "core_l3_ck",	.user		= OCP_USER_MPU,};/* L4 CORE -> I2C1 interface */static struct omap_hwmod_ocp_if omap2430_l4_core__i2c1 = {	.master		= &omap2xxx_l4_core_hwmod,	.slave		= &omap2430_i2c1_hwmod,	.clk		= "i2c1_ick",	.addr		= omap2_i2c1_addr_space,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};
 |