| 123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183 | /* * OMAP44xx CM2 instance offset macros * * Copyright (C) 2009-2011 Texas Instruments, Inc. * Copyright (C) 2009-2010 Nokia Corporation * * Paul Walmsley (paul@pwsan.com) * Rajendra Nayak (rnayak@ti.com) * Benoit Cousson (b-cousson@ti.com) * * This file is automatically generated from the OMAP hardware databases. * We respectfully ask that any modifications to this file be coordinated * with the public linux-omap@vger.kernel.org mailing list and the * authors above to ensure that the autogeneration scripts are kept * up-to-date with the file contents. * * This program is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License version 2 as * published by the Free Software Foundation. * * XXX This file needs to be updated to align on one of "OMAP4", "OMAP44XX", *     or "OMAP4430". */#ifndef __ARCH_ARM_MACH_OMAP2_CM2_44XX_H#define __ARCH_ARM_MACH_OMAP2_CM2_44XX_H/* CM2 base address */#define OMAP4430_CM2_BASE		0x4a008000#define OMAP44XX_CM2_REGADDR(inst, reg)				\	OMAP2_L4_IO_ADDRESS(OMAP4430_CM2_BASE + (inst) + (reg))/* CM2 instances */#define OMAP4430_CM2_OCP_SOCKET_INST	0x0000#define OMAP4430_CM2_CKGEN_INST		0x0100#define OMAP4430_CM2_ALWAYS_ON_INST	0x0600#define OMAP4430_CM2_CORE_INST		0x0700#define OMAP4430_CM2_IVAHD_INST		0x0f00#define OMAP4430_CM2_CAM_INST		0x1000#define OMAP4430_CM2_DSS_INST		0x1100#define OMAP4430_CM2_GFX_INST		0x1200#define OMAP4430_CM2_L3INIT_INST	0x1300#define OMAP4430_CM2_L4PER_INST		0x1400#define OMAP4430_CM2_CEFUSE_INST	0x1600#define OMAP4430_CM2_RESTORE_INST	0x1e00#define OMAP4430_CM2_INSTR_INST		0x1f00/* CM2 clockdomain register offsets (from instance start) */#define OMAP4430_CM2_ALWAYS_ON_ALWON_CDOFFS	0x0000#define OMAP4430_CM2_CORE_L3_1_CDOFFS		0x0000#define OMAP4430_CM2_CORE_L3_2_CDOFFS		0x0100#define OMAP4430_CM2_CORE_DUCATI_CDOFFS		0x0200#define OMAP4430_CM2_CORE_SDMA_CDOFFS		0x0300#define OMAP4430_CM2_CORE_MEMIF_CDOFFS		0x0400#define OMAP4430_CM2_CORE_D2D_CDOFFS		0x0500#define OMAP4430_CM2_CORE_L4CFG_CDOFFS		0x0600#define OMAP4430_CM2_CORE_L3INSTR_CDOFFS	0x0700#define OMAP4430_CM2_IVAHD_IVAHD_CDOFFS		0x0000#define OMAP4430_CM2_CAM_CAM_CDOFFS		0x0000#define OMAP4430_CM2_DSS_DSS_CDOFFS		0x0000#define OMAP4430_CM2_GFX_GFX_CDOFFS		0x0000#define OMAP4430_CM2_L3INIT_L3INIT_CDOFFS	0x0000#define OMAP4430_CM2_L4PER_L4PER_CDOFFS		0x0000#define OMAP4430_CM2_L4PER_L4SEC_CDOFFS		0x0180#define OMAP4430_CM2_CEFUSE_CEFUSE_CDOFFS	0x0000/* CM2 *//* CM2.OCP_SOCKET_CM2 register offsets */#define OMAP4_REVISION_CM2_OFFSET			0x0000#define OMAP4430_REVISION_CM2				OMAP44XX_CM2_REGADDR(OMAP4430_CM2_OCP_SOCKET_INST, 0x0000)#define OMAP4_CM_CM2_PROFILING_CLKCTRL_OFFSET		0x0040#define OMAP4430_CM_CM2_PROFILING_CLKCTRL		OMAP44XX_CM2_REGADDR(OMAP4430_CM2_OCP_SOCKET_INST, 0x0040)/* CM2.CKGEN_CM2 register offsets */#define OMAP4_CM_CLKSEL_DUCATI_ISS_ROOT_OFFSET		0x0000#define OMAP4430_CM_CLKSEL_DUCATI_ISS_ROOT		OMAP44XX_CM2_REGADDR(OMAP4430_CM2_CKGEN_INST, 0x0000)#define OMAP4_CM_CLKSEL_USB_60MHZ_OFFSET		0x0004#define OMAP4430_CM_CLKSEL_USB_60MHZ			OMAP44XX_CM2_REGADDR(OMAP4430_CM2_CKGEN_INST, 0x0004)#define OMAP4_CM_SCALE_FCLK_OFFSET			0x0008#define OMAP4430_CM_SCALE_FCLK				OMAP44XX_CM2_REGADDR(OMAP4430_CM2_CKGEN_INST, 0x0008)#define OMAP4_CM_CORE_DVFS_PERF1_OFFSET			0x0010#define OMAP4430_CM_CORE_DVFS_PERF1			OMAP44XX_CM2_REGADDR(OMAP4430_CM2_CKGEN_INST, 0x0010)#define OMAP4_CM_CORE_DVFS_PERF2_OFFSET			0x0014#define OMAP4430_CM_CORE_DVFS_PERF2			OMAP44XX_CM2_REGADDR(OMAP4430_CM2_CKGEN_INST, 0x0014)#define OMAP4_CM_CORE_DVFS_PERF3_OFFSET			0x0018#define OMAP4430_CM_CORE_DVFS_PERF3			OMAP44XX_CM2_REGADDR(OMAP4430_CM2_CKGEN_INST, 0x0018)#define OMAP4_CM_CORE_DVFS_PERF4_OFFSET			0x001c#define OMAP4430_CM_CORE_DVFS_PERF4			OMAP44XX_CM2_REGADDR(OMAP4430_CM2_CKGEN_INST, 0x001c)#define OMAP4_CM_CORE_DVFS_CURRENT_OFFSET		0x0024#define OMAP4430_CM_CORE_DVFS_CURRENT			OMAP44XX_CM2_REGADDR(OMAP4430_CM2_CKGEN_INST, 0x0024)#define OMAP4_CM_IVA_DVFS_PERF_TESLA_OFFSET		0x0028#define OMAP4430_CM_IVA_DVFS_PERF_TESLA			OMAP44XX_CM2_REGADDR(OMAP4430_CM2_CKGEN_INST, 0x0028)#define OMAP4_CM_IVA_DVFS_PERF_IVAHD_OFFSET		0x002c#define OMAP4430_CM_IVA_DVFS_PERF_IVAHD			OMAP44XX_CM2_REGADDR(OMAP4430_CM2_CKGEN_INST, 0x002c)#define OMAP4_CM_IVA_DVFS_PERF_ABE_OFFSET		0x0030#define OMAP4430_CM_IVA_DVFS_PERF_ABE			OMAP44XX_CM2_REGADDR(OMAP4430_CM2_CKGEN_INST, 0x0030)#define OMAP4_CM_IVA_DVFS_CURRENT_OFFSET		0x0038#define OMAP4430_CM_IVA_DVFS_CURRENT			OMAP44XX_CM2_REGADDR(OMAP4430_CM2_CKGEN_INST, 0x0038)#define OMAP4_CM_CLKMODE_DPLL_PER_OFFSET		0x0040#define OMAP4430_CM_CLKMODE_DPLL_PER			OMAP44XX_CM2_REGADDR(OMAP4430_CM2_CKGEN_INST, 0x0040)#define OMAP4_CM_IDLEST_DPLL_PER_OFFSET			0x0044#define OMAP4430_CM_IDLEST_DPLL_PER			OMAP44XX_CM2_REGADDR(OMAP4430_CM2_CKGEN_INST, 0x0044)#define OMAP4_CM_AUTOIDLE_DPLL_PER_OFFSET		0x0048#define OMAP4430_CM_AUTOIDLE_DPLL_PER			OMAP44XX_CM2_REGADDR(OMAP4430_CM2_CKGEN_INST, 0x0048)#define OMAP4_CM_CLKSEL_DPLL_PER_OFFSET			0x004c#define OMAP4430_CM_CLKSEL_DPLL_PER			OMAP44XX_CM2_REGADDR(OMAP4430_CM2_CKGEN_INST, 0x004c)#define OMAP4_CM_DIV_M2_DPLL_PER_OFFSET			0x0050#define OMAP4430_CM_DIV_M2_DPLL_PER			OMAP44XX_CM2_REGADDR(OMAP4430_CM2_CKGEN_INST, 0x0050)#define OMAP4_CM_DIV_M3_DPLL_PER_OFFSET			0x0054#define OMAP4430_CM_DIV_M3_DPLL_PER			OMAP44XX_CM2_REGADDR(OMAP4430_CM2_CKGEN_INST, 0x0054)#define OMAP4_CM_DIV_M4_DPLL_PER_OFFSET			0x0058#define OMAP4430_CM_DIV_M4_DPLL_PER			OMAP44XX_CM2_REGADDR(OMAP4430_CM2_CKGEN_INST, 0x0058)#define OMAP4_CM_DIV_M5_DPLL_PER_OFFSET			0x005c#define OMAP4430_CM_DIV_M5_DPLL_PER			OMAP44XX_CM2_REGADDR(OMAP4430_CM2_CKGEN_INST, 0x005c)#define OMAP4_CM_DIV_M6_DPLL_PER_OFFSET			0x0060#define OMAP4430_CM_DIV_M6_DPLL_PER			OMAP44XX_CM2_REGADDR(OMAP4430_CM2_CKGEN_INST, 0x0060)#define OMAP4_CM_DIV_M7_DPLL_PER_OFFSET			0x0064#define OMAP4430_CM_DIV_M7_DPLL_PER			OMAP44XX_CM2_REGADDR(OMAP4430_CM2_CKGEN_INST, 0x0064)#define OMAP4_CM_SSC_DELTAMSTEP_DPLL_PER_OFFSET		0x0068#define OMAP4430_CM_SSC_DELTAMSTEP_DPLL_PER		OMAP44XX_CM2_REGADDR(OMAP4430_CM2_CKGEN_INST, 0x0068)#define OMAP4_CM_SSC_MODFREQDIV_DPLL_PER_OFFSET		0x006c#define OMAP4430_CM_SSC_MODFREQDIV_DPLL_PER		OMAP44XX_CM2_REGADDR(OMAP4430_CM2_CKGEN_INST, 0x006c)#define OMAP4_CM_CLKMODE_DPLL_USB_OFFSET		0x0080#define OMAP4430_CM_CLKMODE_DPLL_USB			OMAP44XX_CM2_REGADDR(OMAP4430_CM2_CKGEN_INST, 0x0080)#define OMAP4_CM_IDLEST_DPLL_USB_OFFSET			0x0084#define OMAP4430_CM_IDLEST_DPLL_USB			OMAP44XX_CM2_REGADDR(OMAP4430_CM2_CKGEN_INST, 0x0084)#define OMAP4_CM_AUTOIDLE_DPLL_USB_OFFSET		0x0088#define OMAP4430_CM_AUTOIDLE_DPLL_USB			OMAP44XX_CM2_REGADDR(OMAP4430_CM2_CKGEN_INST, 0x0088)#define OMAP4_CM_CLKSEL_DPLL_USB_OFFSET			0x008c#define OMAP4430_CM_CLKSEL_DPLL_USB			OMAP44XX_CM2_REGADDR(OMAP4430_CM2_CKGEN_INST, 0x008c)#define OMAP4_CM_DIV_M2_DPLL_USB_OFFSET			0x0090#define OMAP4430_CM_DIV_M2_DPLL_USB			OMAP44XX_CM2_REGADDR(OMAP4430_CM2_CKGEN_INST, 0x0090)#define OMAP4_CM_SSC_DELTAMSTEP_DPLL_USB_OFFSET		0x00a8#define OMAP4430_CM_SSC_DELTAMSTEP_DPLL_USB		OMAP44XX_CM2_REGADDR(OMAP4430_CM2_CKGEN_INST, 0x00a8)#define OMAP4_CM_SSC_MODFREQDIV_DPLL_USB_OFFSET		0x00ac#define OMAP4430_CM_SSC_MODFREQDIV_DPLL_USB		OMAP44XX_CM2_REGADDR(OMAP4430_CM2_CKGEN_INST, 0x00ac)#define OMAP4_CM_CLKDCOLDO_DPLL_USB_OFFSET		0x00b4#define OMAP4430_CM_CLKDCOLDO_DPLL_USB			OMAP44XX_CM2_REGADDR(OMAP4430_CM2_CKGEN_INST, 0x00b4)#define OMAP4_CM_CLKMODE_DPLL_UNIPRO_OFFSET		0x00c0#define OMAP4430_CM_CLKMODE_DPLL_UNIPRO			OMAP44XX_CM2_REGADDR(OMAP4430_CM2_CKGEN_INST, 0x00c0)#define OMAP4_CM_IDLEST_DPLL_UNIPRO_OFFSET		0x00c4#define OMAP4430_CM_IDLEST_DPLL_UNIPRO			OMAP44XX_CM2_REGADDR(OMAP4430_CM2_CKGEN_INST, 0x00c4)#define OMAP4_CM_AUTOIDLE_DPLL_UNIPRO_OFFSET		0x00c8#define OMAP4430_CM_AUTOIDLE_DPLL_UNIPRO		OMAP44XX_CM2_REGADDR(OMAP4430_CM2_CKGEN_INST, 0x00c8)#define OMAP4_CM_CLKSEL_DPLL_UNIPRO_OFFSET		0x00cc#define OMAP4430_CM_CLKSEL_DPLL_UNIPRO			OMAP44XX_CM2_REGADDR(OMAP4430_CM2_CKGEN_INST, 0x00cc)#define OMAP4_CM_DIV_M2_DPLL_UNIPRO_OFFSET		0x00d0#define OMAP4430_CM_DIV_M2_DPLL_UNIPRO			OMAP44XX_CM2_REGADDR(OMAP4430_CM2_CKGEN_INST, 0x00d0)#define OMAP4_CM_SSC_DELTAMSTEP_DPLL_UNIPRO_OFFSET	0x00e8#define OMAP4430_CM_SSC_DELTAMSTEP_DPLL_UNIPRO		OMAP44XX_CM2_REGADDR(OMAP4430_CM2_CKGEN_INST, 0x00e8)#define OMAP4_CM_SSC_MODFREQDIV_DPLL_UNIPRO_OFFSET	0x00ec#define OMAP4430_CM_SSC_MODFREQDIV_DPLL_UNIPRO		OMAP44XX_CM2_REGADDR(OMAP4430_CM2_CKGEN_INST, 0x00ec)/* CM2.ALWAYS_ON_CM2 register offsets */#define OMAP4_CM_ALWON_CLKSTCTRL_OFFSET			0x0000#define OMAP4430_CM_ALWON_CLKSTCTRL			OMAP44XX_CM2_REGADDR(OMAP4430_CM2_ALWAYS_ON_INST, 0x0000)#define OMAP4_CM_ALWON_MDMINTC_CLKCTRL_OFFSET		0x0020#define OMAP4430_CM_ALWON_MDMINTC_CLKCTRL		OMAP44XX_CM2_REGADDR(OMAP4430_CM2_ALWAYS_ON_INST, 0x0020)#define OMAP4_CM_ALWON_SR_MPU_CLKCTRL_OFFSET		0x0028#define OMAP4430_CM_ALWON_SR_MPU_CLKCTRL		OMAP44XX_CM2_REGADDR(OMAP4430_CM2_ALWAYS_ON_INST, 0x0028)#define OMAP4_CM_ALWON_SR_IVA_CLKCTRL_OFFSET		0x0030#define OMAP4430_CM_ALWON_SR_IVA_CLKCTRL		OMAP44XX_CM2_REGADDR(OMAP4430_CM2_ALWAYS_ON_INST, 0x0030)#define OMAP4_CM_ALWON_SR_CORE_CLKCTRL_OFFSET		0x0038#define OMAP4430_CM_ALWON_SR_CORE_CLKCTRL		OMAP44XX_CM2_REGADDR(OMAP4430_CM2_ALWAYS_ON_INST, 0x0038)#define OMAP4_CM_ALWON_USBPHY_CLKCTRL_OFFSET		0x0040#define OMAP4430_CM_ALWON_USBPHY_CLKCTRL		OMAP44XX_CM2_REGADDR(OMAP4430_CM2_ALWAYS_ON_INST, 0x0040)/* CM2.CORE_CM2 register offsets */#define OMAP4_CM_L3_1_CLKSTCTRL_OFFSET			0x0000#define OMAP4430_CM_L3_1_CLKSTCTRL			OMAP44XX_CM2_REGADDR(OMAP4430_CM2_CORE_INST, 0x0000)#define OMAP4_CM_L3_1_DYNAMICDEP_OFFSET			0x0008#define OMAP4430_CM_L3_1_DYNAMICDEP			OMAP44XX_CM2_REGADDR(OMAP4430_CM2_CORE_INST, 0x0008)#define OMAP4_CM_L3_1_L3_1_CLKCTRL_OFFSET		0x0020#define OMAP4430_CM_L3_1_L3_1_CLKCTRL			OMAP44XX_CM2_REGADDR(OMAP4430_CM2_CORE_INST, 0x0020)#define OMAP4_CM_L3_2_CLKSTCTRL_OFFSET			0x0100#define OMAP4430_CM_L3_2_CLKSTCTRL			OMAP44XX_CM2_REGADDR(OMAP4430_CM2_CORE_INST, 0x0100)#define OMAP4_CM_L3_2_DYNAMICDEP_OFFSET			0x0108#define OMAP4430_CM_L3_2_DYNAMICDEP			OMAP44XX_CM2_REGADDR(OMAP4430_CM2_CORE_INST, 0x0108)#define OMAP4_CM_L3_2_L3_2_CLKCTRL_OFFSET		0x0120#define OMAP4430_CM_L3_2_L3_2_CLKCTRL			OMAP44XX_CM2_REGADDR(OMAP4430_CM2_CORE_INST, 0x0120)#define OMAP4_CM_L3_2_GPMC_CLKCTRL_OFFSET		0x0128
 |