definitionOfLeakageHazard.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790
  1. /*
  2. * sh7372 processor support
  3. *
  4. * Copyright (C) 2010 Magnus Damm
  5. * Copyright (C) 2008 Yoshihiro Shimoda
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; version 2 of the License.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  19. */
  20. #include <linux/kernel.h>
  21. #include <linux/init.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/irq.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/of_platform.h>
  26. #include <linux/uio_driver.h>
  27. #include <linux/delay.h>
  28. #include <linux/input.h>
  29. #include <linux/io.h>
  30. #include <linux/serial_sci.h>
  31. #include <linux/sh_dma.h>
  32. #include <linux/sh_intc.h>
  33. #include <linux/sh_timer.h>
  34. #include <linux/pm_domain.h>
  35. #include <linux/dma-mapping.h>
  36. #include <mach/dma-register.h>
  37. #include <mach/hardware.h>
  38. #include <mach/irqs.h>
  39. #include <mach/sh7372.h>
  40. #include <mach/common.h>
  41. #include <asm/mach/map.h>
  42. #include <asm/mach-types.h>
  43. #include <asm/mach/arch.h>
  44. #include <asm/mach/time.h>
  45. static struct map_desc sh7372_io_desc[] __initdata = {
  46. /* create a 1:1 entity map for 0xe6xxxxxx
  47. * used by CPGA, INTC and PFC.
  48. */
  49. {
  50. .virtual = 0xe6000000,
  51. .pfn = __phys_to_pfn(0xe6000000),
  52. .length = 256 << 20,
  53. .type = MT_DEVICE_NONSHARED
  54. },
  55. };
  56. void __init sh7372_map_io(void)
  57. {
  58. iotable_init(sh7372_io_desc, ARRAY_SIZE(sh7372_io_desc));
  59. }
  60. /* SCIFA0 */
  61. static struct plat_sci_port scif0_platform_data = {
  62. .mapbase = 0xe6c40000,
  63. .flags = UPF_BOOT_AUTOCONF,
  64. .scscr = SCSCR_RE | SCSCR_TE,
  65. .scbrr_algo_id = SCBRR_ALGO_4,
  66. .type = PORT_SCIFA,
  67. .irqs = { evt2irq(0x0c00), evt2irq(0x0c00),
  68. evt2irq(0x0c00), evt2irq(0x0c00) },
  69. };
  70. static struct platform_device scif0_device = {
  71. .name = "sh-sci",
  72. .id = 0,
  73. .dev = {
  74. .platform_data = &scif0_platform_data,
  75. },
  76. };
  77. /* SCIFA1 */
  78. static struct plat_sci_port scif1_platform_data = {
  79. .mapbase = 0xe6c50000,
  80. .flags = UPF_BOOT_AUTOCONF,
  81. .scscr = SCSCR_RE | SCSCR_TE,
  82. .scbrr_algo_id = SCBRR_ALGO_4,
  83. .type = PORT_SCIFA,
  84. .irqs = { evt2irq(0x0c20), evt2irq(0x0c20),
  85. evt2irq(0x0c20), evt2irq(0x0c20) },
  86. };
  87. static struct platform_device scif1_device = {
  88. .name = "sh-sci",
  89. .id = 1,
  90. .dev = {
  91. .platform_data = &scif1_platform_data,
  92. },
  93. };
  94. /* SCIFA2 */
  95. static struct plat_sci_port scif2_platform_data = {
  96. .mapbase = 0xe6c60000,
  97. .flags = UPF_BOOT_AUTOCONF,
  98. .scscr = SCSCR_RE | SCSCR_TE,
  99. .scbrr_algo_id = SCBRR_ALGO_4,
  100. .type = PORT_SCIFA,
  101. .irqs = { evt2irq(0x0c40), evt2irq(0x0c40),
  102. evt2irq(0x0c40), evt2irq(0x0c40) },
  103. };
  104. static struct platform_device scif2_device = {
  105. .name = "sh-sci",
  106. .id = 2,
  107. .dev = {
  108. .platform_data = &scif2_platform_data,
  109. },
  110. };
  111. /* SCIFA3 */
  112. static struct plat_sci_port scif3_platform_data = {
  113. .mapbase = 0xe6c70000,
  114. .flags = UPF_BOOT_AUTOCONF,
  115. .scscr = SCSCR_RE | SCSCR_TE,
  116. .scbrr_algo_id = SCBRR_ALGO_4,
  117. .type = PORT_SCIFA,
  118. .irqs = { evt2irq(0x0c60), evt2irq(0x0c60),
  119. evt2irq(0x0c60), evt2irq(0x0c60) },
  120. };
  121. static struct platform_device scif3_device = {
  122. .name = "sh-sci",
  123. .id = 3,
  124. .dev = {
  125. .platform_data = &scif3_platform_data,
  126. },
  127. };
  128. /* SCIFA4 */
  129. static struct plat_sci_port scif4_platform_data = {
  130. .mapbase = 0xe6c80000,
  131. .flags = UPF_BOOT_AUTOCONF,
  132. .scscr = SCSCR_RE | SCSCR_TE,
  133. .scbrr_algo_id = SCBRR_ALGO_4,
  134. .type = PORT_SCIFA,
  135. .irqs = { evt2irq(0x0d20), evt2irq(0x0d20),
  136. evt2irq(0x0d20), evt2irq(0x0d20) },
  137. };
  138. static struct platform_device scif4_device = {
  139. .name = "sh-sci",
  140. .id = 4,
  141. .dev = {
  142. .platform_data = &scif4_platform_data,
  143. },
  144. };
  145. /* SCIFA5 */
  146. static struct plat_sci_port scif5_platform_data = {
  147. .mapbase = 0xe6cb0000,
  148. .flags = UPF_BOOT_AUTOCONF,
  149. .scscr = SCSCR_RE | SCSCR_TE,
  150. .scbrr_algo_id = SCBRR_ALGO_4,
  151. .type = PORT_SCIFA,
  152. .irqs = { evt2irq(0x0d40), evt2irq(0x0d40),
  153. evt2irq(0x0d40), evt2irq(0x0d40) },
  154. };
  155. static struct platform_device scif5_device = {
  156. .name = "sh-sci",
  157. .id = 5,
  158. .dev = {
  159. .platform_data = &scif5_platform_data,
  160. },
  161. };
  162. /* SCIFB */
  163. static struct plat_sci_port scif6_platform_data = {
  164. .mapbase = 0xe6c30000,
  165. .flags = UPF_BOOT_AUTOCONF,
  166. .scscr = SCSCR_RE | SCSCR_TE,
  167. .scbrr_algo_id = SCBRR_ALGO_4,
  168. .type = PORT_SCIFB,
  169. .irqs = { evt2irq(0x0d60), evt2irq(0x0d60),
  170. evt2irq(0x0d60), evt2irq(0x0d60) },
  171. };
  172. static struct platform_device scif6_device = {
  173. .name = "sh-sci",
  174. .id = 6,
  175. .dev = {
  176. .platform_data = &scif6_platform_data,
  177. },
  178. };
  179. /* CMT */
  180. static struct sh_timer_config cmt2_platform_data = {
  181. .name = "CMT2",
  182. .channel_offset = 0x40,
  183. .timer_bit = 5,
  184. .clockevent_rating = 125,
  185. .clocksource_rating = 125,
  186. };
  187. static struct resource cmt2_resources[] = {
  188. [0] = {
  189. .name = "CMT2",
  190. .start = 0xe6130040,
  191. .end = 0xe613004b,
  192. .flags = IORESOURCE_MEM,
  193. },
  194. [1] = {
  195. .start = evt2irq(0x0b80), /* CMT2 */
  196. .flags = IORESOURCE_IRQ,
  197. },
  198. };
  199. static struct platform_device cmt2_device = {
  200. .name = "sh_cmt",
  201. .id = 2,
  202. .dev = {
  203. .platform_data = &cmt2_platform_data,
  204. },
  205. .resource = cmt2_resources,
  206. .num_resources = ARRAY_SIZE(cmt2_resources),
  207. };
  208. /* TMU */
  209. static struct sh_timer_config tmu00_platform_data = {
  210. .name = "TMU00",
  211. .channel_offset = 0x4,
  212. .timer_bit = 0,
  213. .clockevent_rating = 200,
  214. };
  215. static struct resource tmu00_resources[] = {
  216. [0] = {
  217. .name = "TMU00",
  218. .start = 0xfff60008,
  219. .end = 0xfff60013,
  220. .flags = IORESOURCE_MEM,
  221. },
  222. [1] = {
  223. .start = intcs_evt2irq(0xe80), /* TMU_TUNI0 */
  224. .flags = IORESOURCE_IRQ,
  225. },
  226. };
  227. static struct platform_device tmu00_device = {
  228. .name = "sh_tmu",
  229. .id = 0,
  230. .dev = {
  231. .platform_data = &tmu00_platform_data,
  232. },
  233. .resource = tmu00_resources,
  234. .num_resources = ARRAY_SIZE(tmu00_resources),
  235. };
  236. static struct sh_timer_config tmu01_platform_data = {
  237. .name = "TMU01",
  238. .channel_offset = 0x10,
  239. .timer_bit = 1,
  240. .clocksource_rating = 200,
  241. };
  242. static struct resource tmu01_resources[] = {
  243. [0] = {
  244. .name = "TMU01",
  245. .start = 0xfff60014,
  246. .end = 0xfff6001f,
  247. .flags = IORESOURCE_MEM,
  248. },
  249. [1] = {
  250. .start = intcs_evt2irq(0xea0), /* TMU_TUNI1 */
  251. .flags = IORESOURCE_IRQ,
  252. },
  253. };
  254. static struct platform_device tmu01_device = {
  255. .name = "sh_tmu",
  256. .id = 1,
  257. .dev = {
  258. .platform_data = &tmu01_platform_data,
  259. },
  260. .resource = tmu01_resources,
  261. .num_resources = ARRAY_SIZE(tmu01_resources),
  262. };
  263. /* I2C */
  264. static struct resource iic0_resources[] = {
  265. [0] = {
  266. .name = "IIC0",
  267. .start = 0xFFF20000,
  268. .end = 0xFFF20425 - 1,
  269. .flags = IORESOURCE_MEM,
  270. },
  271. [1] = {
  272. .start = intcs_evt2irq(0xe00), /* IIC0_ALI0 */
  273. .end = intcs_evt2irq(0xe60), /* IIC0_DTEI0 */
  274. .flags = IORESOURCE_IRQ,
  275. },
  276. };
  277. static struct platform_device iic0_device = {
  278. .name = "i2c-sh_mobile",
  279. .id = 0, /* "i2c0" clock */
  280. .num_resources = ARRAY_SIZE(iic0_resources),
  281. .resource = iic0_resources,
  282. };
  283. static struct resource iic1_resources[] = {
  284. [0] = {
  285. .name = "IIC1",
  286. .start = 0xE6C20000,
  287. .end = 0xE6C20425 - 1,
  288. .flags = IORESOURCE_MEM,
  289. },
  290. [1] = {
  291. .start = evt2irq(0x780), /* IIC1_ALI1 */
  292. .end = evt2irq(0x7e0), /* IIC1_DTEI1 */
  293. .flags = IORESOURCE_IRQ,
  294. },
  295. };
  296. static struct platform_device iic1_device = {
  297. .name = "i2c-sh_mobile",
  298. .id = 1, /* "i2c1" clock */
  299. .num_resources = ARRAY_SIZE(iic1_resources),
  300. .resource = iic1_resources,
  301. };
  302. /* DMA */
  303. static const struct sh_dmae_slave_config sh7372_dmae_slaves[] = {
  304. {
  305. .slave_id = SHDMA_SLAVE_SCIF0_TX,
  306. .addr = 0xe6c40020,
  307. .chcr = CHCR_TX(XMIT_SZ_8BIT),
  308. .mid_rid = 0x21,
  309. }, {
  310. .slave_id = SHDMA_SLAVE_SCIF0_RX,
  311. .addr = 0xe6c40024,
  312. .chcr = CHCR_RX(XMIT_SZ_8BIT),
  313. .mid_rid = 0x22,
  314. }, {
  315. .slave_id = SHDMA_SLAVE_SCIF1_TX,
  316. .addr = 0xe6c50020,
  317. .chcr = CHCR_TX(XMIT_SZ_8BIT),
  318. .mid_rid = 0x25,
  319. }, {
  320. .slave_id = SHDMA_SLAVE_SCIF1_RX,
  321. .addr = 0xe6c50024,
  322. .chcr = CHCR_RX(XMIT_SZ_8BIT),
  323. .mid_rid = 0x26,
  324. }, {
  325. .slave_id = SHDMA_SLAVE_SCIF2_TX,
  326. .addr = 0xe6c60020,
  327. .chcr = CHCR_TX(XMIT_SZ_8BIT),
  328. .mid_rid = 0x29,
  329. }, {
  330. .slave_id = SHDMA_SLAVE_SCIF2_RX,
  331. .addr = 0xe6c60024,
  332. .chcr = CHCR_RX(XMIT_SZ_8BIT),
  333. .mid_rid = 0x2a,
  334. }, {
  335. .slave_id = SHDMA_SLAVE_SCIF3_TX,
  336. .addr = 0xe6c70020,
  337. .chcr = CHCR_TX(XMIT_SZ_8BIT),
  338. .mid_rid = 0x2d,
  339. }, {
  340. .slave_id = SHDMA_SLAVE_SCIF3_RX,
  341. .addr = 0xe6c70024,
  342. .chcr = CHCR_RX(XMIT_SZ_8BIT),
  343. .mid_rid = 0x2e,
  344. }, {
  345. .slave_id = SHDMA_SLAVE_SCIF4_TX,
  346. .addr = 0xe6c80020,
  347. .chcr = CHCR_TX(XMIT_SZ_8BIT),
  348. .mid_rid = 0x39,
  349. }, {
  350. .slave_id = SHDMA_SLAVE_SCIF4_RX,
  351. .addr = 0xe6c80024,
  352. .chcr = CHCR_RX(XMIT_SZ_8BIT),
  353. .mid_rid = 0x3a,
  354. }, {
  355. .slave_id = SHDMA_SLAVE_SCIF5_TX,
  356. .addr = 0xe6cb0020,
  357. .chcr = CHCR_TX(XMIT_SZ_8BIT),
  358. .mid_rid = 0x35,
  359. }, {
  360. .slave_id = SHDMA_SLAVE_SCIF5_RX,
  361. .addr = 0xe6cb0024,
  362. .chcr = CHCR_RX(XMIT_SZ_8BIT),
  363. .mid_rid = 0x36,
  364. }, {
  365. .slave_id = SHDMA_SLAVE_SCIF6_TX,
  366. .addr = 0xe6c30040,
  367. .chcr = CHCR_TX(XMIT_SZ_8BIT),
  368. .mid_rid = 0x3d,
  369. }, {
  370. .slave_id = SHDMA_SLAVE_SCIF6_RX,
  371. .addr = 0xe6c30060,
  372. .chcr = CHCR_RX(XMIT_SZ_8BIT),
  373. .mid_rid = 0x3e,
  374. }, {
  375. .slave_id = SHDMA_SLAVE_FLCTL0_TX,
  376. .addr = 0xe6a30050,
  377. .chcr = CHCR_TX(XMIT_SZ_32BIT),
  378. .mid_rid = 0x83,
  379. }, {
  380. .slave_id = SHDMA_SLAVE_FLCTL0_RX,
  381. .addr = 0xe6a30050,
  382. .chcr = CHCR_RX(XMIT_SZ_32BIT),
  383. .mid_rid = 0x83,
  384. }, {
  385. .slave_id = SHDMA_SLAVE_FLCTL1_TX,
  386. .addr = 0xe6a30060,
  387. .chcr = CHCR_TX(XMIT_SZ_32BIT),
  388. .mid_rid = 0x87,
  389. }, {
  390. .slave_id = SHDMA_SLAVE_FLCTL1_RX,
  391. .addr = 0xe6a30060,
  392. .chcr = CHCR_RX(XMIT_SZ_32BIT),
  393. .mid_rid = 0x87,
  394. }, {
  395. .slave_id = SHDMA_SLAVE_SDHI0_TX,
  396. .addr = 0xe6850030,
  397. .chcr = CHCR_TX(XMIT_SZ_16BIT),
  398. .mid_rid = 0xc1,
  399. }, {
  400. .slave_id = SHDMA_SLAVE_SDHI0_RX,
  401. .addr = 0xe6850030,
  402. .chcr = CHCR_RX(XMIT_SZ_16BIT),
  403. .mid_rid = 0xc2,
  404. }, {
  405. .slave_id = SHDMA_SLAVE_SDHI1_TX,
  406. .addr = 0xe6860030,
  407. .chcr = CHCR_TX(XMIT_SZ_16BIT),
  408. .mid_rid = 0xc9,
  409. }, {
  410. .slave_id = SHDMA_SLAVE_SDHI1_RX,
  411. .addr = 0xe6860030,
  412. .chcr = CHCR_RX(XMIT_SZ_16BIT),
  413. .mid_rid = 0xca,
  414. }, {
  415. .slave_id = SHDMA_SLAVE_SDHI2_TX,
  416. .addr = 0xe6870030,
  417. .chcr = CHCR_TX(XMIT_SZ_16BIT),
  418. .mid_rid = 0xcd,
  419. }, {
  420. .slave_id = SHDMA_SLAVE_SDHI2_RX,
  421. .addr = 0xe6870030,
  422. .chcr = CHCR_RX(XMIT_SZ_16BIT),
  423. .mid_rid = 0xce,
  424. }, {
  425. .slave_id = SHDMA_SLAVE_FSIA_TX,
  426. .addr = 0xfe1f0024,
  427. .chcr = CHCR_TX(XMIT_SZ_32BIT),
  428. .mid_rid = 0xb1,
  429. }, {
  430. .slave_id = SHDMA_SLAVE_FSIA_RX,
  431. .addr = 0xfe1f0020,
  432. .chcr = CHCR_RX(XMIT_SZ_32BIT),
  433. .mid_rid = 0xb2,
  434. }, {
  435. .slave_id = SHDMA_SLAVE_MMCIF_TX,
  436. .addr = 0xe6bd0034,
  437. .chcr = CHCR_TX(XMIT_SZ_32BIT),
  438. .mid_rid = 0xd1,
  439. }, {
  440. .slave_id = SHDMA_SLAVE_MMCIF_RX,
  441. .addr = 0xe6bd0034,
  442. .chcr = CHCR_RX(XMIT_SZ_32BIT),
  443. .mid_rid = 0xd2,
  444. },
  445. };
  446. #define SH7372_CHCLR (0x220 - 0x20)
  447. static const struct sh_dmae_channel sh7372_dmae_channels[] = {
  448. {
  449. .offset = 0,
  450. .dmars = 0,
  451. .dmars_bit = 0,
  452. .chclr_offset = SH7372_CHCLR + 0,
  453. }, {
  454. .offset = 0x10,
  455. .dmars = 0,
  456. .dmars_bit = 8,
  457. .chclr_offset = SH7372_CHCLR + 0x10,
  458. }, {
  459. .offset = 0x20,
  460. .dmars = 4,
  461. .dmars_bit = 0,
  462. .chclr_offset = SH7372_CHCLR + 0x20,
  463. }, {
  464. .offset = 0x30,
  465. .dmars = 4,
  466. .dmars_bit = 8,
  467. .chclr_offset = SH7372_CHCLR + 0x30,
  468. }, {
  469. .offset = 0x50,
  470. .dmars = 8,
  471. .dmars_bit = 0,
  472. .chclr_offset = SH7372_CHCLR + 0x50,
  473. }, {
  474. .offset = 0x60,
  475. .dmars = 8,
  476. .dmars_bit = 8,
  477. .chclr_offset = SH7372_CHCLR + 0x60,
  478. }
  479. };
  480. static struct sh_dmae_pdata dma_platform_data = {
  481. .slave = sh7372_dmae_slaves,
  482. .slave_num = ARRAY_SIZE(sh7372_dmae_slaves),
  483. .channel = sh7372_dmae_channels,
  484. .channel_num = ARRAY_SIZE(sh7372_dmae_channels),
  485. .ts_low_shift = TS_LOW_SHIFT,
  486. .ts_low_mask = TS_LOW_BIT << TS_LOW_SHIFT,
  487. .ts_high_shift = TS_HI_SHIFT,
  488. .ts_high_mask = TS_HI_BIT << TS_HI_SHIFT,
  489. .ts_shift = dma_ts_shift,
  490. .ts_shift_num = ARRAY_SIZE(dma_ts_shift),
  491. .dmaor_init = DMAOR_DME,
  492. .chclr_present = 1,
  493. };
  494. /* Resource order important! */
  495. static struct resource sh7372_dmae0_resources[] = {
  496. {
  497. /* Channel registers and DMAOR */
  498. .start = 0xfe008020,
  499. .end = 0xfe00828f,
  500. .flags = IORESOURCE_MEM,
  501. },
  502. {
  503. /* DMARSx */
  504. .start = 0xfe009000,
  505. .end = 0xfe00900b,
  506. .flags = IORESOURCE_MEM,
  507. },
  508. {
  509. .name = "error_irq",
  510. .start = evt2irq(0x20c0),
  511. .end = evt2irq(0x20c0),
  512. .flags = IORESOURCE_IRQ,
  513. },
  514. {
  515. /* IRQ for channels 0-5 */
  516. .start = evt2irq(0x2000),
  517. .end = evt2irq(0x20a0),
  518. .flags = IORESOURCE_IRQ,
  519. },
  520. };
  521. /* Resource order important! */
  522. static struct resource sh7372_dmae1_resources[] = {
  523. {
  524. /* Channel registers and DMAOR */
  525. .start = 0xfe018020,
  526. .end = 0xfe01828f,
  527. .flags = IORESOURCE_MEM,
  528. },
  529. {
  530. /* DMARSx */
  531. .start = 0xfe019000,
  532. .end = 0xfe01900b,
  533. .flags = IORESOURCE_MEM,
  534. },
  535. {
  536. .name = "error_irq",
  537. .start = evt2irq(0x21c0),
  538. .end = evt2irq(0x21c0),
  539. .flags = IORESOURCE_IRQ,
  540. },
  541. {
  542. /* IRQ for channels 0-5 */
  543. .start = evt2irq(0x2100),
  544. .end = evt2irq(0x21a0),
  545. .flags = IORESOURCE_IRQ,
  546. },
  547. };
  548. /* Resource order important! */
  549. static struct resource sh7372_dmae2_resources[] = {
  550. {
  551. /* Channel registers and DMAOR */
  552. .start = 0xfe028020,
  553. .end = 0xfe02828f,
  554. .flags = IORESOURCE_MEM,
  555. },
  556. {
  557. /* DMARSx */
  558. .start = 0xfe029000,
  559. .end = 0xfe02900b,
  560. .flags = IORESOURCE_MEM,
  561. },
  562. {
  563. .name = "error_irq",
  564. .start = evt2irq(0x22c0),
  565. .end = evt2irq(0x22c0),
  566. .flags = IORESOURCE_IRQ,
  567. },
  568. {
  569. /* IRQ for channels 0-5 */
  570. .start = evt2irq(0x2200),
  571. .end = evt2irq(0x22a0),
  572. .flags = IORESOURCE_IRQ,
  573. },
  574. };
  575. static struct platform_device dma0_device = {
  576. .name = "sh-dma-engine",
  577. .id = 0,
  578. .resource = sh7372_dmae0_resources,
  579. .num_resources = ARRAY_SIZE(sh7372_dmae0_resources),
  580. .dev = {
  581. .platform_data = &dma_platform_data,
  582. },
  583. };
  584. static struct platform_device dma1_device = {
  585. .name = "sh-dma-engine",
  586. .id = 1,
  587. .resource = sh7372_dmae1_resources,
  588. .num_resources = ARRAY_SIZE(sh7372_dmae1_resources),
  589. .dev = {
  590. .platform_data = &dma_platform_data,
  591. },
  592. };
  593. static struct platform_device dma2_device = {
  594. .name = "sh-dma-engine",
  595. .id = 2,
  596. .resource = sh7372_dmae2_resources,
  597. .num_resources = ARRAY_SIZE(sh7372_dmae2_resources),
  598. .dev = {
  599. .platform_data = &dma_platform_data,
  600. },
  601. };
  602. /*
  603. * USB-DMAC
  604. */
  605. static const struct sh_dmae_channel sh7372_usb_dmae_channels[] = {
  606. {
  607. .offset = 0,
  608. }, {
  609. .offset = 0x20,
  610. },
  611. };
  612. /* USB DMAC0 */
  613. static const struct sh_dmae_slave_config sh7372_usb_dmae0_slaves[] = {
  614. {
  615. .slave_id = SHDMA_SLAVE_USB0_TX,
  616. .chcr = USBTS_INDEX2VAL(USBTS_XMIT_SZ_8BYTE),
  617. }, {
  618. .slave_id = SHDMA_SLAVE_USB0_RX,
  619. .chcr = USBTS_INDEX2VAL(USBTS_XMIT_SZ_8BYTE),
  620. },
  621. };
  622. static struct sh_dmae_pdata usb_dma0_platform_data = {
  623. .slave = sh7372_usb_dmae0_slaves,
  624. .slave_num = ARRAY_SIZE(sh7372_usb_dmae0_slaves),
  625. .channel = sh7372_usb_dmae_channels,
  626. .channel_num = ARRAY_SIZE(sh7372_usb_dmae_channels),
  627. .ts_low_shift = USBTS_LOW_SHIFT,
  628. .ts_low_mask = USBTS_LOW_BIT << USBTS_LOW_SHIFT,
  629. .ts_high_shift = USBTS_HI_SHIFT,
  630. .ts_high_mask = USBTS_HI_BIT << USBTS_HI_SHIFT,
  631. .ts_shift = dma_usbts_shift,
  632. .ts_shift_num = ARRAY_SIZE(dma_usbts_shift),
  633. .dmaor_init = DMAOR_DME,
  634. .chcr_offset = 0x14,
  635. .chcr_ie_bit = 1 << 5,
  636. .dmaor_is_32bit = 1,
  637. .needs_tend_set = 1,
  638. .no_dmars = 1,
  639. .slave_only = 1,
  640. };
  641. static struct resource sh7372_usb_dmae0_resources[] = {
  642. {
  643. /* Channel registers and DMAOR */
  644. .start = 0xe68a0020,
  645. .end = 0xe68a0064 - 1,
  646. .flags = IORESOURCE_MEM,
  647. },
  648. {
  649. /* VCR/SWR/DMICR */
  650. .start = 0xe68a0000,
  651. .end = 0xe68a0014 - 1,
  652. .flags = IORESOURCE_MEM,
  653. },
  654. {
  655. /* IRQ for channels */
  656. .start = evt2irq(0x0a00),
  657. .end = evt2irq(0x0a00),
  658. .flags = IORESOURCE_IRQ,
  659. },
  660. };
  661. static struct platform_device usb_dma0_device = {
  662. .name = "sh-dma-engine",
  663. .id = 3,
  664. .resource = sh7372_usb_dmae0_resources,
  665. .num_resources = ARRAY_SIZE(sh7372_usb_dmae0_resources),
  666. .dev = {
  667. .platform_data = &usb_dma0_platform_data,
  668. },
  669. };
  670. /* USB DMAC1 */
  671. static const struct sh_dmae_slave_config sh7372_usb_dmae1_slaves[] = {
  672. {
  673. .slave_id = SHDMA_SLAVE_USB1_TX,
  674. .chcr = USBTS_INDEX2VAL(USBTS_XMIT_SZ_8BYTE),
  675. }, {
  676. .slave_id = SHDMA_SLAVE_USB1_RX,
  677. .chcr = USBTS_INDEX2VAL(USBTS_XMIT_SZ_8BYTE),
  678. },
  679. };
  680. static struct sh_dmae_pdata usb_dma1_platform_data = {
  681. .slave = sh7372_usb_dmae1_slaves,
  682. .slave_num = ARRAY_SIZE(sh7372_usb_dmae1_slaves),
  683. .channel = sh7372_usb_dmae_channels,
  684. .channel_num = ARRAY_SIZE(sh7372_usb_dmae_channels),
  685. .ts_low_shift = USBTS_LOW_SHIFT,
  686. .ts_low_mask = USBTS_LOW_BIT << USBTS_LOW_SHIFT,
  687. .ts_high_shift = USBTS_HI_SHIFT,
  688. .ts_high_mask = USBTS_HI_BIT << USBTS_HI_SHIFT,
  689. .ts_shift = dma_usbts_shift,
  690. .ts_shift_num = ARRAY_SIZE(dma_usbts_shift),
  691. .dmaor_init = DMAOR_DME,
  692. .chcr_offset = 0x14,
  693. .chcr_ie_bit = 1 << 5,
  694. .dmaor_is_32bit = 1,
  695. .needs_tend_set = 1,
  696. .no_dmars = 1,
  697. .slave_only = 1,
  698. };
  699. static struct resource sh7372_usb_dmae1_resources[] = {
  700. {
  701. /* Channel registers and DMAOR */
  702. .start = 0xe68c0020,
  703. .end = 0xe68c0064 - 1,
  704. .flags = IORESOURCE_MEM,
  705. },
  706. {
  707. /* VCR/SWR/DMICR */
  708. .start = 0xe68c0000,
  709. .end = 0xe68c0014 - 1,
  710. .flags = IORESOURCE_MEM,
  711. },
  712. {
  713. /* IRQ for channels */
  714. .start = evt2irq(0x1d00),
  715. .end = evt2irq(0x1d00),
  716. .flags = IORESOURCE_IRQ,
  717. },
  718. };
  719. static struct platform_device usb_dma1_device = {
  720. .name = "sh-dma-engine",
  721. .id = 4,
  722. .resource = sh7372_usb_dmae1_resources,
  723. .num_resources = ARRAY_SIZE(sh7372_usb_dmae1_resources),
  724. .dev = {
  725. .platform_data = &usb_dma1_platform_data,
  726. },
  727. };
  728. /* VPU */
  729. static struct uio_info vpu_platform_data = {
  730. .name = "VPU5HG",
  731. .version = "0",
  732. .irq = intcs_evt2irq(0x980),
  733. };
  734. static struct resource vpu_resources[] = {
  735. [0] = {
  736. .name = "VPU",
  737. .start = 0xfe900000,
  738. .end = 0xfe900157,
  739. .flags = IORESOURCE_MEM,
  740. },