influenceAnalysisOfCableAging.h 54 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130
  1. /*
  2. * OMAP44xx CTRL_MODULE_PAD_CORE registers and bitfields
  3. *
  4. * Copyright (C) 2009-2010 Texas Instruments, Inc.
  5. *
  6. * Benoit Cousson (b-cousson@ti.com)
  7. * Santosh Shilimkar (santosh.shilimkar@ti.com)
  8. *
  9. * This file is automatically generated from the OMAP hardware databases.
  10. * We respectfully ask that any modifications to this file be coordinated
  11. * with the public linux-omap@vger.kernel.org mailing list and the
  12. * authors above to ensure that the autogeneration scripts are kept
  13. * up-to-date with the file contents.
  14. *
  15. * This program is free software; you can redistribute it and/or modify
  16. * it under the terms of the GNU General Public License version 2 as
  17. * published by the Free Software Foundation.
  18. */
  19. #ifndef __ARCH_ARM_MACH_OMAP2_CTRL_MODULE_PAD_CORE_44XX_H
  20. #define __ARCH_ARM_MACH_OMAP2_CTRL_MODULE_PAD_CORE_44XX_H
  21. /* Base address */
  22. #define OMAP4_CTRL_MODULE_PAD_CORE 0x4a100000
  23. /* Registers offset */
  24. #define OMAP4_CTRL_MODULE_PAD_CORE_IP_REVISION 0x0000
  25. #define OMAP4_CTRL_MODULE_PAD_CORE_IP_HWINFO 0x0004
  26. #define OMAP4_CTRL_MODULE_PAD_CORE_IP_SYSCONFIG 0x0010
  27. #define OMAP4_CTRL_MODULE_PAD_CORE_PADCONF_WAKEUPEVENT_0 0x01d8
  28. #define OMAP4_CTRL_MODULE_PAD_CORE_PADCONF_WAKEUPEVENT_1 0x01dc
  29. #define OMAP4_CTRL_MODULE_PAD_CORE_PADCONF_WAKEUPEVENT_2 0x01e0
  30. #define OMAP4_CTRL_MODULE_PAD_CORE_PADCONF_WAKEUPEVENT_3 0x01e4
  31. #define OMAP4_CTRL_MODULE_PAD_CORE_PADCONF_WAKEUPEVENT_4 0x01e8
  32. #define OMAP4_CTRL_MODULE_PAD_CORE_PADCONF_WAKEUPEVENT_5 0x01ec
  33. #define OMAP4_CTRL_MODULE_PAD_CORE_PADCONF_WAKEUPEVENT_6 0x01f0
  34. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_PADCONF_GLOBAL 0x05a0
  35. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_PADCONF_MODE 0x05a4
  36. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_SMART1IO_PADCONF_0 0x05a8
  37. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_SMART1IO_PADCONF_1 0x05ac
  38. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_SMART2IO_PADCONF_0 0x05b0
  39. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_SMART2IO_PADCONF_1 0x05b4
  40. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_SMART3IO_PADCONF_0 0x05b8
  41. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_SMART3IO_PADCONF_1 0x05bc
  42. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_SMART3IO_PADCONF_2 0x05c0
  43. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_USBB_HSIC 0x05c4
  44. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_SLIMBUS 0x05c8
  45. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_PBIASLITE 0x0600
  46. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_I2C_0 0x0604
  47. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_CAMERA_RX 0x0608
  48. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_AVDAC 0x060c
  49. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_HDMI_TX_PHY 0x0610
  50. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_MMC2 0x0614
  51. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_DSIPHY 0x0618
  52. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_MCBSPLP 0x061c
  53. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_USB2PHYCORE 0x0620
  54. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_I2C_1 0x0624
  55. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_MMC1 0x0628
  56. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_HSI 0x062c
  57. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_USB 0x0630
  58. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_HDQ 0x0634
  59. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_LPDDR2IO1_0 0x0638
  60. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_LPDDR2IO1_1 0x063c
  61. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_LPDDR2IO1_2 0x0640
  62. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_LPDDR2IO1_3 0x0644
  63. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_LPDDR2IO2_0 0x0648
  64. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_LPDDR2IO2_1 0x064c
  65. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_LPDDR2IO2_2 0x0650
  66. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_LPDDR2IO2_3 0x0654
  67. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_BUS_HOLD 0x0658
  68. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_C2C 0x065c
  69. #define OMAP4_CTRL_MODULE_PAD_CORE_CORE_CONTROL_SPARE_RW 0x0660
  70. #define OMAP4_CTRL_MODULE_PAD_CORE_CORE_CONTROL_SPARE_R 0x0664
  71. #define OMAP4_CTRL_MODULE_PAD_CORE_CORE_CONTROL_SPARE_R_C0 0x0668
  72. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_EFUSE_1 0x0700
  73. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_EFUSE_2 0x0704
  74. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_EFUSE_3 0x0708
  75. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_EFUSE_4 0x070c
  76. /* Registers shifts and masks */
  77. /* IP_REVISION */
  78. #define OMAP4_IP_REV_SCHEME_SHIFT 30
  79. #define OMAP4_IP_REV_SCHEME_MASK (0x3 << 30)
  80. #define OMAP4_IP_REV_FUNC_SHIFT 16
  81. #define OMAP4_IP_REV_FUNC_MASK (0xfff << 16)
  82. #define OMAP4_IP_REV_RTL_SHIFT 11
  83. #define OMAP4_IP_REV_RTL_MASK (0x1f << 11)
  84. #define OMAP4_IP_REV_MAJOR_SHIFT 8
  85. #define OMAP4_IP_REV_MAJOR_MASK (0x7 << 8)
  86. #define OMAP4_IP_REV_CUSTOM_SHIFT 6
  87. #define OMAP4_IP_REV_CUSTOM_MASK (0x3 << 6)
  88. #define OMAP4_IP_REV_MINOR_SHIFT 0
  89. #define OMAP4_IP_REV_MINOR_MASK (0x3f << 0)
  90. /* IP_HWINFO */
  91. #define OMAP4_IP_HWINFO_SHIFT 0
  92. #define OMAP4_IP_HWINFO_MASK (0xffffffff << 0)
  93. /* IP_SYSCONFIG */
  94. #define OMAP4_IP_SYSCONFIG_IDLEMODE_SHIFT 2
  95. #define OMAP4_IP_SYSCONFIG_IDLEMODE_MASK (0x3 << 2)
  96. /* PADCONF_WAKEUPEVENT_0 */
  97. #define OMAP4_GPMC_CLK_DUPLICATEWAKEUPEVENT_SHIFT 31
  98. #define OMAP4_GPMC_CLK_DUPLICATEWAKEUPEVENT_MASK (1 << 31)
  99. #define OMAP4_GPMC_NWP_DUPLICATEWAKEUPEVENT_SHIFT 30
  100. #define OMAP4_GPMC_NWP_DUPLICATEWAKEUPEVENT_MASK (1 << 30)
  101. #define OMAP4_GPMC_NCS3_DUPLICATEWAKEUPEVENT_SHIFT 29
  102. #define OMAP4_GPMC_NCS3_DUPLICATEWAKEUPEVENT_MASK (1 << 29)
  103. #define OMAP4_GPMC_NCS2_DUPLICATEWAKEUPEVENT_SHIFT 28
  104. #define OMAP4_GPMC_NCS2_DUPLICATEWAKEUPEVENT_MASK (1 << 28)
  105. #define OMAP4_GPMC_NCS1_DUPLICATEWAKEUPEVENT_SHIFT 27
  106. #define OMAP4_GPMC_NCS1_DUPLICATEWAKEUPEVENT_MASK (1 << 27)
  107. #define OMAP4_GPMC_NCS0_DUPLICATEWAKEUPEVENT_SHIFT 26
  108. #define OMAP4_GPMC_NCS0_DUPLICATEWAKEUPEVENT_MASK (1 << 26)
  109. #define OMAP4_GPMC_A25_DUPLICATEWAKEUPEVENT_SHIFT 25
  110. #define OMAP4_GPMC_A25_DUPLICATEWAKEUPEVENT_MASK (1 << 25)
  111. #define OMAP4_GPMC_A24_DUPLICATEWAKEUPEVENT_SHIFT 24
  112. #define OMAP4_GPMC_A24_DUPLICATEWAKEUPEVENT_MASK (1 << 24)
  113. #define OMAP4_GPMC_A23_DUPLICATEWAKEUPEVENT_SHIFT 23
  114. #define OMAP4_GPMC_A23_DUPLICATEWAKEUPEVENT_MASK (1 << 23)
  115. #define OMAP4_GPMC_A22_DUPLICATEWAKEUPEVENT_SHIFT 22
  116. #define OMAP4_GPMC_A22_DUPLICATEWAKEUPEVENT_MASK (1 << 22)
  117. #define OMAP4_GPMC_A21_DUPLICATEWAKEUPEVENT_SHIFT 21
  118. #define OMAP4_GPMC_A21_DUPLICATEWAKEUPEVENT_MASK (1 << 21)
  119. #define OMAP4_GPMC_A20_DUPLICATEWAKEUPEVENT_SHIFT 20
  120. #define OMAP4_GPMC_A20_DUPLICATEWAKEUPEVENT_MASK (1 << 20)
  121. #define OMAP4_GPMC_A19_DUPLICATEWAKEUPEVENT_SHIFT 19
  122. #define OMAP4_GPMC_A19_DUPLICATEWAKEUPEVENT_MASK (1 << 19)
  123. #define OMAP4_GPMC_A18_DUPLICATEWAKEUPEVENT_SHIFT 18
  124. #define OMAP4_GPMC_A18_DUPLICATEWAKEUPEVENT_MASK (1 << 18)
  125. #define OMAP4_GPMC_A17_DUPLICATEWAKEUPEVENT_SHIFT 17
  126. #define OMAP4_GPMC_A17_DUPLICATEWAKEUPEVENT_MASK (1 << 17)
  127. #define OMAP4_GPMC_A16_DUPLICATEWAKEUPEVENT_SHIFT 16
  128. #define OMAP4_GPMC_A16_DUPLICATEWAKEUPEVENT_MASK (1 << 16)
  129. #define OMAP4_GPMC_AD15_DUPLICATEWAKEUPEVENT_SHIFT 15
  130. #define OMAP4_GPMC_AD15_DUPLICATEWAKEUPEVENT_MASK (1 << 15)
  131. #define OMAP4_GPMC_AD14_DUPLICATEWAKEUPEVENT_SHIFT 14
  132. #define OMAP4_GPMC_AD14_DUPLICATEWAKEUPEVENT_MASK (1 << 14)
  133. #define OMAP4_GPMC_AD13_DUPLICATEWAKEUPEVENT_SHIFT 13
  134. #define OMAP4_GPMC_AD13_DUPLICATEWAKEUPEVENT_MASK (1 << 13)
  135. #define OMAP4_GPMC_AD12_DUPLICATEWAKEUPEVENT_SHIFT 12
  136. #define OMAP4_GPMC_AD12_DUPLICATEWAKEUPEVENT_MASK (1 << 12)
  137. #define OMAP4_GPMC_AD11_DUPLICATEWAKEUPEVENT_SHIFT 11
  138. #define OMAP4_GPMC_AD11_DUPLICATEWAKEUPEVENT_MASK (1 << 11)
  139. #define OMAP4_GPMC_AD10_DUPLICATEWAKEUPEVENT_SHIFT 10
  140. #define OMAP4_GPMC_AD10_DUPLICATEWAKEUPEVENT_MASK (1 << 10)
  141. #define OMAP4_GPMC_AD9_DUPLICATEWAKEUPEVENT_SHIFT 9
  142. #define OMAP4_GPMC_AD9_DUPLICATEWAKEUPEVENT_MASK (1 << 9)
  143. #define OMAP4_GPMC_AD8_DUPLICATEWAKEUPEVENT_SHIFT 8
  144. #define OMAP4_GPMC_AD8_DUPLICATEWAKEUPEVENT_MASK (1 << 8)
  145. #define OMAP4_GPMC_AD7_DUPLICATEWAKEUPEVENT_SHIFT 7
  146. #define OMAP4_GPMC_AD7_DUPLICATEWAKEUPEVENT_MASK (1 << 7)
  147. #define OMAP4_GPMC_AD6_DUPLICATEWAKEUPEVENT_SHIFT 6
  148. #define OMAP4_GPMC_AD6_DUPLICATEWAKEUPEVENT_MASK (1 << 6)
  149. #define OMAP4_GPMC_AD5_DUPLICATEWAKEUPEVENT_SHIFT 5
  150. #define OMAP4_GPMC_AD5_DUPLICATEWAKEUPEVENT_MASK (1 << 5)
  151. #define OMAP4_GPMC_AD4_DUPLICATEWAKEUPEVENT_SHIFT 4
  152. #define OMAP4_GPMC_AD4_DUPLICATEWAKEUPEVENT_MASK (1 << 4)
  153. #define OMAP4_GPMC_AD3_DUPLICATEWAKEUPEVENT_SHIFT 3
  154. #define OMAP4_GPMC_AD3_DUPLICATEWAKEUPEVENT_MASK (1 << 3)
  155. #define OMAP4_GPMC_AD2_DUPLICATEWAKEUPEVENT_SHIFT 2
  156. #define OMAP4_GPMC_AD2_DUPLICATEWAKEUPEVENT_MASK (1 << 2)
  157. #define OMAP4_GPMC_AD1_DUPLICATEWAKEUPEVENT_SHIFT 1
  158. #define OMAP4_GPMC_AD1_DUPLICATEWAKEUPEVENT_MASK (1 << 1)
  159. #define OMAP4_GPMC_AD0_DUPLICATEWAKEUPEVENT_SHIFT 0
  160. #define OMAP4_GPMC_AD0_DUPLICATEWAKEUPEVENT_MASK (1 << 0)
  161. /* PADCONF_WAKEUPEVENT_1 */
  162. #define OMAP4_CAM_STROBE_DUPLICATEWAKEUPEVENT_SHIFT 31
  163. #define OMAP4_CAM_STROBE_DUPLICATEWAKEUPEVENT_MASK (1 << 31)
  164. #define OMAP4_CAM_SHUTTER_DUPLICATEWAKEUPEVENT_SHIFT 30
  165. #define OMAP4_CAM_SHUTTER_DUPLICATEWAKEUPEVENT_MASK (1 << 30)
  166. #define OMAP4_CSI22_DY1_DUPLICATEWAKEUPEVENT_SHIFT 29
  167. #define OMAP4_CSI22_DY1_DUPLICATEWAKEUPEVENT_MASK (1 << 29)
  168. #define OMAP4_CSI22_DX1_DUPLICATEWAKEUPEVENT_SHIFT 28
  169. #define OMAP4_CSI22_DX1_DUPLICATEWAKEUPEVENT_MASK (1 << 28)
  170. #define OMAP4_CSI22_DY0_DUPLICATEWAKEUPEVENT_SHIFT 27
  171. #define OMAP4_CSI22_DY0_DUPLICATEWAKEUPEVENT_MASK (1 << 27)
  172. #define OMAP4_CSI22_DX0_DUPLICATEWAKEUPEVENT_SHIFT 26
  173. #define OMAP4_CSI22_DX0_DUPLICATEWAKEUPEVENT_MASK (1 << 26)
  174. #define OMAP4_CSI21_DY4_DUPLICATEWAKEUPEVENT_SHIFT 25
  175. #define OMAP4_CSI21_DY4_DUPLICATEWAKEUPEVENT_MASK (1 << 25)
  176. #define OMAP4_CSI21_DX4_DUPLICATEWAKEUPEVENT_SHIFT 24
  177. #define OMAP4_CSI21_DX4_DUPLICATEWAKEUPEVENT_MASK (1 << 24)
  178. #define OMAP4_CSI21_DY3_DUPLICATEWAKEUPEVENT_SHIFT 23
  179. #define OMAP4_CSI21_DY3_DUPLICATEWAKEUPEVENT_MASK (1 << 23)
  180. #define OMAP4_CSI21_DX3_DUPLICATEWAKEUPEVENT_SHIFT 22
  181. #define OMAP4_CSI21_DX3_DUPLICATEWAKEUPEVENT_MASK (1 << 22)
  182. #define OMAP4_CSI21_DY2_DUPLICATEWAKEUPEVENT_SHIFT 21
  183. #define OMAP4_CSI21_DY2_DUPLICATEWAKEUPEVENT_MASK (1 << 21)
  184. #define OMAP4_CSI21_DX2_DUPLICATEWAKEUPEVENT_SHIFT 20
  185. #define OMAP4_CSI21_DX2_DUPLICATEWAKEUPEVENT_MASK (1 << 20)
  186. #define OMAP4_CSI21_DY1_DUPLICATEWAKEUPEVENT_SHIFT 19
  187. #define OMAP4_CSI21_DY1_DUPLICATEWAKEUPEVENT_MASK (1 << 19)
  188. #define OMAP4_CSI21_DX1_DUPLICATEWAKEUPEVENT_SHIFT 18
  189. #define OMAP4_CSI21_DX1_DUPLICATEWAKEUPEVENT_MASK (1 << 18)
  190. #define OMAP4_CSI21_DY0_DUPLICATEWAKEUPEVENT_SHIFT 17
  191. #define OMAP4_CSI21_DY0_DUPLICATEWAKEUPEVENT_MASK (1 << 17)
  192. #define OMAP4_CSI21_DX0_DUPLICATEWAKEUPEVENT_SHIFT 16
  193. #define OMAP4_CSI21_DX0_DUPLICATEWAKEUPEVENT_MASK (1 << 16)
  194. #define OMAP4_HDMI_DDC_SDA_DUPLICATEWAKEUPEVENT_SHIFT 15
  195. #define OMAP4_HDMI_DDC_SDA_DUPLICATEWAKEUPEVENT_MASK (1 << 15)
  196. #define OMAP4_HDMI_DDC_SCL_DUPLICATEWAKEUPEVENT_SHIFT 14
  197. #define OMAP4_HDMI_DDC_SCL_DUPLICATEWAKEUPEVENT_MASK (1 << 14)
  198. #define OMAP4_HDMI_CEC_DUPLICATEWAKEUPEVENT_SHIFT 13
  199. #define OMAP4_HDMI_CEC_DUPLICATEWAKEUPEVENT_MASK (1 << 13)
  200. #define OMAP4_HDMI_HPD_DUPLICATEWAKEUPEVENT_SHIFT 12
  201. #define OMAP4_HDMI_HPD_DUPLICATEWAKEUPEVENT_MASK (1 << 12)
  202. #define OMAP4_C2C_DATA15_DUPLICATEWAKEUPEVENT_SHIFT 11
  203. #define OMAP4_C2C_DATA15_DUPLICATEWAKEUPEVENT_MASK (1 << 11)
  204. #define OMAP4_C2C_DATA14_DUPLICATEWAKEUPEVENT_SHIFT 10
  205. #define OMAP4_C2C_DATA14_DUPLICATEWAKEUPEVENT_MASK (1 << 10)
  206. #define OMAP4_C2C_DATA13_DUPLICATEWAKEUPEVENT_SHIFT 9
  207. #define OMAP4_C2C_DATA13_DUPLICATEWAKEUPEVENT_MASK (1 << 9)
  208. #define OMAP4_C2C_DATA12_DUPLICATEWAKEUPEVENT_SHIFT 8
  209. #define OMAP4_C2C_DATA12_DUPLICATEWAKEUPEVENT_MASK (1 << 8)
  210. #define OMAP4_C2C_DATA11_DUPLICATEWAKEUPEVENT_SHIFT 7
  211. #define OMAP4_C2C_DATA11_DUPLICATEWAKEUPEVENT_MASK (1 << 7)
  212. #define OMAP4_GPMC_WAIT1_DUPLICATEWAKEUPEVENT_SHIFT 6
  213. #define OMAP4_GPMC_WAIT1_DUPLICATEWAKEUPEVENT_MASK (1 << 6)
  214. #define OMAP4_GPMC_WAIT0_DUPLICATEWAKEUPEVENT_SHIFT 5
  215. #define OMAP4_GPMC_WAIT0_DUPLICATEWAKEUPEVENT_MASK (1 << 5)
  216. #define OMAP4_GPMC_NBE1_DUPLICATEWAKEUPEVENT_SHIFT 4
  217. #define OMAP4_GPMC_NBE1_DUPLICATEWAKEUPEVENT_MASK (1 << 4)
  218. #define OMAP4_GPMC_NBE0_CLE_DUPLICATEWAKEUPEVENT_SHIFT 3
  219. #define OMAP4_GPMC_NBE0_CLE_DUPLICATEWAKEUPEVENT_MASK (1 << 3)
  220. #define OMAP4_GPMC_NWE_DUPLICATEWAKEUPEVENT_SHIFT 2
  221. #define OMAP4_GPMC_NWE_DUPLICATEWAKEUPEVENT_MASK (1 << 2)
  222. #define OMAP4_GPMC_NOE_DUPLICATEWAKEUPEVENT_SHIFT 1
  223. #define OMAP4_GPMC_NOE_DUPLICATEWAKEUPEVENT_MASK (1 << 1)
  224. #define OMAP4_GPMC_NADV_ALE_DUPLICATEWAKEUPEVENT_SHIFT 0
  225. #define OMAP4_GPMC_NADV_ALE_DUPLICATEWAKEUPEVENT_MASK (1 << 0)
  226. /* PADCONF_WAKEUPEVENT_2 */
  227. #define OMAP4_ABE_MCBSP1_CLKX_DUPLICATEWAKEUPEVENT_SHIFT 31
  228. #define OMAP4_ABE_MCBSP1_CLKX_DUPLICATEWAKEUPEVENT_MASK (1 << 31)
  229. #define OMAP4_ABE_MCBSP2_FSX_DUPLICATEWAKEUPEVENT_SHIFT 30
  230. #define OMAP4_ABE_MCBSP2_FSX_DUPLICATEWAKEUPEVENT_MASK (1 << 30)
  231. #define OMAP4_ABE_MCBSP2_DX_DUPLICATEWAKEUPEVENT_SHIFT 29
  232. #define OMAP4_ABE_MCBSP2_DX_DUPLICATEWAKEUPEVENT_MASK (1 << 29)
  233. #define OMAP4_ABE_MCBSP2_DR_DUPLICATEWAKEUPEVENT_SHIFT 28
  234. #define OMAP4_ABE_MCBSP2_DR_DUPLICATEWAKEUPEVENT_MASK (1 << 28)
  235. #define OMAP4_ABE_MCBSP2_CLKX_DUPLICATEWAKEUPEVENT_SHIFT 27
  236. #define OMAP4_ABE_MCBSP2_CLKX_DUPLICATEWAKEUPEVENT_MASK (1 << 27)
  237. #define OMAP4_SDMMC1_DAT7_DUPLICATEWAKEUPEVENT_SHIFT 26
  238. #define OMAP4_SDMMC1_DAT7_DUPLICATEWAKEUPEVENT_MASK (1 << 26)
  239. #define OMAP4_SDMMC1_DAT6_DUPLICATEWAKEUPEVENT_SHIFT 25
  240. #define OMAP4_SDMMC1_DAT6_DUPLICATEWAKEUPEVENT_MASK (1 << 25)
  241. #define OMAP4_SDMMC1_DAT5_DUPLICATEWAKEUPEVENT_SHIFT 24
  242. #define OMAP4_SDMMC1_DAT5_DUPLICATEWAKEUPEVENT_MASK (1 << 24)
  243. #define OMAP4_SDMMC1_DAT4_DUPLICATEWAKEUPEVENT_SHIFT 23
  244. #define OMAP4_SDMMC1_DAT4_DUPLICATEWAKEUPEVENT_MASK (1 << 23)
  245. #define OMAP4_SDMMC1_DAT3_DUPLICATEWAKEUPEVENT_SHIFT 22
  246. #define OMAP4_SDMMC1_DAT3_DUPLICATEWAKEUPEVENT_MASK (1 << 22)
  247. #define OMAP4_SDMMC1_DAT2_DUPLICATEWAKEUPEVENT_SHIFT 21
  248. #define OMAP4_SDMMC1_DAT2_DUPLICATEWAKEUPEVENT_MASK (1 << 21)
  249. #define OMAP4_SDMMC1_DAT1_DUPLICATEWAKEUPEVENT_SHIFT 20
  250. #define OMAP4_SDMMC1_DAT1_DUPLICATEWAKEUPEVENT_MASK (1 << 20)
  251. #define OMAP4_SDMMC1_DAT0_DUPLICATEWAKEUPEVENT_SHIFT 19
  252. #define OMAP4_SDMMC1_DAT0_DUPLICATEWAKEUPEVENT_MASK (1 << 19)
  253. #define OMAP4_SDMMC1_CMD_DUPLICATEWAKEUPEVENT_SHIFT 18
  254. #define OMAP4_SDMMC1_CMD_DUPLICATEWAKEUPEVENT_MASK (1 << 18)
  255. #define OMAP4_SDMMC1_CLK_DUPLICATEWAKEUPEVENT_SHIFT 17
  256. #define OMAP4_SDMMC1_CLK_DUPLICATEWAKEUPEVENT_MASK (1 << 17)
  257. #define OMAP4_USBC1_ICUSB_DM_DUPLICATEWAKEUPEVENT_SHIFT 16
  258. #define OMAP4_USBC1_ICUSB_DM_DUPLICATEWAKEUPEVENT_MASK (1 << 16)
  259. #define OMAP4_USBC1_ICUSB_DP_DUPLICATEWAKEUPEVENT_SHIFT 15
  260. #define OMAP4_USBC1_ICUSB_DP_DUPLICATEWAKEUPEVENT_MASK (1 << 15)
  261. #define OMAP4_USBB1_HSIC_STROBE_DUPLICATEWAKEUPEVENT_SHIFT 14
  262. #define OMAP4_USBB1_HSIC_STROBE_DUPLICATEWAKEUPEVENT_MASK (1 << 14)
  263. #define OMAP4_USBB1_HSIC_DATA_DUPLICATEWAKEUPEVENT_SHIFT 13
  264. #define OMAP4_USBB1_HSIC_DATA_DUPLICATEWAKEUPEVENT_MASK (1 << 13)
  265. #define OMAP4_USBB1_ULPITLL_DAT7_DUPLICATEWAKEUPEVENT_SHIFT 12
  266. #define OMAP4_USBB1_ULPITLL_DAT7_DUPLICATEWAKEUPEVENT_MASK (1 << 12)
  267. #define OMAP4_USBB1_ULPITLL_DAT6_DUPLICATEWAKEUPEVENT_SHIFT 11
  268. #define OMAP4_USBB1_ULPITLL_DAT6_DUPLICATEWAKEUPEVENT_MASK (1 << 11)
  269. #define OMAP4_USBB1_ULPITLL_DAT5_DUPLICATEWAKEUPEVENT_SHIFT 10
  270. #define OMAP4_USBB1_ULPITLL_DAT5_DUPLICATEWAKEUPEVENT_MASK (1 << 10)
  271. #define OMAP4_USBB1_ULPITLL_DAT4_DUPLICATEWAKEUPEVENT_SHIFT 9
  272. #define OMAP4_USBB1_ULPITLL_DAT4_DUPLICATEWAKEUPEVENT_MASK (1 << 9)
  273. #define OMAP4_USBB1_ULPITLL_DAT3_DUPLICATEWAKEUPEVENT_SHIFT 8
  274. #define OMAP4_USBB1_ULPITLL_DAT3_DUPLICATEWAKEUPEVENT_MASK (1 << 8)
  275. #define OMAP4_USBB1_ULPITLL_DAT2_DUPLICATEWAKEUPEVENT_SHIFT 7
  276. #define OMAP4_USBB1_ULPITLL_DAT2_DUPLICATEWAKEUPEVENT_MASK (1 << 7)
  277. #define OMAP4_USBB1_ULPITLL_DAT1_DUPLICATEWAKEUPEVENT_SHIFT 6
  278. #define OMAP4_USBB1_ULPITLL_DAT1_DUPLICATEWAKEUPEVENT_MASK (1 << 6)
  279. #define OMAP4_USBB1_ULPITLL_DAT0_DUPLICATEWAKEUPEVENT_SHIFT 5
  280. #define OMAP4_USBB1_ULPITLL_DAT0_DUPLICATEWAKEUPEVENT_MASK (1 << 5)
  281. #define OMAP4_USBB1_ULPITLL_NXT_DUPLICATEWAKEUPEVENT_SHIFT 4
  282. #define OMAP4_USBB1_ULPITLL_NXT_DUPLICATEWAKEUPEVENT_MASK (1 << 4)
  283. #define OMAP4_USBB1_ULPITLL_DIR_DUPLICATEWAKEUPEVENT_SHIFT 3
  284. #define OMAP4_USBB1_ULPITLL_DIR_DUPLICATEWAKEUPEVENT_MASK (1 << 3)
  285. #define OMAP4_USBB1_ULPITLL_STP_DUPLICATEWAKEUPEVENT_SHIFT 2
  286. #define OMAP4_USBB1_ULPITLL_STP_DUPLICATEWAKEUPEVENT_MASK (1 << 2)
  287. #define OMAP4_USBB1_ULPITLL_CLK_DUPLICATEWAKEUPEVENT_SHIFT 1
  288. #define OMAP4_USBB1_ULPITLL_CLK_DUPLICATEWAKEUPEVENT_MASK (1 << 1)
  289. #define OMAP4_CAM_GLOBALRESET_DUPLICATEWAKEUPEVENT_SHIFT 0
  290. #define OMAP4_CAM_GLOBALRESET_DUPLICATEWAKEUPEVENT_MASK (1 << 0)
  291. /* PADCONF_WAKEUPEVENT_3 */
  292. #define OMAP4_MCSPI1_CS3_DUPLICATEWAKEUPEVENT_SHIFT 31
  293. #define OMAP4_MCSPI1_CS3_DUPLICATEWAKEUPEVENT_MASK (1 << 31)
  294. #define OMAP4_MCSPI1_CS2_DUPLICATEWAKEUPEVENT_SHIFT 30
  295. #define OMAP4_MCSPI1_CS2_DUPLICATEWAKEUPEVENT_MASK (1 << 30)
  296. #define OMAP4_MCSPI1_CS1_DUPLICATEWAKEUPEVENT_SHIFT 29
  297. #define OMAP4_MCSPI1_CS1_DUPLICATEWAKEUPEVENT_MASK (1 << 29)
  298. #define OMAP4_MCSPI1_CS0_DUPLICATEWAKEUPEVENT_SHIFT 28
  299. #define OMAP4_MCSPI1_CS0_DUPLICATEWAKEUPEVENT_MASK (1 << 28)
  300. #define OMAP4_MCSPI1_SIMO_DUPLICATEWAKEUPEVENT_SHIFT 27
  301. #define OMAP4_MCSPI1_SIMO_DUPLICATEWAKEUPEVENT_MASK (1 << 27)
  302. #define OMAP4_MCSPI1_SOMI_DUPLICATEWAKEUPEVENT_SHIFT 26
  303. #define OMAP4_MCSPI1_SOMI_DUPLICATEWAKEUPEVENT_MASK (1 << 26)
  304. #define OMAP4_MCSPI1_CLK_DUPLICATEWAKEUPEVENT_SHIFT 25
  305. #define OMAP4_MCSPI1_CLK_DUPLICATEWAKEUPEVENT_MASK (1 << 25)
  306. #define OMAP4_I2C4_SDA_DUPLICATEWAKEUPEVENT_SHIFT 24
  307. #define OMAP4_I2C4_SDA_DUPLICATEWAKEUPEVENT_MASK (1 << 24)
  308. #define OMAP4_I2C4_SCL_DUPLICATEWAKEUPEVENT_SHIFT 23
  309. #define OMAP4_I2C4_SCL_DUPLICATEWAKEUPEVENT_MASK (1 << 23)
  310. #define OMAP4_I2C3_SDA_DUPLICATEWAKEUPEVENT_SHIFT 22
  311. #define OMAP4_I2C3_SDA_DUPLICATEWAKEUPEVENT_MASK (1 << 22)
  312. #define OMAP4_I2C3_SCL_DUPLICATEWAKEUPEVENT_SHIFT 21
  313. #define OMAP4_I2C3_SCL_DUPLICATEWAKEUPEVENT_MASK (1 << 21)
  314. #define OMAP4_I2C2_SDA_DUPLICATEWAKEUPEVENT_SHIFT 20
  315. #define OMAP4_I2C2_SDA_DUPLICATEWAKEUPEVENT_MASK (1 << 20)
  316. #define OMAP4_I2C2_SCL_DUPLICATEWAKEUPEVENT_SHIFT 19
  317. #define OMAP4_I2C2_SCL_DUPLICATEWAKEUPEVENT_MASK (1 << 19)
  318. #define OMAP4_I2C1_SDA_DUPLICATEWAKEUPEVENT_SHIFT 18
  319. #define OMAP4_I2C1_SDA_DUPLICATEWAKEUPEVENT_MASK (1 << 18)
  320. #define OMAP4_I2C1_SCL_DUPLICATEWAKEUPEVENT_SHIFT 17
  321. #define OMAP4_I2C1_SCL_DUPLICATEWAKEUPEVENT_MASK (1 << 17)
  322. #define OMAP4_HDQ_SIO_DUPLICATEWAKEUPEVENT_SHIFT 16
  323. #define OMAP4_HDQ_SIO_DUPLICATEWAKEUPEVENT_MASK (1 << 16)
  324. #define OMAP4_UART2_TX_DUPLICATEWAKEUPEVENT_SHIFT 15
  325. #define OMAP4_UART2_TX_DUPLICATEWAKEUPEVENT_MASK (1 << 15)
  326. #define OMAP4_UART2_RX_DUPLICATEWAKEUPEVENT_SHIFT 14
  327. #define OMAP4_UART2_RX_DUPLICATEWAKEUPEVENT_MASK (1 << 14)
  328. #define OMAP4_UART2_RTS_DUPLICATEWAKEUPEVENT_SHIFT 13
  329. #define OMAP4_UART2_RTS_DUPLICATEWAKEUPEVENT_MASK (1 << 13)
  330. #define OMAP4_UART2_CTS_DUPLICATEWAKEUPEVENT_SHIFT 12
  331. #define OMAP4_UART2_CTS_DUPLICATEWAKEUPEVENT_MASK (1 << 12)
  332. #define OMAP4_ABE_DMIC_DIN3_DUPLICATEWAKEUPEVENT_SHIFT 11
  333. #define OMAP4_ABE_DMIC_DIN3_DUPLICATEWAKEUPEVENT_MASK (1 << 11)
  334. #define OMAP4_ABE_DMIC_DIN2_DUPLICATEWAKEUPEVENT_SHIFT 10
  335. #define OMAP4_ABE_DMIC_DIN2_DUPLICATEWAKEUPEVENT_MASK (1 << 10)
  336. #define OMAP4_ABE_DMIC_DIN1_DUPLICATEWAKEUPEVENT_SHIFT 9
  337. #define OMAP4_ABE_DMIC_DIN1_DUPLICATEWAKEUPEVENT_MASK (1 << 9)
  338. #define OMAP4_ABE_DMIC_CLK1_DUPLICATEWAKEUPEVENT_SHIFT 8
  339. #define OMAP4_ABE_DMIC_CLK1_DUPLICATEWAKEUPEVENT_MASK (1 << 8)
  340. #define OMAP4_ABE_CLKS_DUPLICATEWAKEUPEVENT_SHIFT 7
  341. #define OMAP4_ABE_CLKS_DUPLICATEWAKEUPEVENT_MASK (1 << 7)
  342. #define OMAP4_ABE_PDM_LB_CLK_DUPLICATEWAKEUPEVENT_SHIFT 6
  343. #define OMAP4_ABE_PDM_LB_CLK_DUPLICATEWAKEUPEVENT_MASK (1 << 6)
  344. #define OMAP4_ABE_PDM_FRAME_DUPLICATEWAKEUPEVENT_SHIFT 5
  345. #define OMAP4_ABE_PDM_FRAME_DUPLICATEWAKEUPEVENT_MASK (1 << 5)
  346. #define OMAP4_ABE_PDM_DL_DATA_DUPLICATEWAKEUPEVENT_SHIFT 4
  347. #define OMAP4_ABE_PDM_DL_DATA_DUPLICATEWAKEUPEVENT_MASK (1 << 4)
  348. #define OMAP4_ABE_PDM_UL_DATA_DUPLICATEWAKEUPEVENT_SHIFT 3
  349. #define OMAP4_ABE_PDM_UL_DATA_DUPLICATEWAKEUPEVENT_MASK (1 << 3)
  350. #define OMAP4_ABE_MCBSP1_FSX_DUPLICATEWAKEUPEVENT_SHIFT 2
  351. #define OMAP4_ABE_MCBSP1_FSX_DUPLICATEWAKEUPEVENT_MASK (1 << 2)
  352. #define OMAP4_ABE_MCBSP1_DX_DUPLICATEWAKEUPEVENT_SHIFT 1
  353. #define OMAP4_ABE_MCBSP1_DX_DUPLICATEWAKEUPEVENT_MASK (1 << 1)
  354. #define OMAP4_ABE_MCBSP1_DR_DUPLICATEWAKEUPEVENT_SHIFT 0
  355. #define OMAP4_ABE_MCBSP1_DR_DUPLICATEWAKEUPEVENT_MASK (1 << 0)
  356. /* PADCONF_WAKEUPEVENT_4 */
  357. #define OMAP4_UNIPRO_TY0_DUPLICATEWAKEUPEVENT_SHIFT 31
  358. #define OMAP4_UNIPRO_TY0_DUPLICATEWAKEUPEVENT_MASK (1 << 31)
  359. #define OMAP4_UNIPRO_TX0_DUPLICATEWAKEUPEVENT_SHIFT 30
  360. #define OMAP4_UNIPRO_TX0_DUPLICATEWAKEUPEVENT_MASK (1 << 30)
  361. #define OMAP4_USBB2_HSIC_STROBE_DUPLICATEWAKEUPEVENT_SHIFT 29
  362. #define OMAP4_USBB2_HSIC_STROBE_DUPLICATEWAKEUPEVENT_MASK (1 << 29)
  363. #define OMAP4_USBB2_HSIC_DATA_DUPLICATEWAKEUPEVENT_SHIFT 28
  364. #define OMAP4_USBB2_HSIC_DATA_DUPLICATEWAKEUPEVENT_MASK (1 << 28)
  365. #define OMAP4_USBB2_ULPITLL_DAT7_DUPLICATEWAKEUPEVENT_SHIFT 27
  366. #define OMAP4_USBB2_ULPITLL_DAT7_DUPLICATEWAKEUPEVENT_MASK (1 << 27)
  367. #define OMAP4_USBB2_ULPITLL_DAT6_DUPLICATEWAKEUPEVENT_SHIFT 26
  368. #define OMAP4_USBB2_ULPITLL_DAT6_DUPLICATEWAKEUPEVENT_MASK (1 << 26)
  369. #define OMAP4_USBB2_ULPITLL_DAT5_DUPLICATEWAKEUPEVENT_SHIFT 25
  370. #define OMAP4_USBB2_ULPITLL_DAT5_DUPLICATEWAKEUPEVENT_MASK (1 << 25)
  371. #define OMAP4_USBB2_ULPITLL_DAT4_DUPLICATEWAKEUPEVENT_SHIFT 24
  372. #define OMAP4_USBB2_ULPITLL_DAT4_DUPLICATEWAKEUPEVENT_MASK (1 << 24)
  373. #define OMAP4_USBB2_ULPITLL_DAT3_DUPLICATEWAKEUPEVENT_SHIFT 23
  374. #define OMAP4_USBB2_ULPITLL_DAT3_DUPLICATEWAKEUPEVENT_MASK (1 << 23)
  375. #define OMAP4_USBB2_ULPITLL_DAT2_DUPLICATEWAKEUPEVENT_SHIFT 22
  376. #define OMAP4_USBB2_ULPITLL_DAT2_DUPLICATEWAKEUPEVENT_MASK (1 << 22)
  377. #define OMAP4_USBB2_ULPITLL_DAT1_DUPLICATEWAKEUPEVENT_SHIFT 21
  378. #define OMAP4_USBB2_ULPITLL_DAT1_DUPLICATEWAKEUPEVENT_MASK (1 << 21)
  379. #define OMAP4_USBB2_ULPITLL_DAT0_DUPLICATEWAKEUPEVENT_SHIFT 20
  380. #define OMAP4_USBB2_ULPITLL_DAT0_DUPLICATEWAKEUPEVENT_MASK (1 << 20)
  381. #define OMAP4_USBB2_ULPITLL_NXT_DUPLICATEWAKEUPEVENT_SHIFT 19
  382. #define OMAP4_USBB2_ULPITLL_NXT_DUPLICATEWAKEUPEVENT_MASK (1 << 19)
  383. #define OMAP4_USBB2_ULPITLL_DIR_DUPLICATEWAKEUPEVENT_SHIFT 18
  384. #define OMAP4_USBB2_ULPITLL_DIR_DUPLICATEWAKEUPEVENT_MASK (1 << 18)
  385. #define OMAP4_USBB2_ULPITLL_STP_DUPLICATEWAKEUPEVENT_SHIFT 17
  386. #define OMAP4_USBB2_ULPITLL_STP_DUPLICATEWAKEUPEVENT_MASK (1 << 17)
  387. #define OMAP4_USBB2_ULPITLL_CLK_DUPLICATEWAKEUPEVENT_SHIFT 16
  388. #define OMAP4_USBB2_ULPITLL_CLK_DUPLICATEWAKEUPEVENT_MASK (1 << 16)
  389. #define OMAP4_UART4_TX_DUPLICATEWAKEUPEVENT_SHIFT 15
  390. #define OMAP4_UART4_TX_DUPLICATEWAKEUPEVENT_MASK (1 << 15)
  391. #define OMAP4_UART4_RX_DUPLICATEWAKEUPEVENT_SHIFT 14
  392. #define OMAP4_UART4_RX_DUPLICATEWAKEUPEVENT_MASK (1 << 14)
  393. #define OMAP4_MCSPI4_CS0_DUPLICATEWAKEUPEVENT_SHIFT 13
  394. #define OMAP4_MCSPI4_CS0_DUPLICATEWAKEUPEVENT_MASK (1 << 13)
  395. #define OMAP4_MCSPI4_SOMI_DUPLICATEWAKEUPEVENT_SHIFT 12
  396. #define OMAP4_MCSPI4_SOMI_DUPLICATEWAKEUPEVENT_MASK (1 << 12)
  397. #define OMAP4_MCSPI4_SIMO_DUPLICATEWAKEUPEVENT_SHIFT 11
  398. #define OMAP4_MCSPI4_SIMO_DUPLICATEWAKEUPEVENT_MASK (1 << 11)
  399. #define OMAP4_MCSPI4_CLK_DUPLICATEWAKEUPEVENT_SHIFT 10
  400. #define OMAP4_MCSPI4_CLK_DUPLICATEWAKEUPEVENT_MASK (1 << 10)
  401. #define OMAP4_SDMMC5_DAT3_DUPLICATEWAKEUPEVENT_SHIFT 9
  402. #define OMAP4_SDMMC5_DAT3_DUPLICATEWAKEUPEVENT_MASK (1 << 9)
  403. #define OMAP4_SDMMC5_DAT2_DUPLICATEWAKEUPEVENT_SHIFT 8
  404. #define OMAP4_SDMMC5_DAT2_DUPLICATEWAKEUPEVENT_MASK (1 << 8)
  405. #define OMAP4_SDMMC5_DAT1_DUPLICATEWAKEUPEVENT_SHIFT 7
  406. #define OMAP4_SDMMC5_DAT1_DUPLICATEWAKEUPEVENT_MASK (1 << 7)
  407. #define OMAP4_SDMMC5_DAT0_DUPLICATEWAKEUPEVENT_SHIFT 6
  408. #define OMAP4_SDMMC5_DAT0_DUPLICATEWAKEUPEVENT_MASK (1 << 6)
  409. #define OMAP4_SDMMC5_CMD_DUPLICATEWAKEUPEVENT_SHIFT 5
  410. #define OMAP4_SDMMC5_CMD_DUPLICATEWAKEUPEVENT_MASK (1 << 5)
  411. #define OMAP4_SDMMC5_CLK_DUPLICATEWAKEUPEVENT_SHIFT 4
  412. #define OMAP4_SDMMC5_CLK_DUPLICATEWAKEUPEVENT_MASK (1 << 4)
  413. #define OMAP4_UART3_TX_IRTX_DUPLICATEWAKEUPEVENT_SHIFT 3
  414. #define OMAP4_UART3_TX_IRTX_DUPLICATEWAKEUPEVENT_MASK (1 << 3)
  415. #define OMAP4_UART3_RX_IRRX_DUPLICATEWAKEUPEVENT_SHIFT 2
  416. #define OMAP4_UART3_RX_IRRX_DUPLICATEWAKEUPEVENT_MASK (1 << 2)
  417. #define OMAP4_UART3_RTS_SD_DUPLICATEWAKEUPEVENT_SHIFT 1
  418. #define OMAP4_UART3_RTS_SD_DUPLICATEWAKEUPEVENT_MASK (1 << 1)
  419. #define OMAP4_UART3_CTS_RCTX_DUPLICATEWAKEUPEVENT_SHIFT 0
  420. #define OMAP4_UART3_CTS_RCTX_DUPLICATEWAKEUPEVENT_MASK (1 << 0)
  421. /* PADCONF_WAKEUPEVENT_5 */
  422. #define OMAP4_DPM_EMU11_DUPLICATEWAKEUPEVENT_SHIFT 31
  423. #define OMAP4_DPM_EMU11_DUPLICATEWAKEUPEVENT_MASK (1 << 31)
  424. #define OMAP4_DPM_EMU10_DUPLICATEWAKEUPEVENT_SHIFT 30
  425. #define OMAP4_DPM_EMU10_DUPLICATEWAKEUPEVENT_MASK (1 << 30)
  426. #define OMAP4_DPM_EMU9_DUPLICATEWAKEUPEVENT_SHIFT 29
  427. #define OMAP4_DPM_EMU9_DUPLICATEWAKEUPEVENT_MASK (1 << 29)
  428. #define OMAP4_DPM_EMU8_DUPLICATEWAKEUPEVENT_SHIFT 28
  429. #define OMAP4_DPM_EMU8_DUPLICATEWAKEUPEVENT_MASK (1 << 28)
  430. #define OMAP4_DPM_EMU7_DUPLICATEWAKEUPEVENT_SHIFT 27
  431. #define OMAP4_DPM_EMU7_DUPLICATEWAKEUPEVENT_MASK (1 << 27)
  432. #define OMAP4_DPM_EMU6_DUPLICATEWAKEUPEVENT_SHIFT 26
  433. #define OMAP4_DPM_EMU6_DUPLICATEWAKEUPEVENT_MASK (1 << 26)
  434. #define OMAP4_DPM_EMU5_DUPLICATEWAKEUPEVENT_SHIFT 25
  435. #define OMAP4_DPM_EMU5_DUPLICATEWAKEUPEVENT_MASK (1 << 25)
  436. #define OMAP4_DPM_EMU4_DUPLICATEWAKEUPEVENT_SHIFT 24
  437. #define OMAP4_DPM_EMU4_DUPLICATEWAKEUPEVENT_MASK (1 << 24)
  438. #define OMAP4_DPM_EMU3_DUPLICATEWAKEUPEVENT_SHIFT 23
  439. #define OMAP4_DPM_EMU3_DUPLICATEWAKEUPEVENT_MASK (1 << 23)
  440. #define OMAP4_DPM_EMU2_DUPLICATEWAKEUPEVENT_SHIFT 22
  441. #define OMAP4_DPM_EMU2_DUPLICATEWAKEUPEVENT_MASK (1 << 22)
  442. #define OMAP4_DPM_EMU1_DUPLICATEWAKEUPEVENT_SHIFT 21
  443. #define OMAP4_DPM_EMU1_DUPLICATEWAKEUPEVENT_MASK (1 << 21)
  444. #define OMAP4_DPM_EMU0_DUPLICATEWAKEUPEVENT_SHIFT 20
  445. #define OMAP4_DPM_EMU0_DUPLICATEWAKEUPEVENT_MASK (1 << 20)
  446. #define OMAP4_SYS_BOOT5_DUPLICATEWAKEUPEVENT_SHIFT 19
  447. #define OMAP4_SYS_BOOT5_DUPLICATEWAKEUPEVENT_MASK (1 << 19)
  448. #define OMAP4_SYS_BOOT4_DUPLICATEWAKEUPEVENT_SHIFT 18
  449. #define OMAP4_SYS_BOOT4_DUPLICATEWAKEUPEVENT_MASK (1 << 18)
  450. #define OMAP4_SYS_BOOT3_DUPLICATEWAKEUPEVENT_SHIFT 17
  451. #define OMAP4_SYS_BOOT3_DUPLICATEWAKEUPEVENT_MASK (1 << 17)
  452. #define OMAP4_SYS_BOOT2_DUPLICATEWAKEUPEVENT_SHIFT 16
  453. #define OMAP4_SYS_BOOT2_DUPLICATEWAKEUPEVENT_MASK (1 << 16)
  454. #define OMAP4_SYS_BOOT1_DUPLICATEWAKEUPEVENT_SHIFT 15
  455. #define OMAP4_SYS_BOOT1_DUPLICATEWAKEUPEVENT_MASK (1 << 15)
  456. #define OMAP4_SYS_BOOT0_DUPLICATEWAKEUPEVENT_SHIFT 14
  457. #define OMAP4_SYS_BOOT0_DUPLICATEWAKEUPEVENT_MASK (1 << 14)
  458. #define OMAP4_SYS_NIRQ2_DUPLICATEWAKEUPEVENT_SHIFT 13
  459. #define OMAP4_SYS_NIRQ2_DUPLICATEWAKEUPEVENT_MASK (1 << 13)
  460. #define OMAP4_SYS_NIRQ1_DUPLICATEWAKEUPEVENT_SHIFT 12
  461. #define OMAP4_SYS_NIRQ1_DUPLICATEWAKEUPEVENT_MASK (1 << 12)
  462. #define OMAP4_FREF_CLK2_OUT_DUPLICATEWAKEUPEVENT_SHIFT 11
  463. #define OMAP4_FREF_CLK2_OUT_DUPLICATEWAKEUPEVENT_MASK (1 << 11)
  464. #define OMAP4_FREF_CLK1_OUT_DUPLICATEWAKEUPEVENT_SHIFT 10
  465. #define OMAP4_FREF_CLK1_OUT_DUPLICATEWAKEUPEVENT_MASK (1 << 10)
  466. #define OMAP4_UNIPRO_RY2_DUPLICATEWAKEUPEVENT_SHIFT 9
  467. #define OMAP4_UNIPRO_RY2_DUPLICATEWAKEUPEVENT_MASK (1 << 9)
  468. #define OMAP4_UNIPRO_RX2_DUPLICATEWAKEUPEVENT_SHIFT 8
  469. #define OMAP4_UNIPRO_RX2_DUPLICATEWAKEUPEVENT_MASK (1 << 8)
  470. #define OMAP4_UNIPRO_RY1_DUPLICATEWAKEUPEVENT_SHIFT 7
  471. #define OMAP4_UNIPRO_RY1_DUPLICATEWAKEUPEVENT_MASK (1 << 7)
  472. #define OMAP4_UNIPRO_RX1_DUPLICATEWAKEUPEVENT_SHIFT 6
  473. #define OMAP4_UNIPRO_RX1_DUPLICATEWAKEUPEVENT_MASK (1 << 6)
  474. #define OMAP4_UNIPRO_RY0_DUPLICATEWAKEUPEVENT_SHIFT 5
  475. #define OMAP4_UNIPRO_RY0_DUPLICATEWAKEUPEVENT_MASK (1 << 5)
  476. #define OMAP4_UNIPRO_RX0_DUPLICATEWAKEUPEVENT_SHIFT 4
  477. #define OMAP4_UNIPRO_RX0_DUPLICATEWAKEUPEVENT_MASK (1 << 4)
  478. #define OMAP4_UNIPRO_TY2_DUPLICATEWAKEUPEVENT_SHIFT 3
  479. #define OMAP4_UNIPRO_TY2_DUPLICATEWAKEUPEVENT_MASK (1 << 3)
  480. #define OMAP4_UNIPRO_TX2_DUPLICATEWAKEUPEVENT_SHIFT 2
  481. #define OMAP4_UNIPRO_TX2_DUPLICATEWAKEUPEVENT_MASK (1 << 2)
  482. #define OMAP4_UNIPRO_TY1_DUPLICATEWAKEUPEVENT_SHIFT 1
  483. #define OMAP4_UNIPRO_TY1_DUPLICATEWAKEUPEVENT_MASK (1 << 1)
  484. #define OMAP4_UNIPRO_TX1_DUPLICATEWAKEUPEVENT_SHIFT 0
  485. #define OMAP4_UNIPRO_TX1_DUPLICATEWAKEUPEVENT_MASK (1 << 0)
  486. /* PADCONF_WAKEUPEVENT_6 */
  487. #define OMAP4_DPM_EMU19_DUPLICATEWAKEUPEVENT_SHIFT 7
  488. #define OMAP4_DPM_EMU19_DUPLICATEWAKEUPEVENT_MASK (1 << 7)
  489. #define OMAP4_DPM_EMU18_DUPLICATEWAKEUPEVENT_SHIFT 6
  490. #define OMAP4_DPM_EMU18_DUPLICATEWAKEUPEVENT_MASK (1 << 6)
  491. #define OMAP4_DPM_EMU17_DUPLICATEWAKEUPEVENT_SHIFT 5
  492. #define OMAP4_DPM_EMU17_DUPLICATEWAKEUPEVENT_MASK (1 << 5)
  493. #define OMAP4_DPM_EMU16_DUPLICATEWAKEUPEVENT_SHIFT 4
  494. #define OMAP4_DPM_EMU16_DUPLICATEWAKEUPEVENT_MASK (1 << 4)
  495. #define OMAP4_DPM_EMU15_DUPLICATEWAKEUPEVENT_SHIFT 3
  496. #define OMAP4_DPM_EMU15_DUPLICATEWAKEUPEVENT_MASK (1 << 3)
  497. #define OMAP4_DPM_EMU14_DUPLICATEWAKEUPEVENT_SHIFT 2
  498. #define OMAP4_DPM_EMU14_DUPLICATEWAKEUPEVENT_MASK (1 << 2)
  499. #define OMAP4_DPM_EMU13_DUPLICATEWAKEUPEVENT_SHIFT 1
  500. #define OMAP4_DPM_EMU13_DUPLICATEWAKEUPEVENT_MASK (1 << 1)
  501. #define OMAP4_DPM_EMU12_DUPLICATEWAKEUPEVENT_SHIFT 0
  502. #define OMAP4_DPM_EMU12_DUPLICATEWAKEUPEVENT_MASK (1 << 0)
  503. /* CONTROL_PADCONF_GLOBAL */
  504. #define OMAP4_FORCE_OFFMODE_EN_SHIFT 31
  505. #define OMAP4_FORCE_OFFMODE_EN_MASK (1 << 31)
  506. /* CONTROL_PADCONF_MODE */
  507. #define OMAP4_VDDS_DV_BANK0_SHIFT 31
  508. #define OMAP4_VDDS_DV_BANK0_MASK (1 << 31)
  509. #define OMAP4_VDDS_DV_BANK1_SHIFT 30
  510. #define OMAP4_VDDS_DV_BANK1_MASK (1 << 30)
  511. #define OMAP4_VDDS_DV_BANK3_SHIFT 29
  512. #define OMAP4_VDDS_DV_BANK3_MASK (1 << 29)
  513. #define OMAP4_VDDS_DV_BANK4_SHIFT 28
  514. #define OMAP4_VDDS_DV_BANK4_MASK (1 << 28)
  515. #define OMAP4_VDDS_DV_BANK5_SHIFT 27
  516. #define OMAP4_VDDS_DV_BANK5_MASK (1 << 27)
  517. #define OMAP4_VDDS_DV_BANK6_SHIFT 26
  518. #define OMAP4_VDDS_DV_BANK6_MASK (1 << 26)
  519. #define OMAP4_VDDS_DV_C2C_SHIFT 25
  520. #define OMAP4_VDDS_DV_C2C_MASK (1 << 25)
  521. #define OMAP4_VDDS_DV_CAM_SHIFT 24
  522. #define OMAP4_VDDS_DV_CAM_MASK (1 << 24)
  523. #define OMAP4_VDDS_DV_GPMC_SHIFT 23
  524. #define OMAP4_VDDS_DV_GPMC_MASK (1 << 23)
  525. #define OMAP4_VDDS_DV_SDMMC2_SHIFT 22
  526. #define OMAP4_VDDS_DV_SDMMC2_MASK (1 << 22)
  527. /* CONTROL_SMART1IO_PADCONF_0 */
  528. #define OMAP4_ABE_DR0_SC_SHIFT 30
  529. #define OMAP4_ABE_DR0_SC_MASK (0x3 << 30)
  530. #define OMAP4_CAM_DR0_SC_SHIFT 28
  531. #define OMAP4_CAM_DR0_SC_MASK (0x3 << 28)
  532. #define OMAP4_FREF_DR2_SC_SHIFT 26
  533. #define OMAP4_FREF_DR2_SC_MASK (0x3 << 26)
  534. #define OMAP4_FREF_DR3_SC_SHIFT 24
  535. #define OMAP4_FREF_DR3_SC_MASK (0x3 << 24)
  536. #define OMAP4_GPIO_DR8_SC_SHIFT 22
  537. #define OMAP4_GPIO_DR8_SC_MASK (0x3 << 22)
  538. #define OMAP4_GPIO_DR9_SC_SHIFT 20
  539. #define OMAP4_GPIO_DR9_SC_MASK (0x3 << 20)
  540. #define OMAP4_GPMC_DR2_SC_SHIFT 18
  541. #define OMAP4_GPMC_DR2_SC_MASK (0x3 << 18)
  542. #define OMAP4_GPMC_DR3_SC_SHIFT 16
  543. #define OMAP4_GPMC_DR3_SC_MASK (0x3 << 16)
  544. #define OMAP4_GPMC_DR6_SC_SHIFT 14
  545. #define OMAP4_GPMC_DR6_SC_MASK (0x3 << 14)
  546. #define OMAP4_HDMI_DR0_SC_SHIFT 12
  547. #define OMAP4_HDMI_DR0_SC_MASK (0x3 << 12)
  548. #define OMAP4_MCSPI1_DR0_SC_SHIFT 10
  549. #define OMAP4_MCSPI1_DR0_SC_MASK (0x3 << 10)
  550. #define OMAP4_UART1_DR0_SC_SHIFT 8
  551. #define OMAP4_UART1_DR0_SC_MASK (0x3 << 8)
  552. #define OMAP4_UART3_DR0_SC_SHIFT 6
  553. #define OMAP4_UART3_DR0_SC_MASK (0x3 << 6)
  554. #define OMAP4_UART3_DR1_SC_SHIFT 4
  555. #define OMAP4_UART3_DR1_SC_MASK (0x3 << 4)
  556. #define OMAP4_UNIPRO_DR0_SC_SHIFT 2
  557. #define OMAP4_UNIPRO_DR0_SC_MASK (0x3 << 2)
  558. #define OMAP4_UNIPRO_DR1_SC_SHIFT 0
  559. #define OMAP4_UNIPRO_DR1_SC_MASK (0x3 << 0)
  560. /* CONTROL_SMART1IO_PADCONF_1 */
  561. #define OMAP4_ABE_DR0_LB_SHIFT 30
  562. #define OMAP4_ABE_DR0_LB_MASK (0x3 << 30)
  563. #define OMAP4_CAM_DR0_LB_SHIFT 28
  564. #define OMAP4_CAM_DR0_LB_MASK (0x3 << 28)
  565. #define OMAP4_FREF_DR2_LB_SHIFT 26
  566. #define OMAP4_FREF_DR2_LB_MASK (0x3 << 26)
  567. #define OMAP4_FREF_DR3_LB_SHIFT 24
  568. #define OMAP4_FREF_DR3_LB_MASK (0x3 << 24)
  569. #define OMAP4_GPIO_DR8_LB_SHIFT 22
  570. #define OMAP4_GPIO_DR8_LB_MASK (0x3 << 22)
  571. #define OMAP4_GPIO_DR9_LB_SHIFT 20
  572. #define OMAP4_GPIO_DR9_LB_MASK (0x3 << 20)
  573. #define OMAP4_GPMC_DR2_LB_SHIFT 18
  574. #define OMAP4_GPMC_DR2_LB_MASK (0x3 << 18)
  575. #define OMAP4_GPMC_DR3_LB_SHIFT 16
  576. #define OMAP4_GPMC_DR3_LB_MASK (0x3 << 16)
  577. #define OMAP4_GPMC_DR6_LB_SHIFT 14
  578. #define OMAP4_GPMC_DR6_LB_MASK (0x3 << 14)
  579. #define OMAP4_HDMI_DR0_LB_SHIFT 12
  580. #define OMAP4_HDMI_DR0_LB_MASK (0x3 << 12)
  581. #define OMAP4_MCSPI1_DR0_LB_SHIFT 10
  582. #define OMAP4_MCSPI1_DR0_LB_MASK (0x3 << 10)
  583. #define OMAP4_UART1_DR0_LB_SHIFT 8
  584. #define OMAP4_UART1_DR0_LB_MASK (0x3 << 8)
  585. #define OMAP4_UART3_DR0_LB_SHIFT 6
  586. #define OMAP4_UART3_DR0_LB_MASK (0x3 << 6)
  587. #define OMAP4_UART3_DR1_LB_SHIFT 4
  588. #define OMAP4_UART3_DR1_LB_MASK (0x3 << 4)
  589. #define OMAP4_UNIPRO_DR0_LB_SHIFT 2
  590. #define OMAP4_UNIPRO_DR0_LB_MASK (0x3 << 2)
  591. #define OMAP4_UNIPRO_DR1_LB_SHIFT 0
  592. #define OMAP4_UNIPRO_DR1_LB_MASK (0x3 << 0)
  593. /* CONTROL_SMART2IO_PADCONF_0 */
  594. #define OMAP4_C2C_DR0_LB_SHIFT 31
  595. #define OMAP4_C2C_DR0_LB_MASK (1 << 31)
  596. #define OMAP4_DPM_DR1_LB_SHIFT 30
  597. #define OMAP4_DPM_DR1_LB_MASK (1 << 30)
  598. #define OMAP4_DPM_DR2_LB_SHIFT 29
  599. #define OMAP4_DPM_DR2_LB_MASK (1 << 29)
  600. #define OMAP4_DPM_DR3_LB_SHIFT 28
  601. #define OMAP4_DPM_DR3_LB_MASK (1 << 28)
  602. #define OMAP4_GPIO_DR0_LB_SHIFT 27
  603. #define OMAP4_GPIO_DR0_LB_MASK (1 << 27)
  604. #define OMAP4_GPIO_DR1_LB_SHIFT 26
  605. #define OMAP4_GPIO_DR1_LB_MASK (1 << 26)
  606. #define OMAP4_GPIO_DR10_LB_SHIFT 25
  607. #define OMAP4_GPIO_DR10_LB_MASK (1 << 25)
  608. #define OMAP4_GPIO_DR2_LB_SHIFT 24
  609. #define OMAP4_GPIO_DR2_LB_MASK (1 << 24)
  610. #define OMAP4_GPMC_DR0_LB_SHIFT 23
  611. #define OMAP4_GPMC_DR0_LB_MASK (1 << 23)
  612. #define OMAP4_GPMC_DR1_LB_SHIFT 22
  613. #define OMAP4_GPMC_DR1_LB_MASK (1 << 22)
  614. #define OMAP4_GPMC_DR4_LB_SHIFT 21
  615. #define OMAP4_GPMC_DR4_LB_MASK (1 << 21)
  616. #define OMAP4_GPMC_DR5_LB_SHIFT 20
  617. #define OMAP4_GPMC_DR5_LB_MASK (1 << 20)
  618. #define OMAP4_GPMC_DR7_LB_SHIFT 19
  619. #define OMAP4_GPMC_DR7_LB_MASK (1 << 19)
  620. #define OMAP4_HSI2_DR0_LB_SHIFT 18
  621. #define OMAP4_HSI2_DR0_LB_MASK (1 << 18)
  622. #define OMAP4_HSI2_DR1_LB_SHIFT 17
  623. #define OMAP4_HSI2_DR1_LB_MASK (1 << 17)
  624. #define OMAP4_HSI2_DR2_LB_SHIFT 16
  625. #define OMAP4_HSI2_DR2_LB_MASK (1 << 16)
  626. #define OMAP4_KPD_DR0_LB_SHIFT 15
  627. #define OMAP4_KPD_DR0_LB_MASK (1 << 15)
  628. #define OMAP4_KPD_DR1_LB_SHIFT 14
  629. #define OMAP4_KPD_DR1_LB_MASK (1 << 14)
  630. #define OMAP4_PDM_DR0_LB_SHIFT 13
  631. #define OMAP4_PDM_DR0_LB_MASK (1 << 13)
  632. #define OMAP4_SDMMC2_DR0_LB_SHIFT 12
  633. #define OMAP4_SDMMC2_DR0_LB_MASK (1 << 12)
  634. #define OMAP4_SDMMC3_DR0_LB_SHIFT 11
  635. #define OMAP4_SDMMC3_DR0_LB_MASK (1 << 11)
  636. #define OMAP4_SDMMC4_DR0_LB_SHIFT 10
  637. #define OMAP4_SDMMC4_DR0_LB_MASK (1 << 10)
  638. #define OMAP4_SDMMC4_DR1_LB_SHIFT 9
  639. #define OMAP4_SDMMC4_DR1_LB_MASK (1 << 9)
  640. #define OMAP4_SPI3_DR0_LB_SHIFT 8
  641. #define OMAP4_SPI3_DR0_LB_MASK (1 << 8)
  642. #define OMAP4_SPI3_DR1_LB_SHIFT 7
  643. #define OMAP4_SPI3_DR1_LB_MASK (1 << 7)
  644. #define OMAP4_UART3_DR2_LB_SHIFT 6
  645. #define OMAP4_UART3_DR2_LB_MASK (1 << 6)
  646. #define OMAP4_UART3_DR3_LB_SHIFT 5
  647. #define OMAP4_UART3_DR3_LB_MASK (1 << 5)
  648. #define OMAP4_UART3_DR4_LB_SHIFT 4
  649. #define OMAP4_UART3_DR4_LB_MASK (1 << 4)
  650. #define OMAP4_UART3_DR5_LB_SHIFT 3
  651. #define OMAP4_UART3_DR5_LB_MASK (1 << 3)
  652. #define OMAP4_USBA0_DR1_LB_SHIFT 2
  653. #define OMAP4_USBA0_DR1_LB_MASK (1 << 2)
  654. #define OMAP4_USBA_DR2_LB_SHIFT 1
  655. #define OMAP4_USBA_DR2_LB_MASK (1 << 1)
  656. /* CONTROL_SMART2IO_PADCONF_1 */
  657. #define OMAP4_USBB1_DR0_LB_SHIFT 31
  658. #define OMAP4_USBB1_DR0_LB_MASK (1 << 31)
  659. #define OMAP4_USBB2_DR0_LB_SHIFT 30
  660. #define OMAP4_USBB2_DR0_LB_MASK (1 << 30)
  661. #define OMAP4_USBA0_DR0_LB_SHIFT 29
  662. #define OMAP4_USBA0_DR0_LB_MASK (1 << 29)
  663. /* CONTROL_SMART3IO_PADCONF_0 */
  664. #define OMAP4_DMIC_DR0_MB_SHIFT 30
  665. #define OMAP4_DMIC_DR0_MB_MASK (0x3 << 30)
  666. #define OMAP4_GPIO_DR3_MB_SHIFT 28
  667. #define OMAP4_GPIO_DR3_MB_MASK (0x3 << 28)
  668. #define OMAP4_GPIO_DR4_MB_SHIFT 26
  669. #define OMAP4_GPIO_DR4_MB_MASK (0x3 << 26)
  670. #define OMAP4_GPIO_DR5_MB_SHIFT 24
  671. #define OMAP4_GPIO_DR5_MB_MASK (0x3 << 24)
  672. #define OMAP4_GPIO_DR6_MB_SHIFT 22
  673. #define OMAP4_GPIO_DR6_MB_MASK (0x3 << 22)
  674. #define OMAP4_HSI_DR1_MB_SHIFT 20
  675. #define OMAP4_HSI_DR1_MB_MASK (0x3 << 20)
  676. #define OMAP4_HSI_DR2_MB_SHIFT 18
  677. #define OMAP4_HSI_DR2_MB_MASK (0x3 << 18)
  678. #define OMAP4_HSI_DR3_MB_SHIFT 16
  679. #define OMAP4_HSI_DR3_MB_MASK (0x3 << 16)
  680. #define OMAP4_MCBSP2_DR0_MB_SHIFT 14
  681. #define OMAP4_MCBSP2_DR0_MB_MASK (0x3 << 14)
  682. #define OMAP4_MCSPI4_DR0_MB_SHIFT 12
  683. #define OMAP4_MCSPI4_DR0_MB_MASK (0x3 << 12)
  684. #define OMAP4_MCSPI4_DR1_MB_SHIFT 10
  685. #define OMAP4_MCSPI4_DR1_MB_MASK (0x3 << 10)
  686. #define OMAP4_SDMMC3_DR0_MB_SHIFT 8
  687. #define OMAP4_SDMMC3_DR0_MB_MASK (0x3 << 8)
  688. #define OMAP4_SPI2_DR0_MB_SHIFT 0
  689. #define OMAP4_SPI2_DR0_MB_MASK (0x3 << 0)
  690. /* CONTROL_SMART3IO_PADCONF_1 */
  691. #define OMAP4_SPI2_DR1_MB_SHIFT 30
  692. #define OMAP4_SPI2_DR1_MB_MASK (0x3 << 30)
  693. #define OMAP4_SPI2_DR2_MB_SHIFT 28
  694. #define OMAP4_SPI2_DR2_MB_MASK (0x3 << 28)
  695. #define OMAP4_UART2_DR0_MB_SHIFT 26
  696. #define OMAP4_UART2_DR0_MB_MASK (0x3 << 26)
  697. #define OMAP4_UART2_DR1_MB_SHIFT 24
  698. #define OMAP4_UART2_DR1_MB_MASK (0x3 << 24)
  699. #define OMAP4_UART4_DR0_MB_SHIFT 22
  700. #define OMAP4_UART4_DR0_MB_MASK (0x3 << 22)
  701. #define OMAP4_HSI_DR0_MB_SHIFT 20
  702. #define OMAP4_HSI_DR0_MB_MASK (0x3 << 20)
  703. /* CONTROL_SMART3IO_PADCONF_2 */
  704. #define OMAP4_DMIC_DR0_LB_SHIFT 31
  705. #define OMAP4_DMIC_DR0_LB_MASK (1 << 31)
  706. #define OMAP4_GPIO_DR3_LB_SHIFT 30
  707. #define OMAP4_GPIO_DR3_LB_MASK (1 << 30)
  708. #define OMAP4_GPIO_DR4_LB_SHIFT 29
  709. #define OMAP4_GPIO_DR4_LB_MASK (1 << 29)
  710. #define OMAP4_GPIO_DR5_LB_SHIFT 28
  711. #define OMAP4_GPIO_DR5_LB_MASK (1 << 28)
  712. #define OMAP4_GPIO_DR6_LB_SHIFT 27
  713. #define OMAP4_GPIO_DR6_LB_MASK (1 << 27)
  714. #define OMAP4_HSI_DR1_LB_SHIFT 26
  715. #define OMAP4_HSI_DR1_LB_MASK (1 << 26)
  716. #define OMAP4_HSI_DR2_LB_SHIFT 25
  717. #define OMAP4_HSI_DR2_LB_MASK (1 << 25)
  718. #define OMAP4_HSI_DR3_LB_SHIFT 24
  719. #define OMAP4_HSI_DR3_LB_MASK (1 << 24)
  720. #define OMAP4_MCBSP2_DR0_LB_SHIFT 23
  721. #define OMAP4_MCBSP2_DR0_LB_MASK (1 << 23)
  722. #define OMAP4_MCSPI4_DR0_LB_SHIFT 22
  723. #define OMAP4_MCSPI4_DR0_LB_MASK (1 << 22)
  724. #define OMAP4_MCSPI4_DR1_LB_SHIFT 21
  725. #define OMAP4_MCSPI4_DR1_LB_MASK (1 << 21)
  726. #define OMAP4_SLIMBUS2_DR0_LB_SHIFT 18
  727. #define OMAP4_SLIMBUS2_DR0_LB_MASK (1 << 18)
  728. #define OMAP4_SPI2_DR0_LB_SHIFT 16
  729. #define OMAP4_SPI2_DR0_LB_MASK (1 << 16)
  730. #define OMAP4_SPI2_DR1_LB_SHIFT 15
  731. #define OMAP4_SPI2_DR1_LB_MASK (1 << 15)
  732. #define OMAP4_SPI2_DR2_LB_SHIFT 14
  733. #define OMAP4_SPI2_DR2_LB_MASK (1 << 14)
  734. #define OMAP4_UART2_DR0_LB_SHIFT 13
  735. #define OMAP4_UART2_DR0_LB_MASK (1 << 13)
  736. #define OMAP4_UART2_DR1_LB_SHIFT 12
  737. #define OMAP4_UART2_DR1_LB_MASK (1 << 12)
  738. #define OMAP4_UART4_DR0_LB_SHIFT 11
  739. #define OMAP4_UART4_DR0_LB_MASK (1 << 11)
  740. #define OMAP4_HSI_DR0_LB_SHIFT 10
  741. #define OMAP4_HSI_DR0_LB_MASK (1 << 10)
  742. /* CONTROL_USBB_HSIC */
  743. #define OMAP4_USBB2_DR1_SR_SHIFT 30
  744. #define OMAP4_USBB2_DR1_SR_MASK (0x3 << 30)
  745. #define OMAP4_USBB2_DR1_I_SHIFT 27
  746. #define OMAP4_USBB2_DR1_I_MASK (0x7 << 27)
  747. #define OMAP4_USBB1_DR1_SR_SHIFT 25
  748. #define OMAP4_USBB1_DR1_SR_MASK (0x3 << 25)
  749. #define OMAP4_USBB1_DR1_I_SHIFT 22
  750. #define OMAP4_USBB1_DR1_I_MASK (0x7 << 22)
  751. #define OMAP4_USBB1_HSIC_DATA_WD_SHIFT 20
  752. #define OMAP4_USBB1_HSIC_DATA_WD_MASK (0x3 << 20)
  753. #define OMAP4_USBB1_HSIC_STROBE_WD_SHIFT 18
  754. #define OMAP4_USBB1_HSIC_STROBE_WD_MASK (0x3 << 18)
  755. #define OMAP4_USBB2_HSIC_DATA_WD_SHIFT 16
  756. #define OMAP4_USBB2_HSIC_DATA_WD_MASK (0x3 << 16)
  757. #define OMAP4_USBB2_HSIC_STROBE_WD_SHIFT 14
  758. #define OMAP4_USBB2_HSIC_STROBE_WD_MASK (0x3 << 14)
  759. #define OMAP4_USBB1_HSIC_DATA_OFFMODE_WD_ENABLE_SHIFT 13
  760. #define OMAP4_USBB1_HSIC_DATA_OFFMODE_WD_ENABLE_MASK (1 << 13)
  761. #define OMAP4_USBB1_HSIC_DATA_OFFMODE_WD_SHIFT 11
  762. #define OMAP4_USBB1_HSIC_DATA_OFFMODE_WD_MASK (0x3 << 11)
  763. #define OMAP4_USBB1_HSIC_STROBE_OFFMODE_WD_ENABLE_SHIFT 10
  764. #define OMAP4_USBB1_HSIC_STROBE_OFFMODE_WD_ENABLE_MASK (1 << 10)
  765. #define OMAP4_USBB1_HSIC_STROBE_OFFMODE_WD_SHIFT 8
  766. #define OMAP4_USBB1_HSIC_STROBE_OFFMODE_WD_MASK (0x3 << 8)
  767. #define OMAP4_USBB2_HSIC_DATA_OFFMODE_WD_ENABLE_SHIFT 7
  768. #define OMAP4_USBB2_HSIC_DATA_OFFMODE_WD_ENABLE_MASK (1 << 7)
  769. #define OMAP4_USBB2_HSIC_DATA_OFFMODE_WD_SHIFT 5
  770. #define OMAP4_USBB2_HSIC_DATA_OFFMODE_WD_MASK (0x3 << 5)
  771. #define OMAP4_USBB2_HSIC_STROBE_OFFMODE_WD_ENABLE_SHIFT 4
  772. #define OMAP4_USBB2_HSIC_STROBE_OFFMODE_WD_ENABLE_MASK (1 << 4)
  773. #define OMAP4_USBB2_HSIC_STROBE_OFFMODE_WD_SHIFT 2
  774. #define OMAP4_USBB2_HSIC_STROBE_OFFMODE_WD_MASK (0x3 << 2)
  775. /* CONTROL_SLIMBUS */
  776. #define OMAP4_SLIMBUS1_DR0_MB_SHIFT 30
  777. #define OMAP4_SLIMBUS1_DR0_MB_MASK (0x3 << 30)
  778. #define OMAP4_SLIMBUS1_DR1_MB_SHIFT 28
  779. #define OMAP4_SLIMBUS1_DR1_MB_MASK (0x3 << 28)
  780. #define OMAP4_SLIMBUS2_DR0_MB_SHIFT 26
  781. #define OMAP4_SLIMBUS2_DR0_MB_MASK (0x3 << 26)
  782. #define OMAP4_SLIMBUS2_DR1_MB_SHIFT 24
  783. #define OMAP4_SLIMBUS2_DR1_MB_MASK (0x3 << 24)
  784. #define OMAP4_SLIMBUS2_DR2_MB_SHIFT 22
  785. #define OMAP4_SLIMBUS2_DR2_MB_MASK (0x3 << 22)
  786. #define OMAP4_SLIMBUS2_DR3_MB_SHIFT 20
  787. #define OMAP4_SLIMBUS2_DR3_MB_MASK (0x3 << 20)
  788. #define OMAP4_SLIMBUS1_DR0_LB_SHIFT 19
  789. #define OMAP4_SLIMBUS1_DR0_LB_MASK (1 << 19)
  790. #define OMAP4_SLIMBUS2_DR1_LB_SHIFT 18
  791. #define OMAP4_SLIMBUS2_DR1_LB_MASK (1 << 18)
  792. /* CONTROL_PBIASLITE */
  793. #define OMAP4_USIM_PBIASLITE_HIZ_MODE_SHIFT 31
  794. #define OMAP4_USIM_PBIASLITE_HIZ_MODE_MASK (1 << 31)
  795. #define OMAP4_USIM_PBIASLITE_SUPPLY_HI_OUT_SHIFT 30
  796. #define OMAP4_USIM_PBIASLITE_SUPPLY_HI_OUT_MASK (1 << 30)
  797. #define OMAP4_USIM_PBIASLITE_VMODE_ERROR_SHIFT 29
  798. #define OMAP4_USIM_PBIASLITE_VMODE_ERROR_MASK (1 << 29)
  799. #define OMAP4_USIM_PBIASLITE_PWRDNZ_SHIFT 28
  800. #define OMAP4_USIM_PBIASLITE_PWRDNZ_MASK (1 << 28)
  801. #define OMAP4_USIM_PBIASLITE_VMODE_SHIFT 27
  802. #define OMAP4_USIM_PBIASLITE_VMODE_MASK (1 << 27)
  803. #define OMAP4_MMC1_PWRDNZ_SHIFT 26
  804. #define OMAP4_MMC1_PWRDNZ_MASK (1 << 26)
  805. #define OMAP4_MMC1_PBIASLITE_HIZ_MODE_SHIFT 25
  806. #define OMAP4_MMC1_PBIASLITE_HIZ_MODE_MASK (1 << 25)
  807. #define OMAP4_MMC1_PBIASLITE_SUPPLY_HI_OUT_SHIFT 24
  808. #define OMAP4_MMC1_PBIASLITE_SUPPLY_HI_OUT_MASK (1 << 24)
  809. #define OMAP4_MMC1_PBIASLITE_VMODE_ERROR_SHIFT 23
  810. #define OMAP4_MMC1_PBIASLITE_VMODE_ERROR_MASK (1 << 23)
  811. #define OMAP4_MMC1_PBIASLITE_PWRDNZ_SHIFT 22
  812. #define OMAP4_MMC1_PBIASLITE_PWRDNZ_MASK (1 << 22)
  813. #define OMAP4_MMC1_PBIASLITE_VMODE_SHIFT 21
  814. #define OMAP4_MMC1_PBIASLITE_VMODE_MASK (1 << 21)
  815. #define OMAP4_USBC1_ICUSB_PWRDNZ_SHIFT 20
  816. #define OMAP4_USBC1_ICUSB_PWRDNZ_MASK (1 << 20)
  817. /* CONTROL_I2C_0 */
  818. #define OMAP4_I2C4_SDA_GLFENB_SHIFT 31
  819. #define OMAP4_I2C4_SDA_GLFENB_MASK (1 << 31)
  820. #define OMAP4_I2C4_SDA_LOAD_BITS_SHIFT 29
  821. #define OMAP4_I2C4_SDA_LOAD_BITS_MASK (0x3 << 29)
  822. #define OMAP4_I2C4_SDA_PULLUPRESX_SHIFT 28
  823. #define OMAP4_I2C4_SDA_PULLUPRESX_MASK (1 << 28)
  824. #define OMAP4_I2C3_SDA_GLFENB_SHIFT 27
  825. #define OMAP4_I2C3_SDA_GLFENB_MASK (1 << 27)
  826. #define OMAP4_I2C3_SDA_LOAD_BITS_SHIFT 25
  827. #define OMAP4_I2C3_SDA_LOAD_BITS_MASK (0x3 << 25)
  828. #define OMAP4_I2C3_SDA_PULLUPRESX_SHIFT 24
  829. #define OMAP4_I2C3_SDA_PULLUPRESX_MASK (1 << 24)
  830. #define OMAP4_I2C2_SDA_GLFENB_SHIFT 23
  831. #define OMAP4_I2C2_SDA_GLFENB_MASK (1 << 23)
  832. #define OMAP4_I2C2_SDA_LOAD_BITS_SHIFT 21
  833. #define OMAP4_I2C2_SDA_LOAD_BITS_MASK (0x3 << 21)
  834. #define OMAP4_I2C2_SDA_PULLUPRESX_SHIFT 20
  835. #define OMAP4_I2C2_SDA_PULLUPRESX_MASK (1 << 20)
  836. #define OMAP4_I2C1_SDA_GLFENB_SHIFT 19
  837. #define OMAP4_I2C1_SDA_GLFENB_MASK (1 << 19)
  838. #define OMAP4_I2C1_SDA_LOAD_BITS_SHIFT 17
  839. #define OMAP4_I2C1_SDA_LOAD_BITS_MASK (0x3 << 17)
  840. #define OMAP4_I2C1_SDA_PULLUPRESX_SHIFT 16
  841. #define OMAP4_I2C1_SDA_PULLUPRESX_MASK (1 << 16)
  842. #define OMAP4_I2C4_SCL_GLFENB_SHIFT 15
  843. #define OMAP4_I2C4_SCL_GLFENB_MASK (1 << 15)
  844. #define OMAP4_I2C4_SCL_LOAD_BITS_SHIFT 13
  845. #define OMAP4_I2C4_SCL_LOAD_BITS_MASK (0x3 << 13)
  846. #define OMAP4_I2C4_SCL_PULLUPRESX_SHIFT 12
  847. #define OMAP4_I2C4_SCL_PULLUPRESX_MASK (1 << 12)
  848. #define OMAP4_I2C3_SCL_GLFENB_SHIFT 11
  849. #define OMAP4_I2C3_SCL_GLFENB_MASK (1 << 11)
  850. #define OMAP4_I2C3_SCL_LOAD_BITS_SHIFT 9
  851. #define OMAP4_I2C3_SCL_LOAD_BITS_MASK (0x3 << 9)
  852. #define OMAP4_I2C3_SCL_PULLUPRESX_SHIFT 8
  853. #define OMAP4_I2C3_SCL_PULLUPRESX_MASK (1 << 8)
  854. #define OMAP4_I2C2_SCL_GLFENB_SHIFT 7
  855. #define OMAP4_I2C2_SCL_GLFENB_MASK (1 << 7)
  856. #define OMAP4_I2C2_SCL_LOAD_BITS_SHIFT 5
  857. #define OMAP4_I2C2_SCL_LOAD_BITS_MASK (0x3 << 5)
  858. #define OMAP4_I2C2_SCL_PULLUPRESX_SHIFT 4
  859. #define OMAP4_I2C2_SCL_PULLUPRESX_MASK (1 << 4)
  860. #define OMAP4_I2C1_SCL_GLFENB_SHIFT 3
  861. #define OMAP4_I2C1_SCL_GLFENB_MASK (1 << 3)
  862. #define OMAP4_I2C1_SCL_LOAD_BITS_SHIFT 1
  863. #define OMAP4_I2C1_SCL_LOAD_BITS_MASK (0x3 << 1)
  864. #define OMAP4_I2C1_SCL_PULLUPRESX_SHIFT 0
  865. #define OMAP4_I2C1_SCL_PULLUPRESX_MASK (1 << 0)
  866. /* CONTROL_CAMERA_RX */
  867. #define OMAP4_CAMERARX_UNIPRO_CTRLCLKEN_SHIFT 31
  868. #define OMAP4_CAMERARX_UNIPRO_CTRLCLKEN_MASK (1 << 31)
  869. #define OMAP4_CAMERARX_CSI22_LANEENABLE_SHIFT 29
  870. #define OMAP4_CAMERARX_CSI22_LANEENABLE_MASK (0x3 << 29)
  871. #define OMAP4_CAMERARX_CSI21_LANEENABLE_SHIFT 24
  872. #define OMAP4_CAMERARX_CSI21_LANEENABLE_MASK (0x1f << 24)
  873. #define OMAP4_CAMERARX_UNIPRO_CAMMODE_SHIFT 22
  874. #define OMAP4_CAMERARX_UNIPRO_CAMMODE_MASK (0x3 << 22)
  875. #define OMAP4_CAMERARX_CSI22_CTRLCLKEN_SHIFT 21
  876. #define OMAP4_CAMERARX_CSI22_CTRLCLKEN_MASK (1 << 21)
  877. #define OMAP4_CAMERARX_CSI22_CAMMODE_SHIFT 19
  878. #define OMAP4_CAMERARX_CSI22_CAMMODE_MASK (0x3 << 19)
  879. #define OMAP4_CAMERARX_CSI21_CTRLCLKEN_SHIFT 18
  880. #define OMAP4_CAMERARX_CSI21_CTRLCLKEN_MASK (1 << 18)
  881. #define OMAP4_CAMERARX_CSI21_CAMMODE_SHIFT 16
  882. #define OMAP4_CAMERARX_CSI21_CAMMODE_MASK (0x3 << 16)
  883. /* CONTROL_AVDAC */
  884. #define OMAP4_AVDAC_ACEN_SHIFT 31
  885. #define OMAP4_AVDAC_ACEN_MASK (1 << 31)
  886. #define OMAP4_AVDAC_TVOUTBYPASS_SHIFT 30
  887. #define OMAP4_AVDAC_TVOUTBYPASS_MASK (1 << 30)
  888. #define OMAP4_AVDAC_INPUTINV_SHIFT 29
  889. #define OMAP4_AVDAC_INPUTINV_MASK (1 << 29)
  890. #define OMAP4_AVDAC_CTL_SHIFT 13
  891. #define OMAP4_AVDAC_CTL_MASK (0xffff << 13)
  892. #define OMAP4_AVDAC_CTL_WR_ACK_SHIFT 12
  893. #define OMAP4_AVDAC_CTL_WR_ACK_MASK (1 << 12)
  894. /* CONTROL_HDMI_TX_PHY */
  895. #define OMAP4_HDMITXPHY_PADORDER_SHIFT 31
  896. #define OMAP4_HDMITXPHY_PADORDER_MASK (1 << 31)
  897. #define OMAP4_HDMITXPHY_TXVALID_SHIFT 30
  898. #define OMAP4_HDMITXPHY_TXVALID_MASK (1 << 30)
  899. #define OMAP4_HDMITXPHY_ENBYPASSCLK_SHIFT 29
  900. #define OMAP4_HDMITXPHY_ENBYPASSCLK_MASK (1 << 29)
  901. #define OMAP4_HDMITXPHY_PD_PULLUPDET_SHIFT 28
  902. #define OMAP4_HDMITXPHY_PD_PULLUPDET_MASK (1 << 28)
  903. /* CONTROL_MMC2 */
  904. #define OMAP4_MMC2_FEEDBACK_CLK_SEL_SHIFT 31
  905. #define OMAP4_MMC2_FEEDBACK_CLK_SEL_MASK (1 << 31)
  906. /* CONTROL_DSIPHY */
  907. #define OMAP4_DSI2_LANEENABLE_SHIFT 29
  908. #define OMAP4_DSI2_LANEENABLE_MASK (0x7 << 29)
  909. #define OMAP4_DSI1_LANEENABLE_SHIFT 24
  910. #define OMAP4_DSI1_LANEENABLE_MASK (0x1f << 24)
  911. #define OMAP4_DSI1_PIPD_SHIFT 19
  912. #define OMAP4_DSI1_PIPD_MASK (0x1f << 19)
  913. #define OMAP4_DSI2_PIPD_SHIFT 14
  914. #define OMAP4_DSI2_PIPD_MASK (0x1f << 14)
  915. /* CONTROL_MCBSPLP */
  916. #define OMAP4_ALBCTRLRX_FSX_SHIFT 31
  917. #define OMAP4_ALBCTRLRX_FSX_MASK (1 << 31)
  918. #define OMAP4_ALBCTRLRX_CLKX_SHIFT 30
  919. #define OMAP4_ALBCTRLRX_CLKX_MASK (1 << 30)
  920. #define OMAP4_ABE_MCBSP1_DR_EN_SHIFT 29
  921. #define OMAP4_ABE_MCBSP1_DR_EN_MASK (1 << 29)
  922. /* CONTROL_USB2PHYCORE */
  923. #define OMAP4_USB2PHY_AUTORESUME_EN_SHIFT 31
  924. #define OMAP4_USB2PHY_AUTORESUME_EN_MASK (1 << 31)
  925. #define OMAP4_USB2PHY_DISCHGDET_SHIFT 30
  926. #define OMAP4_USB2PHY_DISCHGDET_MASK (1 << 30)
  927. #define OMAP4_USB2PHY_GPIOMODE_SHIFT 29
  928. #define OMAP4_USB2PHY_GPIOMODE_MASK (1 << 29)
  929. #define OMAP4_USB2PHY_CHG_DET_EXT_CTL_SHIFT 28
  930. #define OMAP4_USB2PHY_CHG_DET_EXT_CTL_MASK (1 << 28)
  931. #define OMAP4_USB2PHY_RDM_PD_CHGDET_EN_SHIFT 27
  932. #define OMAP4_USB2PHY_RDM_PD_CHGDET_EN_MASK (1 << 27)
  933. #define OMAP4_USB2PHY_RDP_PU_CHGDET_EN_SHIFT 26
  934. #define OMAP4_USB2PHY_RDP_PU_CHGDET_EN_MASK (1 << 26)
  935. #define OMAP4_USB2PHY_CHG_VSRC_EN_SHIFT 25
  936. #define OMAP4_USB2PHY_CHG_VSRC_EN_MASK (1 << 25)
  937. #define OMAP4_USB2PHY_CHG_ISINK_EN_SHIFT 24
  938. #define OMAP4_USB2PHY_CHG_ISINK_EN_MASK (1 << 24)
  939. #define OMAP4_USB2PHY_CHG_DET_STATUS_SHIFT 21
  940. #define OMAP4_USB2PHY_CHG_DET_STATUS_MASK (0x7 << 21)
  941. #define OMAP4_USB2PHY_CHG_DET_DM_COMP_SHIFT 20
  942. #define OMAP4_USB2PHY_CHG_DET_DM_COMP_MASK (1 << 20)
  943. #define OMAP4_USB2PHY_CHG_DET_DP_COMP_SHIFT 19
  944. #define OMAP4_USB2PHY_CHG_DET_DP_COMP_MASK (1 << 19)
  945. #define OMAP4_USB2PHY_DATADET_SHIFT 18
  946. #define OMAP4_USB2PHY_DATADET_MASK (1 << 18)
  947. #define OMAP4_USB2PHY_SINKONDP_SHIFT 17
  948. #define OMAP4_USB2PHY_SINKONDP_MASK (1 << 17)
  949. #define OMAP4_USB2PHY_SRCONDM_SHIFT 16
  950. #define OMAP4_USB2PHY_SRCONDM_MASK (1 << 16)
  951. #define OMAP4_USB2PHY_RESTARTCHGDET_SHIFT 15
  952. #define OMAP4_USB2PHY_RESTARTCHGDET_MASK (1 << 15)
  953. #define OMAP4_USB2PHY_CHGDETDONE_SHIFT 14
  954. #define OMAP4_USB2PHY_CHGDETDONE_MASK (1 << 14)
  955. #define OMAP4_USB2PHY_CHGDETECTED_SHIFT 13
  956. #define OMAP4_USB2PHY_CHGDETECTED_MASK (1 << 13)
  957. #define OMAP4_USB2PHY_MCPCPUEN_SHIFT 12
  958. #define OMAP4_USB2PHY_MCPCPUEN_MASK (1 << 12)
  959. #define OMAP4_USB2PHY_MCPCMODEEN_SHIFT 11
  960. #define OMAP4_USB2PHY_MCPCMODEEN_MASK (1 << 11)
  961. #define OMAP4_USB2PHY_RESETDONEMCLK_SHIFT 10
  962. #define OMAP4_USB2PHY_RESETDONEMCLK_MASK (1 << 10)
  963. #define OMAP4_USB2PHY_UTMIRESETDONE_SHIFT 9
  964. #define OMAP4_USB2PHY_UTMIRESETDONE_MASK (1 << 9)
  965. #define OMAP4_USB2PHY_TXBITSTUFFENABLE_SHIFT 8
  966. #define OMAP4_USB2PHY_TXBITSTUFFENABLE_MASK (1 << 8)
  967. #define OMAP4_USB2PHY_DATAPOLARITYN_SHIFT 7
  968. #define OMAP4_USB2PHY_DATAPOLARITYN_MASK (1 << 7)
  969. #define OMAP4_USBDPLL_FREQLOCK_SHIFT 6
  970. #define OMAP4_USBDPLL_FREQLOCK_MASK (1 << 6)
  971. #define OMAP4_USB2PHY_RESETDONETCLK_SHIFT 5
  972. #define OMAP4_USB2PHY_RESETDONETCLK_MASK (1 << 5)
  973. /* CONTROL_I2C_1 */
  974. #define OMAP4_HDMI_DDC_SDA_GLFENB_SHIFT 31
  975. #define OMAP4_HDMI_DDC_SDA_GLFENB_MASK (1 << 31)
  976. #define OMAP4_HDMI_DDC_SDA_LOAD_BITS_SHIFT 29
  977. #define OMAP4_HDMI_DDC_SDA_LOAD_BITS_MASK (0x3 << 29)
  978. #define OMAP4_HDMI_DDC_SDA_PULLUPRESX_SHIFT 28
  979. #define OMAP4_HDMI_DDC_SDA_PULLUPRESX_MASK (1 << 28)
  980. #define OMAP4_HDMI_DDC_SCL_GLFENB_SHIFT 27
  981. #define OMAP4_HDMI_DDC_SCL_GLFENB_MASK (1 << 27)
  982. #define OMAP4_HDMI_DDC_SCL_LOAD_BITS_SHIFT 25
  983. #define OMAP4_HDMI_DDC_SCL_LOAD_BITS_MASK (0x3 << 25)
  984. #define OMAP4_HDMI_DDC_SCL_PULLUPRESX_SHIFT 24
  985. #define OMAP4_HDMI_DDC_SCL_PULLUPRESX_MASK (1 << 24)
  986. #define OMAP4_HDMI_DDC_SDA_HSMODE_SHIFT 23
  987. #define OMAP4_HDMI_DDC_SDA_HSMODE_MASK (1 << 23)
  988. #define OMAP4_HDMI_DDC_SDA_NMODE_SHIFT 22
  989. #define OMAP4_HDMI_DDC_SDA_NMODE_MASK (1 << 22)
  990. #define OMAP4_HDMI_DDC_SCL_HSMODE_SHIFT 21
  991. #define OMAP4_HDMI_DDC_SCL_HSMODE_MASK (1 << 21)
  992. #define OMAP4_HDMI_DDC_SCL_NMODE_SHIFT 20
  993. #define OMAP4_HDMI_DDC_SCL_NMODE_MASK (1 << 20)
  994. /* CONTROL_MMC1 */
  995. #define OMAP4_SDMMC1_PUSTRENGTH_GRP0_SHIFT 31
  996. #define OMAP4_SDMMC1_PUSTRENGTH_GRP0_MASK (1 << 31)
  997. #define OMAP4_SDMMC1_PUSTRENGTH_GRP1_SHIFT 30
  998. #define OMAP4_SDMMC1_PUSTRENGTH_GRP1_MASK (1 << 30)
  999. #define OMAP4_SDMMC1_PUSTRENGTH_GRP2_SHIFT 29
  1000. #define OMAP4_SDMMC1_PUSTRENGTH_GRP2_MASK (1 << 29)
  1001. #define OMAP4_SDMMC1_PUSTRENGTH_GRP3_SHIFT 28
  1002. #define OMAP4_SDMMC1_PUSTRENGTH_GRP3_MASK (1 << 28)
  1003. #define OMAP4_SDMMC1_DR0_SPEEDCTRL_SHIFT 27
  1004. #define OMAP4_SDMMC1_DR0_SPEEDCTRL_MASK (1 << 27)
  1005. #define OMAP4_SDMMC1_DR1_SPEEDCTRL_SHIFT 26
  1006. #define OMAP4_SDMMC1_DR1_SPEEDCTRL_MASK (1 << 26)
  1007. #define OMAP4_SDMMC1_DR2_SPEEDCTRL_SHIFT 25
  1008. #define OMAP4_SDMMC1_DR2_SPEEDCTRL_MASK (1 << 25)
  1009. #define OMAP4_USBC1_DR0_SPEEDCTRL_SHIFT 24
  1010. #define OMAP4_USBC1_DR0_SPEEDCTRL_MASK (1 << 24)
  1011. #define OMAP4_USB_FD_CDEN_SHIFT 23
  1012. #define OMAP4_USB_FD_CDEN_MASK (1 << 23)
  1013. #define OMAP4_USBC1_ICUSB_DP_PDDIS_SHIFT 22
  1014. #define OMAP4_USBC1_ICUSB_DP_PDDIS_MASK (1 << 22)
  1015. #define OMAP4_USBC1_ICUSB_DM_PDDIS_SHIFT 21
  1016. #define OMAP4_USBC1_ICUSB_DM_PDDIS_MASK (1 << 21)
  1017. /* CONTROL_HSI */
  1018. #define OMAP4_HSI1_CALLOOP_SEL_SHIFT 31
  1019. #define OMAP4_HSI1_CALLOOP_SEL_MASK (1 << 31)
  1020. #define OMAP4_HSI1_CALMUX_SEL_SHIFT 30
  1021. #define OMAP4_HSI1_CALMUX_SEL_MASK (1 << 30)
  1022. #define OMAP4_HSI2_CALLOOP_SEL_SHIFT 29
  1023. #define OMAP4_HSI2_CALLOOP_SEL_MASK (1 << 29)
  1024. #define OMAP4_HSI2_CALMUX_SEL_SHIFT 28
  1025. #define OMAP4_HSI2_CALMUX_SEL_MASK (1 << 28)
  1026. /* CONTROL_USB */
  1027. #define OMAP4_CARKIT_USBA0_ULPIPHY_DAT0_AUTO_EN_SHIFT 31
  1028. #define OMAP4_CARKIT_USBA0_ULPIPHY_DAT0_AUTO_EN_MASK (1 << 31)
  1029. #define OMAP4_CARKIT_USBA0_ULPIPHY_DAT1_AUTO_EN_SHIFT 30
  1030. #define OMAP4_CARKIT_USBA0_ULPIPHY_DAT1_AUTO_EN_MASK (1 << 30)
  1031. /* CONTROL_HDQ */
  1032. #define OMAP4_HDQ_SIO_PWRDNZ_SHIFT 31
  1033. #define OMAP4_HDQ_SIO_PWRDNZ_MASK (1 << 31)
  1034. /* CONTROL_LPDDR2IO1_0 */
  1035. #define OMAP4_LPDDR2IO1_GR4_SR_SHIFT 30
  1036. #define OMAP4_LPDDR2IO1_GR4_SR_MASK (0x3 << 30)
  1037. #define OMAP4_LPDDR2IO1_GR4_I_SHIFT 27
  1038. #define OMAP4_LPDDR2IO1_GR4_I_MASK (0x7 << 27)
  1039. #define OMAP4_LPDDR2IO1_GR4_WD_SHIFT 25
  1040. #define OMAP4_LPDDR2IO1_GR4_WD_MASK (0x3 << 25)
  1041. #define OMAP4_LPDDR2IO1_GR3_SR_SHIFT 22
  1042. #define OMAP4_LPDDR2IO1_GR3_SR_MASK (0x3 << 22)
  1043. #define OMAP4_LPDDR2IO1_GR3_I_SHIFT 19
  1044. #define OMAP4_LPDDR2IO1_GR3_I_MASK (0x7 << 19)
  1045. #define OMAP4_LPDDR2IO1_GR3_WD_SHIFT 17
  1046. #define OMAP4_LPDDR2IO1_GR3_WD_MASK (0x3 << 17)
  1047. #define OMAP4_LPDDR2IO1_GR2_SR_SHIFT 14
  1048. #define OMAP4_LPDDR2IO1_GR2_SR_MASK (0x3 << 14)
  1049. #define OMAP4_LPDDR2IO1_GR2_I_SHIFT 11
  1050. #define OMAP4_LPDDR2IO1_GR2_I_MASK (0x7 << 11)
  1051. #define OMAP4_LPDDR2IO1_GR2_WD_SHIFT 9
  1052. #define OMAP4_LPDDR2IO1_GR2_WD_MASK (0x3 << 9)
  1053. #define OMAP4_LPDDR2IO1_GR1_SR_SHIFT 6
  1054. #define OMAP4_LPDDR2IO1_GR1_SR_MASK (0x3 << 6)
  1055. #define OMAP4_LPDDR2IO1_GR1_I_SHIFT 3
  1056. #define OMAP4_LPDDR2IO1_GR1_I_MASK (0x7 << 3)
  1057. #define OMAP4_LPDDR2IO1_GR1_WD_SHIFT 1
  1058. #define OMAP4_LPDDR2IO1_GR1_WD_MASK (0x3 << 1)
  1059. /* CONTROL_LPDDR2IO1_1 */
  1060. #define OMAP4_LPDDR2IO1_GR8_SR_SHIFT 30
  1061. #define OMAP4_LPDDR2IO1_GR8_SR_MASK (0x3 << 30)
  1062. #define OMAP4_LPDDR2IO1_GR8_I_SHIFT 27
  1063. #define OMAP4_LPDDR2IO1_GR8_I_MASK (0x7 << 27)
  1064. #define OMAP4_LPDDR2IO1_GR8_WD_SHIFT 25
  1065. #define OMAP4_LPDDR2IO1_GR8_WD_MASK (0x3 << 25)
  1066. #define OMAP4_LPDDR2IO1_GR7_SR_SHIFT 22
  1067. #define OMAP4_LPDDR2IO1_GR7_SR_MASK (0x3 << 22)
  1068. #define OMAP4_LPDDR2IO1_GR7_I_SHIFT 19
  1069. #define OMAP4_LPDDR2IO1_GR7_I_MASK (0x7 << 19)
  1070. #define OMAP4_LPDDR2IO1_GR7_WD_SHIFT 17
  1071. #define OMAP4_LPDDR2IO1_GR7_WD_MASK (0x3 << 17)
  1072. #define OMAP4_LPDDR2IO1_GR6_SR_SHIFT 14
  1073. #define OMAP4_LPDDR2IO1_GR6_SR_MASK (0x3 << 14)
  1074. #define OMAP4_LPDDR2IO1_GR6_I_SHIFT 11
  1075. #define OMAP4_LPDDR2IO1_GR6_I_MASK (0x7 << 11)
  1076. #define OMAP4_LPDDR2IO1_GR6_WD_SHIFT 9
  1077. #define OMAP4_LPDDR2IO1_GR6_WD_MASK (0x3 << 9)
  1078. #define OMAP4_LPDDR2IO1_GR5_SR_SHIFT 6
  1079. #define OMAP4_LPDDR2IO1_GR5_SR_MASK (0x3 << 6)
  1080. #define OMAP4_LPDDR2IO1_GR5_I_SHIFT 3
  1081. #define OMAP4_LPDDR2IO1_GR5_I_MASK (0x7 << 3)
  1082. #define OMAP4_LPDDR2IO1_GR5_WD_SHIFT 1
  1083. #define OMAP4_LPDDR2IO1_GR5_WD_MASK (0x3 << 1)
  1084. /* CONTROL_LPDDR2IO1_2 */
  1085. #define OMAP4_LPDDR2IO1_GR11_SR_SHIFT 30
  1086. #define OMAP4_LPDDR2IO1_GR11_SR_MASK (0x3 << 30)
  1087. #define OMAP4_LPDDR2IO1_GR11_I_SHIFT 27