cablePowerDataOperation.c 49 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877
  1. /*
  2. * OMAP2430 clock data
  3. *
  4. * Copyright (C) 2005-2009, 2012 Texas Instruments, Inc.
  5. * Copyright (C) 2004-2011 Nokia Corporation
  6. *
  7. * Contacts:
  8. * Richard Woodruff <r-woodruff2@ti.com>
  9. * Paul Walmsley
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/clk.h>
  17. #include <linux/clk-private.h>
  18. #include <linux/list.h>
  19. #include "soc.h"
  20. #include "iomap.h"
  21. #include "clock.h"
  22. #include "clock2xxx.h"
  23. #include "opp2xxx.h"
  24. #include "cm2xxx.h"
  25. #include "prm2xxx.h"
  26. #include "prm-regbits-24xx.h"
  27. #include "cm-regbits-24xx.h"
  28. #include "sdrc.h"
  29. #include "control.h"
  30. #define OMAP_CM_REGADDR OMAP2430_CM_REGADDR
  31. /*
  32. * 2430 clock tree.
  33. *
  34. * NOTE:In many cases here we are assigning a 'default' parent. In
  35. * many cases the parent is selectable. The set parent calls will
  36. * also switch sources.
  37. *
  38. * Several sources are given initial rates which may be wrong, this will
  39. * be fixed up in the init func.
  40. *
  41. * Things are broadly separated below by clock domains. It is
  42. * noteworthy that most peripherals have dependencies on multiple clock
  43. * domains. Many get their interface clocks from the L4 domain, but get
  44. * functional clocks from fixed sources or other core domain derived
  45. * clocks.
  46. */
  47. DEFINE_CLK_FIXED_RATE(alt_ck, CLK_IS_ROOT, 54000000, 0x0);
  48. DEFINE_CLK_FIXED_RATE(func_32k_ck, CLK_IS_ROOT, 32768, 0x0);
  49. DEFINE_CLK_FIXED_RATE(mcbsp_clks, CLK_IS_ROOT, 0x0, 0x0);
  50. static struct clk osc_ck;
  51. static const struct clk_ops osc_ck_ops = {
  52. .enable = &omap2_enable_osc_ck,
  53. .disable = omap2_disable_osc_ck,
  54. .recalc_rate = &omap2_osc_clk_recalc,
  55. };
  56. static struct clk_hw_omap osc_ck_hw = {
  57. .hw = {
  58. .clk = &osc_ck,
  59. },
  60. };
  61. static struct clk osc_ck = {
  62. .name = "osc_ck",
  63. .ops = &osc_ck_ops,
  64. .hw = &osc_ck_hw.hw,
  65. .flags = CLK_IS_ROOT,
  66. };
  67. DEFINE_CLK_FIXED_RATE(secure_32k_ck, CLK_IS_ROOT, 32768, 0x0);
  68. static struct clk sys_ck;
  69. static const char *sys_ck_parent_names[] = {
  70. "osc_ck",
  71. };
  72. static const struct clk_ops sys_ck_ops = {
  73. .init = &omap2_init_clk_clkdm,
  74. .recalc_rate = &omap2xxx_sys_clk_recalc,
  75. };
  76. DEFINE_STRUCT_CLK_HW_OMAP(sys_ck, "wkup_clkdm");
  77. DEFINE_STRUCT_CLK(sys_ck, sys_ck_parent_names, sys_ck_ops);
  78. static struct dpll_data dpll_dd = {
  79. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  80. .mult_mask = OMAP24XX_DPLL_MULT_MASK,
  81. .div1_mask = OMAP24XX_DPLL_DIV_MASK,
  82. .clk_bypass = &sys_ck,
  83. .clk_ref = &sys_ck,
  84. .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  85. .enable_mask = OMAP24XX_EN_DPLL_MASK,
  86. .max_multiplier = 1023,
  87. .min_divider = 1,
  88. .max_divider = 16,
  89. };
  90. static struct clk dpll_ck;
  91. static const char *dpll_ck_parent_names[] = {
  92. "sys_ck",
  93. };
  94. static const struct clk_ops dpll_ck_ops = {
  95. .init = &omap2_init_clk_clkdm,
  96. .get_parent = &omap2_init_dpll_parent,
  97. .recalc_rate = &omap2_dpllcore_recalc,
  98. .round_rate = &omap2_dpll_round_rate,
  99. .set_rate = &omap2_reprogram_dpllcore,
  100. };
  101. static struct clk_hw_omap dpll_ck_hw = {
  102. .hw = {
  103. .clk = &dpll_ck,
  104. },
  105. .ops = &clkhwops_omap2xxx_dpll,
  106. .dpll_data = &dpll_dd,
  107. .clkdm_name = "wkup_clkdm",
  108. };
  109. DEFINE_STRUCT_CLK(dpll_ck, dpll_ck_parent_names, dpll_ck_ops);
  110. static struct clk core_ck;
  111. static const char *core_ck_parent_names[] = {
  112. "dpll_ck",
  113. };
  114. static const struct clk_ops core_ck_ops = {
  115. .init = &omap2_init_clk_clkdm,
  116. };
  117. DEFINE_STRUCT_CLK_HW_OMAP(core_ck, "wkup_clkdm");
  118. DEFINE_STRUCT_CLK(core_ck, core_ck_parent_names, core_ck_ops);
  119. DEFINE_CLK_DIVIDER(core_l3_ck, "core_ck", &core_ck, 0x0,
  120. OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  121. OMAP24XX_CLKSEL_L3_SHIFT, OMAP24XX_CLKSEL_L3_WIDTH,
  122. CLK_DIVIDER_ONE_BASED, NULL);
  123. DEFINE_CLK_DIVIDER(l4_ck, "core_l3_ck", &core_l3_ck, 0x0,
  124. OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  125. OMAP24XX_CLKSEL_L4_SHIFT, OMAP24XX_CLKSEL_L4_WIDTH,
  126. CLK_DIVIDER_ONE_BASED, NULL);
  127. static struct clk aes_ick;
  128. static const char *aes_ick_parent_names[] = {
  129. "l4_ck",
  130. };
  131. static const struct clk_ops aes_ick_ops = {
  132. .init = &omap2_init_clk_clkdm,
  133. .enable = &omap2_dflt_clk_enable,
  134. .disable = &omap2_dflt_clk_disable,
  135. .is_enabled = &omap2_dflt_clk_is_enabled,
  136. };
  137. static struct clk_hw_omap aes_ick_hw = {
  138. .hw = {
  139. .clk = &aes_ick,
  140. },
  141. .ops = &clkhwops_iclk_wait,
  142. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  143. .enable_bit = OMAP24XX_EN_AES_SHIFT,
  144. .clkdm_name = "core_l4_clkdm",
  145. };
  146. DEFINE_STRUCT_CLK(aes_ick, aes_ick_parent_names, aes_ick_ops);
  147. static struct clk apll54_ck;
  148. static const struct clk_ops apll54_ck_ops = {
  149. .init = &omap2_init_clk_clkdm,
  150. .enable = &omap2_clk_apll54_enable,
  151. .disable = &omap2_clk_apll54_disable,
  152. .recalc_rate = &omap2_clk_apll54_recalc,
  153. };
  154. static struct clk_hw_omap apll54_ck_hw = {
  155. .hw = {
  156. .clk = &apll54_ck,
  157. },
  158. .ops = &clkhwops_apll54,
  159. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  160. .enable_bit = OMAP24XX_EN_54M_PLL_SHIFT,
  161. .flags = ENABLE_ON_INIT,
  162. .clkdm_name = "wkup_clkdm",
  163. };
  164. DEFINE_STRUCT_CLK(apll54_ck, dpll_ck_parent_names, apll54_ck_ops);
  165. static struct clk apll96_ck;
  166. static const struct clk_ops apll96_ck_ops = {
  167. .init = &omap2_init_clk_clkdm,
  168. .enable = &omap2_clk_apll96_enable,
  169. .disable = &omap2_clk_apll96_disable,
  170. .recalc_rate = &omap2_clk_apll96_recalc,
  171. };
  172. static struct clk_hw_omap apll96_ck_hw = {
  173. .hw = {
  174. .clk = &apll96_ck,
  175. },
  176. .ops = &clkhwops_apll96,
  177. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  178. .enable_bit = OMAP24XX_EN_96M_PLL_SHIFT,
  179. .flags = ENABLE_ON_INIT,
  180. .clkdm_name = "wkup_clkdm",
  181. };
  182. DEFINE_STRUCT_CLK(apll96_ck, dpll_ck_parent_names, apll96_ck_ops);
  183. static const char *func_96m_ck_parent_names[] = {
  184. "apll96_ck", "alt_ck",
  185. };
  186. DEFINE_CLK_MUX(func_96m_ck, func_96m_ck_parent_names, NULL, 0x0,
  187. OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1), OMAP2430_96M_SOURCE_SHIFT,
  188. OMAP2430_96M_SOURCE_WIDTH, 0x0, NULL);
  189. static struct clk cam_fck;
  190. static const char *cam_fck_parent_names[] = {
  191. "func_96m_ck",
  192. };
  193. static struct clk_hw_omap cam_fck_hw = {
  194. .hw = {
  195. .clk = &cam_fck,
  196. },
  197. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  198. .enable_bit = OMAP24XX_EN_CAM_SHIFT,
  199. .clkdm_name = "core_l3_clkdm",
  200. };
  201. DEFINE_STRUCT_CLK(cam_fck, cam_fck_parent_names, aes_ick_ops);
  202. static struct clk cam_ick;
  203. static struct clk_hw_omap cam_ick_hw = {
  204. .hw = {
  205. .clk = &cam_ick,
  206. },
  207. .ops = &clkhwops_iclk,
  208. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  209. .enable_bit = OMAP24XX_EN_CAM_SHIFT,
  210. .clkdm_name = "core_l4_clkdm",
  211. };
  212. DEFINE_STRUCT_CLK(cam_ick, aes_ick_parent_names, aes_ick_ops);
  213. static struct clk des_ick;
  214. static struct clk_hw_omap des_ick_hw = {
  215. .hw = {
  216. .clk = &des_ick,
  217. },
  218. .ops = &clkhwops_iclk_wait,
  219. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  220. .enable_bit = OMAP24XX_EN_DES_SHIFT,
  221. .clkdm_name = "core_l4_clkdm",
  222. };
  223. DEFINE_STRUCT_CLK(des_ick, aes_ick_parent_names, aes_ick_ops);
  224. static const struct clksel_rate dsp_fck_core_rates[] = {
  225. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  226. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  227. { .div = 3, .val = 3, .flags = RATE_IN_24XX },
  228. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  229. { .div = 0 }
  230. };
  231. static const struct clksel dsp_fck_clksel[] = {
  232. { .parent = &core_ck, .rates = dsp_fck_core_rates },
  233. { .parent = NULL },
  234. };
  235. static const char *dsp_fck_parent_names[] = {
  236. "core_ck",
  237. };
  238. static struct clk dsp_fck;
  239. static const struct clk_ops dsp_fck_ops = {
  240. .init = &omap2_init_clk_clkdm,
  241. .enable = &omap2_dflt_clk_enable,
  242. .disable = &omap2_dflt_clk_disable,
  243. .is_enabled = &omap2_dflt_clk_is_enabled,
  244. .recalc_rate = &omap2_clksel_recalc,
  245. .set_rate = &omap2_clksel_set_rate,
  246. .round_rate = &omap2_clksel_round_rate,
  247. };
  248. DEFINE_CLK_OMAP_MUX_GATE(dsp_fck, "dsp_clkdm", dsp_fck_clksel,
  249. OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
  250. OMAP24XX_CLKSEL_DSP_MASK,
  251. OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
  252. OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT, &clkhwops_wait,
  253. dsp_fck_parent_names, dsp_fck_ops);
  254. static const struct clksel_rate dss1_fck_sys_rates[] = {
  255. { .div = 1, .val = 0, .flags = RATE_IN_24XX },
  256. { .div = 0 }
  257. };
  258. static const struct clksel_rate dss1_fck_core_rates[] = {
  259. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  260. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  261. { .div = 3, .val = 3, .flags = RATE_IN_24XX },
  262. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  263. { .div = 5, .val = 5, .flags = RATE_IN_24XX },
  264. { .div = 6, .val = 6, .flags = RATE_IN_24XX },
  265. { .div = 8, .val = 8, .flags = RATE_IN_24XX },
  266. { .div = 9, .val = 9, .flags = RATE_IN_24XX },
  267. { .div = 12, .val = 12, .flags = RATE_IN_24XX },
  268. { .div = 16, .val = 16, .flags = RATE_IN_24XX },
  269. { .div = 0 }
  270. };
  271. static const struct clksel dss1_fck_clksel[] = {
  272. { .parent = &sys_ck, .rates = dss1_fck_sys_rates },
  273. { .parent = &core_ck, .rates = dss1_fck_core_rates },
  274. { .parent = NULL },
  275. };
  276. static const char *dss1_fck_parent_names[] = {
  277. "sys_ck", "core_ck",
  278. };
  279. static const struct clk_ops dss1_fck_ops = {
  280. .init = &omap2_init_clk_clkdm,
  281. .enable = &omap2_dflt_clk_enable,
  282. .disable = &omap2_dflt_clk_disable,
  283. .is_enabled = &omap2_dflt_clk_is_enabled,
  284. .recalc_rate = &omap2_clksel_recalc,
  285. .get_parent = &omap2_clksel_find_parent_index,
  286. .set_parent = &omap2_clksel_set_parent,
  287. };
  288. DEFINE_CLK_OMAP_MUX_GATE(dss1_fck, "dss_clkdm", dss1_fck_clksel,
  289. OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  290. OMAP24XX_CLKSEL_DSS1_MASK,
  291. OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  292. OMAP24XX_EN_DSS1_SHIFT, NULL,
  293. dss1_fck_parent_names, dss1_fck_ops);
  294. static const struct clksel_rate dss2_fck_sys_rates[] = {
  295. { .div = 1, .val = 0, .flags = RATE_IN_24XX },
  296. { .div = 0 }
  297. };
  298. static const struct clksel_rate dss2_fck_48m_rates[] = {
  299. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  300. { .div = 0 }
  301. };
  302. static const struct clksel_rate func_48m_apll96_rates[] = {
  303. { .div = 2, .val = 0, .flags = RATE_IN_24XX },
  304. { .div = 0 }
  305. };
  306. static const struct clksel_rate func_48m_alt_rates[] = {
  307. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  308. { .div = 0 }
  309. };
  310. static const struct clksel func_48m_clksel[] = {
  311. { .parent = &apll96_ck, .rates = func_48m_apll96_rates },
  312. { .parent = &alt_ck, .rates = func_48m_alt_rates },
  313. { .parent = NULL },
  314. };
  315. static const char *func_48m_ck_parent_names[] = {
  316. "apll96_ck", "alt_ck",
  317. };
  318. static struct clk func_48m_ck;
  319. static const struct clk_ops func_48m_ck_ops = {
  320. .init = &omap2_init_clk_clkdm,
  321. .recalc_rate = &omap2_clksel_recalc,
  322. .set_rate = &omap2_clksel_set_rate,
  323. .round_rate = &omap2_clksel_round_rate,
  324. .get_parent = &omap2_clksel_find_parent_index,
  325. .set_parent = &omap2_clksel_set_parent,
  326. };
  327. static struct clk_hw_omap func_48m_ck_hw = {
  328. .hw = {
  329. .clk = &func_48m_ck,
  330. },
  331. .clksel = func_48m_clksel,
  332. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  333. .clksel_mask = OMAP24XX_48M_SOURCE_MASK,
  334. .clkdm_name = "wkup_clkdm",
  335. };
  336. DEFINE_STRUCT_CLK(func_48m_ck, func_48m_ck_parent_names, func_48m_ck_ops);
  337. static const struct clksel dss2_fck_clksel[] = {
  338. { .parent = &sys_ck, .rates = dss2_fck_sys_rates },
  339. { .parent = &func_48m_ck, .rates = dss2_fck_48m_rates },
  340. { .parent = NULL },
  341. };
  342. static const char *dss2_fck_parent_names[] = {
  343. "sys_ck", "func_48m_ck",
  344. };
  345. DEFINE_CLK_OMAP_MUX_GATE(dss2_fck, "dss_clkdm", dss2_fck_clksel,
  346. OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  347. OMAP24XX_CLKSEL_DSS2_MASK,
  348. OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  349. OMAP24XX_EN_DSS2_SHIFT, NULL,
  350. dss2_fck_parent_names, dss1_fck_ops);
  351. static const char *func_54m_ck_parent_names[] = {
  352. "apll54_ck", "alt_ck",
  353. };
  354. DEFINE_CLK_MUX(func_54m_ck, func_54m_ck_parent_names, NULL, 0x0,
  355. OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  356. OMAP24XX_54M_SOURCE_SHIFT, OMAP24XX_54M_SOURCE_WIDTH, 0x0, NULL);
  357. static struct clk dss_54m_fck;
  358. static const char *dss_54m_fck_parent_names[] = {
  359. "func_54m_ck",
  360. };
  361. static struct clk_hw_omap dss_54m_fck_hw = {
  362. .hw = {
  363. .clk = &dss_54m_fck,
  364. },
  365. .ops = &clkhwops_wait,
  366. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  367. .enable_bit = OMAP24XX_EN_TV_SHIFT,
  368. .clkdm_name = "dss_clkdm",
  369. };
  370. DEFINE_STRUCT_CLK(dss_54m_fck, dss_54m_fck_parent_names, aes_ick_ops);
  371. static struct clk dss_ick;
  372. static struct clk_hw_omap dss_ick_hw = {
  373. .hw = {
  374. .clk = &dss_ick,
  375. },
  376. .ops = &clkhwops_iclk,
  377. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  378. .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
  379. .clkdm_name = "dss_clkdm",
  380. };
  381. DEFINE_STRUCT_CLK(dss_ick, aes_ick_parent_names, aes_ick_ops);
  382. static struct clk emul_ck;
  383. static struct clk_hw_omap emul_ck_hw = {
  384. .hw = {
  385. .clk = &emul_ck,
  386. },
  387. .enable_reg = OMAP2430_PRCM_CLKEMUL_CTRL,
  388. .enable_bit = OMAP24XX_EMULATION_EN_SHIFT,
  389. .clkdm_name = "wkup_clkdm",
  390. };
  391. DEFINE_STRUCT_CLK(emul_ck, dss_54m_fck_parent_names, aes_ick_ops);
  392. DEFINE_CLK_FIXED_FACTOR(func_12m_ck, "func_48m_ck", &func_48m_ck, 0x0, 1, 4);
  393. static struct clk fac_fck;
  394. static const char *fac_fck_parent_names[] = {
  395. "func_12m_ck",
  396. };
  397. static struct clk_hw_omap fac_fck_hw = {
  398. .hw = {
  399. .clk = &fac_fck,
  400. },
  401. .ops = &clkhwops_wait,
  402. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  403. .enable_bit = OMAP24XX_EN_FAC_SHIFT,
  404. .clkdm_name = "core_l4_clkdm",
  405. };
  406. DEFINE_STRUCT_CLK(fac_fck, fac_fck_parent_names, aes_ick_ops);
  407. static struct clk fac_ick;
  408. static struct clk_hw_omap fac_ick_hw = {
  409. .hw = {
  410. .clk = &fac_ick,
  411. },
  412. .ops = &clkhwops_iclk_wait,
  413. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  414. .enable_bit = OMAP24XX_EN_FAC_SHIFT,
  415. .clkdm_name = "core_l4_clkdm",
  416. };
  417. DEFINE_STRUCT_CLK(fac_ick, aes_ick_parent_names, aes_ick_ops);
  418. static const struct clksel gfx_fck_clksel[] = {
  419. { .parent = &core_l3_ck, .rates = gfx_l3_rates },
  420. { .parent = NULL },
  421. };
  422. static const char *gfx_2d_fck_parent_names[] = {
  423. "core_l3_ck",
  424. };
  425. DEFINE_CLK_OMAP_MUX_GATE(gfx_2d_fck, "gfx_clkdm", gfx_fck_clksel,
  426. OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
  427. OMAP_CLKSEL_GFX_MASK,
  428. OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  429. OMAP24XX_EN_2D_SHIFT, &clkhwops_wait,
  430. gfx_2d_fck_parent_names, dsp_fck_ops);
  431. DEFINE_CLK_OMAP_MUX_GATE(gfx_3d_fck, "gfx_clkdm", gfx_fck_clksel,
  432. OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
  433. OMAP_CLKSEL_GFX_MASK,
  434. OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  435. OMAP24XX_EN_3D_SHIFT, &clkhwops_wait,
  436. gfx_2d_fck_parent_names, dsp_fck_ops);
  437. static struct clk gfx_ick;
  438. static const char *gfx_ick_parent_names[] = {
  439. "core_l3_ck",
  440. };
  441. static struct clk_hw_omap gfx_ick_hw = {
  442. .hw = {
  443. .clk = &gfx_ick,
  444. },
  445. .ops = &clkhwops_wait,
  446. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
  447. .enable_bit = OMAP_EN_GFX_SHIFT,
  448. .clkdm_name = "gfx_clkdm",
  449. };
  450. DEFINE_STRUCT_CLK(gfx_ick, gfx_ick_parent_names, aes_ick_ops);
  451. static struct clk gpio5_fck;
  452. static const char *gpio5_fck_parent_names[] = {
  453. "func_32k_ck",
  454. };
  455. static struct clk_hw_omap gpio5_fck_hw = {
  456. .hw = {
  457. .clk = &gpio5_fck,
  458. },
  459. .ops = &clkhwops_wait,
  460. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  461. .enable_bit = OMAP2430_EN_GPIO5_SHIFT,
  462. .clkdm_name = "core_l4_clkdm",
  463. };
  464. DEFINE_STRUCT_CLK(gpio5_fck, gpio5_fck_parent_names, aes_ick_ops);
  465. static struct clk gpio5_ick;
  466. static struct clk_hw_omap gpio5_ick_hw = {
  467. .hw = {
  468. .clk = &gpio5_ick,
  469. },
  470. .ops = &clkhwops_iclk_wait,
  471. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  472. .enable_bit = OMAP2430_EN_GPIO5_SHIFT,
  473. .clkdm_name = "core_l4_clkdm",
  474. };
  475. DEFINE_STRUCT_CLK(gpio5_ick, aes_ick_parent_names, aes_ick_ops);
  476. static struct clk gpios_fck;
  477. static struct clk_hw_omap gpios_fck_hw = {
  478. .hw = {
  479. .clk = &gpios_fck,
  480. },
  481. .ops = &clkhwops_wait,
  482. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  483. .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
  484. .clkdm_name = "wkup_clkdm",
  485. };
  486. DEFINE_STRUCT_CLK(gpios_fck, gpio5_fck_parent_names, aes_ick_ops);
  487. static struct clk wu_l4_ick;
  488. DEFINE_STRUCT_CLK_HW_OMAP(wu_l4_ick, "wkup_clkdm");
  489. DEFINE_STRUCT_CLK(wu_l4_ick, dpll_ck_parent_names, core_ck_ops);
  490. static struct clk gpios_ick;
  491. static const char *gpios_ick_parent_names[] = {
  492. "wu_l4_ick",
  493. };
  494. static struct clk_hw_omap gpios_ick_hw = {
  495. .hw = {
  496. .clk = &gpios_ick,
  497. },
  498. .ops = &clkhwops_iclk_wait,
  499. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  500. .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
  501. .clkdm_name = "wkup_clkdm",
  502. };
  503. DEFINE_STRUCT_CLK(gpios_ick, gpios_ick_parent_names, aes_ick_ops);
  504. static struct clk gpmc_fck;
  505. static struct clk_hw_omap gpmc_fck_hw = {
  506. .hw = {
  507. .clk = &gpmc_fck,
  508. },
  509. .ops = &clkhwops_iclk,
  510. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
  511. .enable_bit = OMAP24XX_AUTO_GPMC_SHIFT,
  512. .flags = ENABLE_ON_INIT,
  513. .clkdm_name = "core_l3_clkdm",
  514. };
  515. DEFINE_STRUCT_CLK(gpmc_fck, gfx_ick_parent_names, core_ck_ops);
  516. static const struct clksel_rate gpt_alt_rates[] = {
  517. { .div = 1, .val = 2, .flags = RATE_IN_24XX },
  518. { .div = 0 }
  519. };
  520. static const struct clksel omap24xx_gpt_clksel[] = {
  521. { .parent = &func_32k_ck, .rates = gpt_32k_rates },
  522. { .parent = &sys_ck, .rates = gpt_sys_rates },
  523. { .parent = &alt_ck, .rates = gpt_alt_rates },
  524. { .parent = NULL },
  525. };
  526. static const char *gpt10_fck_parent_names[] = {
  527. "func_32k_ck", "sys_ck", "alt_ck",
  528. };
  529. DEFINE_CLK_OMAP_MUX_GATE(gpt10_fck, "core_l4_clkdm", omap24xx_gpt_clksel,
  530. OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  531. OMAP24XX_CLKSEL_GPT10_MASK,
  532. OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  533. OMAP24XX_EN_GPT10_SHIFT, &clkhwops_wait,
  534. gpt10_fck_parent_names, dss1_fck_ops);
  535. static struct clk gpt10_ick;
  536. static struct clk_hw_omap gpt10_ick_hw = {
  537. .hw = {
  538. .clk = &gpt10_ick,
  539. },
  540. .ops = &clkhwops_iclk_wait,
  541. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  542. .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
  543. .clkdm_name = "core_l4_clkdm",
  544. };
  545. DEFINE_STRUCT_CLK(gpt10_ick, aes_ick_parent_names, aes_ick_ops);
  546. DEFINE_CLK_OMAP_MUX_GATE(gpt11_fck, "core_l4_clkdm", omap24xx_gpt_clksel,
  547. OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  548. OMAP24XX_CLKSEL_GPT11_MASK,
  549. OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  550. OMAP24XX_EN_GPT11_SHIFT, &clkhwops_wait,
  551. gpt10_fck_parent_names, dss1_fck_ops);
  552. static struct clk gpt11_ick;
  553. static struct clk_hw_omap gpt11_ick_hw = {
  554. .hw = {
  555. .clk = &gpt11_ick,
  556. },
  557. .ops = &clkhwops_iclk_wait,
  558. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  559. .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
  560. .clkdm_name = "core_l4_clkdm",
  561. };
  562. DEFINE_STRUCT_CLK(gpt11_ick, aes_ick_parent_names, aes_ick_ops);
  563. DEFINE_CLK_OMAP_MUX_GATE(gpt12_fck, "core_l4_clkdm", omap24xx_gpt_clksel,
  564. OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  565. OMAP24XX_CLKSEL_GPT12_MASK,
  566. OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  567. OMAP24XX_EN_GPT12_SHIFT, &clkhwops_wait,
  568. gpt10_fck_parent_names, dss1_fck_ops);
  569. static struct clk gpt12_ick;
  570. static struct clk_hw_omap gpt12_ick_hw = {
  571. .hw = {
  572. .clk = &gpt12_ick,
  573. },
  574. .ops = &clkhwops_iclk_wait,
  575. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  576. .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
  577. .clkdm_name = "core_l4_clkdm",
  578. };
  579. DEFINE_STRUCT_CLK(gpt12_ick, aes_ick_parent_names, aes_ick_ops);
  580. static const struct clk_ops gpt1_fck_ops = {
  581. .init = &omap2_init_clk_clkdm,
  582. .enable = &omap2_dflt_clk_enable,
  583. .disable = &omap2_dflt_clk_disable,
  584. .is_enabled = &omap2_dflt_clk_is_enabled,
  585. .recalc_rate = &omap2_clksel_recalc,
  586. .set_rate = &omap2_clksel_set_rate,
  587. .round_rate = &omap2_clksel_round_rate,
  588. .get_parent = &omap2_clksel_find_parent_index,
  589. .set_parent = &omap2_clksel_set_parent,
  590. };
  591. DEFINE_CLK_OMAP_MUX_GATE(gpt1_fck, "core_l4_clkdm", omap24xx_gpt_clksel,
  592. OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL1),
  593. OMAP24XX_CLKSEL_GPT1_MASK,
  594. OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  595. OMAP24XX_EN_GPT1_SHIFT, &clkhwops_wait,
  596. gpt10_fck_parent_names, gpt1_fck_ops);
  597. static struct clk gpt1_ick;
  598. static struct clk_hw_omap gpt1_ick_hw = {
  599. .hw = {
  600. .clk = &gpt1_ick,
  601. },
  602. .ops = &clkhwops_iclk_wait,
  603. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  604. .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
  605. .clkdm_name = "wkup_clkdm",
  606. };
  607. DEFINE_STRUCT_CLK(gpt1_ick, gpios_ick_parent_names, aes_ick_ops);
  608. DEFINE_CLK_OMAP_MUX_GATE(gpt2_fck, "core_l4_clkdm", omap24xx_gpt_clksel,
  609. OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  610. OMAP24XX_CLKSEL_GPT2_MASK,
  611. OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  612. OMAP24XX_EN_GPT2_SHIFT, &clkhwops_wait,
  613. gpt10_fck_parent_names, dss1_fck_ops);
  614. static struct clk gpt2_ick;
  615. static struct clk_hw_omap gpt2_ick_hw = {
  616. .hw = {
  617. .clk = &gpt2_ick,
  618. },
  619. .ops = &clkhwops_iclk_wait,
  620. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  621. .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
  622. .clkdm_name = "core_l4_clkdm",
  623. };
  624. DEFINE_STRUCT_CLK(gpt2_ick, aes_ick_parent_names, aes_ick_ops);
  625. DEFINE_CLK_OMAP_MUX_GATE(gpt3_fck, "core_l4_clkdm", omap24xx_gpt_clksel,
  626. OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  627. OMAP24XX_CLKSEL_GPT3_MASK,
  628. OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  629. OMAP24XX_EN_GPT3_SHIFT, &clkhwops_wait,
  630. gpt10_fck_parent_names, dss1_fck_ops);
  631. static struct clk gpt3_ick;
  632. static struct clk_hw_omap gpt3_ick_hw = {
  633. .hw = {
  634. .clk = &gpt3_ick,
  635. },
  636. .ops = &clkhwops_iclk_wait,
  637. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  638. .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
  639. .clkdm_name = "core_l4_clkdm",
  640. };
  641. DEFINE_STRUCT_CLK(gpt3_ick, aes_ick_parent_names, aes_ick_ops);
  642. DEFINE_CLK_OMAP_MUX_GATE(gpt4_fck, "core_l4_clkdm", omap24xx_gpt_clksel,
  643. OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  644. OMAP24XX_CLKSEL_GPT4_MASK,
  645. OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  646. OMAP24XX_EN_GPT4_SHIFT, &clkhwops_wait,
  647. gpt10_fck_parent_names, dss1_fck_ops);
  648. static struct clk gpt4_ick;
  649. static struct clk_hw_omap gpt4_ick_hw = {
  650. .hw = {
  651. .clk = &gpt4_ick,
  652. },
  653. .ops = &clkhwops_iclk_wait,
  654. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  655. .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
  656. .clkdm_name = "core_l4_clkdm",
  657. };
  658. DEFINE_STRUCT_CLK(gpt4_ick, aes_ick_parent_names, aes_ick_ops);
  659. DEFINE_CLK_OMAP_MUX_GATE(gpt5_fck, "core_l4_clkdm", omap24xx_gpt_clksel,
  660. OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  661. OMAP24XX_CLKSEL_GPT5_MASK,
  662. OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  663. OMAP24XX_EN_GPT5_SHIFT, &clkhwops_wait,
  664. gpt10_fck_parent_names, dss1_fck_ops);
  665. static struct clk gpt5_ick;
  666. static struct clk_hw_omap gpt5_ick_hw = {
  667. .hw = {
  668. .clk = &gpt5_ick,
  669. },
  670. .ops = &clkhwops_iclk_wait,
  671. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  672. .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
  673. .clkdm_name = "core_l4_clkdm",
  674. };
  675. DEFINE_STRUCT_CLK(gpt5_ick, aes_ick_parent_names, aes_ick_ops);
  676. DEFINE_CLK_OMAP_MUX_GATE(gpt6_fck, "core_l4_clkdm", omap24xx_gpt_clksel,
  677. OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  678. OMAP24XX_CLKSEL_GPT6_MASK,
  679. OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  680. OMAP24XX_EN_GPT6_SHIFT, &clkhwops_wait,
  681. gpt10_fck_parent_names, dss1_fck_ops);
  682. static struct clk gpt6_ick;
  683. static struct clk_hw_omap gpt6_ick_hw = {
  684. .hw = {
  685. .clk = &gpt6_ick,
  686. },
  687. .ops = &clkhwops_iclk_wait,
  688. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  689. .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
  690. .clkdm_name = "core_l4_clkdm",
  691. };
  692. DEFINE_STRUCT_CLK(gpt6_ick, aes_ick_parent_names, aes_ick_ops);
  693. DEFINE_CLK_OMAP_MUX_GATE(gpt7_fck, "core_l4_clkdm", omap24xx_gpt_clksel,
  694. OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  695. OMAP24XX_CLKSEL_GPT7_MASK,
  696. OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  697. OMAP24XX_EN_GPT7_SHIFT, &clkhwops_wait,
  698. gpt10_fck_parent_names, dss1_fck_ops);
  699. static struct clk gpt7_ick;
  700. static struct clk_hw_omap gpt7_ick_hw = {
  701. .hw = {
  702. .clk = &gpt7_ick,
  703. },
  704. .ops = &clkhwops_iclk_wait,
  705. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  706. .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
  707. .clkdm_name = "core_l4_clkdm",
  708. };
  709. DEFINE_STRUCT_CLK(gpt7_ick, aes_ick_parent_names, aes_ick_ops);
  710. static struct clk gpt8_fck;
  711. DEFINE_CLK_OMAP_MUX_GATE(gpt8_fck, "core_l4_clkdm", omap24xx_gpt_clksel,
  712. OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  713. OMAP24XX_CLKSEL_GPT8_MASK,
  714. OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  715. OMAP24XX_EN_GPT8_SHIFT, &clkhwops_wait,
  716. gpt10_fck_parent_names, dss1_fck_ops);
  717. static struct clk gpt8_ick;
  718. static struct clk_hw_omap gpt8_ick_hw = {
  719. .hw = {
  720. .clk = &gpt8_ick,
  721. },
  722. .ops = &clkhwops_iclk_wait,
  723. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  724. .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
  725. .clkdm_name = "core_l4_clkdm",
  726. };
  727. DEFINE_STRUCT_CLK(gpt8_ick, aes_ick_parent_names, aes_ick_ops);
  728. DEFINE_CLK_OMAP_MUX_GATE(gpt9_fck, "core_l4_clkdm", omap24xx_gpt_clksel,
  729. OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  730. OMAP24XX_CLKSEL_GPT9_MASK,
  731. OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  732. OMAP24XX_EN_GPT9_SHIFT, &clkhwops_wait,
  733. gpt10_fck_parent_names, dss1_fck_ops);
  734. static struct clk gpt9_ick;
  735. static struct clk_hw_omap gpt9_ick_hw = {
  736. .hw = {
  737. .clk = &gpt9_ick,
  738. },
  739. .ops = &clkhwops_iclk_wait,
  740. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  741. .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
  742. .clkdm_name = "core_l4_clkdm",
  743. };
  744. DEFINE_STRUCT_CLK(gpt9_ick, aes_ick_parent_names, aes_ick_ops);
  745. static struct clk hdq_fck;
  746. static struct clk_hw_omap hdq_fck_hw = {
  747. .hw = {
  748. .clk = &hdq_fck,
  749. },
  750. .ops = &clkhwops_wait,
  751. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  752. .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
  753. .clkdm_name = "core_l4_clkdm",
  754. };
  755. DEFINE_STRUCT_CLK(hdq_fck, fac_fck_parent_names, aes_ick_ops);
  756. static struct clk hdq_ick;
  757. static struct clk_hw_omap hdq_ick_hw = {
  758. .hw = {
  759. .clk = &hdq_ick,
  760. },
  761. .ops = &clkhwops_iclk_wait,
  762. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  763. .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
  764. .clkdm_name = "core_l4_clkdm",
  765. };
  766. DEFINE_STRUCT_CLK(hdq_ick, aes_ick_parent_names, aes_ick_ops);
  767. static struct clk i2c1_ick;
  768. static struct clk_hw_omap i2c1_ick_hw = {
  769. .hw = {
  770. .clk = &i2c1_ick,
  771. },
  772. .ops = &clkhwops_iclk_wait,
  773. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  774. .enable_bit = OMAP2420_EN_I2C1_SHIFT,
  775. .clkdm_name = "core_l4_clkdm",
  776. };
  777. DEFINE_STRUCT_CLK(i2c1_ick, aes_ick_parent_names, aes_ick_ops);
  778. static struct clk i2c2_ick;
  779. static struct clk_hw_omap i2c2_ick_hw = {
  780. .hw = {
  781. .clk = &i2c2_ick,
  782. },
  783. .ops = &clkhwops_iclk_wait,
  784. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  785. .enable_bit = OMAP2420_EN_I2C2_SHIFT,
  786. .clkdm_name = "core_l4_clkdm",
  787. };
  788. DEFINE_STRUCT_CLK(i2c2_ick, aes_ick_parent_names, aes_ick_ops);
  789. static struct clk i2chs1_fck;
  790. static struct clk_hw_omap i2chs1_fck_hw = {
  791. .hw = {
  792. .clk = &i2chs1_fck,
  793. },
  794. .ops = &clkhwops_omap2430_i2chs_wait,
  795. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  796. .enable_bit = OMAP2430_EN_I2CHS1_SHIFT,
  797. .clkdm_name = "core_l4_clkdm",
  798. };
  799. DEFINE_STRUCT_CLK(i2chs1_fck, cam_fck_parent_names, aes_ick_ops);
  800. static struct clk i2chs2_fck;
  801. static struct clk_hw_omap i2chs2_fck_hw = {
  802. .hw = {
  803. .clk = &i2chs2_fck,
  804. },
  805. .ops = &clkhwops_omap2430_i2chs_wait,
  806. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  807. .enable_bit = OMAP2430_EN_I2CHS2_SHIFT,
  808. .clkdm_name = "core_l4_clkdm",
  809. };
  810. DEFINE_STRUCT_CLK(i2chs2_fck, cam_fck_parent_names, aes_ick_ops);
  811. static struct clk icr_ick;
  812. static struct clk_hw_omap icr_ick_hw = {
  813. .hw = {
  814. .clk = &icr_ick,
  815. },
  816. .ops = &clkhwops_iclk_wait,
  817. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  818. .enable_bit = OMAP2430_EN_ICR_SHIFT,
  819. .clkdm_name = "wkup_clkdm",
  820. };
  821. DEFINE_STRUCT_CLK(icr_ick, gpios_ick_parent_names, aes_ick_ops);
  822. static const struct clksel dsp_ick_clksel[] = {
  823. { .parent = &dsp_fck, .rates = dsp_ick_rates },
  824. { .parent = NULL },
  825. };
  826. static const char *iva2_1_ick_parent_names[] = {
  827. "dsp_fck",
  828. };
  829. DEFINE_CLK_OMAP_MUX_GATE(iva2_1_ick, "dsp_clkdm", dsp_ick_clksel,
  830. OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
  831. OMAP24XX_CLKSEL_DSP_IF_MASK,
  832. OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
  833. OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT, &clkhwops_wait,
  834. iva2_1_ick_parent_names, dsp_fck_ops);
  835. static struct clk mailboxes_ick;
  836. static struct clk_hw_omap mailboxes_ick_hw = {
  837. .hw = {
  838. .clk = &mailboxes_ick,
  839. },
  840. .ops = &clkhwops_iclk_wait,
  841. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  842. .enable_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
  843. .clkdm_name = "core_l4_clkdm",
  844. };
  845. DEFINE_STRUCT_CLK(mailboxes_ick, aes_ick_parent_names, aes_ick_ops);
  846. static const struct clksel_rate common_mcbsp_96m_rates[] = {
  847. { .div = 1, .val = 0, .flags = RATE_IN_24XX },
  848. { .div = 0 }
  849. };
  850. static const struct clksel_rate common_mcbsp_mcbsp_rates[] = {
  851. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  852. { .div = 0 }
  853. };
  854. static const struct clksel mcbsp_fck_clksel[] = {
  855. { .parent = &func_96m_ck, .rates = common_mcbsp_96m_rates },
  856. { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
  857. { .parent = NULL },
  858. };
  859. static const char *mcbsp1_fck_parent_names[] = {
  860. "func_96m_ck", "mcbsp_clks",
  861. };
  862. DEFINE_CLK_OMAP_MUX_GATE(mcbsp1_fck, "core_l4_clkdm", mcbsp_fck_clksel,
  863. OMAP243X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
  864. OMAP2_MCBSP1_CLKS_MASK,
  865. OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  866. OMAP24XX_EN_MCBSP1_SHIFT, &clkhwops_wait,
  867. mcbsp1_fck_parent_names, dss1_fck_ops);
  868. static struct clk mcbsp1_ick;
  869. static struct clk_hw_omap mcbsp1_ick_hw = {
  870. .hw = {
  871. .clk = &mcbsp1_ick,
  872. },
  873. .ops = &clkhwops_iclk_wait,
  874. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  875. .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
  876. .clkdm_name = "core_l4_clkdm",
  877. };
  878. DEFINE_STRUCT_CLK(mcbsp1_ick, aes_ick_parent_names, aes_ick_ops);
  879. DEFINE_CLK_OMAP_MUX_GATE(mcbsp2_fck, "core_l4_clkdm", mcbsp_fck_clksel,
  880. OMAP243X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
  881. OMAP2_MCBSP2_CLKS_MASK,
  882. OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  883. OMAP24XX_EN_MCBSP2_SHIFT, &clkhwops_wait,
  884. mcbsp1_fck_parent_names, dss1_fck_ops);
  885. static struct clk mcbsp2_ick;
  886. static struct clk_hw_omap mcbsp2_ick_hw = {
  887. .hw = {
  888. .clk = &mcbsp2_ick,
  889. },
  890. .ops = &clkhwops_iclk_wait,
  891. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  892. .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
  893. .clkdm_name = "core_l4_clkdm",
  894. };
  895. DEFINE_STRUCT_CLK(mcbsp2_ick, aes_ick_parent_names, aes_ick_ops);
  896. DEFINE_CLK_OMAP_MUX_GATE(mcbsp3_fck, "core_l4_clkdm", mcbsp_fck_clksel,
  897. OMAP243X_CTRL_REGADDR(OMAP243X_CONTROL_DEVCONF1),
  898. OMAP2_MCBSP3_CLKS_MASK,
  899. OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  900. OMAP2430_EN_MCBSP3_SHIFT, &clkhwops_wait,
  901. mcbsp1_fck_parent_names, dss1_fck_ops);
  902. static struct clk mcbsp3_ick;
  903. static struct clk_hw_omap mcbsp3_ick_hw = {
  904. .hw = {
  905. .clk = &mcbsp3_ick,
  906. },
  907. .ops = &clkhwops_iclk_wait,
  908. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  909. .enable_bit = OMAP2430_EN_MCBSP3_SHIFT,
  910. .clkdm_name = "core_l4_clkdm",
  911. };
  912. DEFINE_STRUCT_CLK(mcbsp3_ick, aes_ick_parent_names, aes_ick_ops);
  913. DEFINE_CLK_OMAP_MUX_GATE(mcbsp4_fck, "core_l4_clkdm", mcbsp_fck_clksel,
  914. OMAP243X_CTRL_REGADDR(OMAP243X_CONTROL_DEVCONF1),
  915. OMAP2_MCBSP4_CLKS_MASK,
  916. OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  917. OMAP2430_EN_MCBSP4_SHIFT, &clkhwops_wait,
  918. mcbsp1_fck_parent_names, dss1_fck_ops);
  919. static struct clk mcbsp4_ick;
  920. static struct clk_hw_omap mcbsp4_ick_hw = {
  921. .hw = {
  922. .clk = &mcbsp4_ick,
  923. },
  924. .ops = &clkhwops_iclk_wait,
  925. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  926. .enable_bit = OMAP2430_EN_MCBSP4_SHIFT,
  927. .clkdm_name = "core_l4_clkdm",
  928. };
  929. DEFINE_STRUCT_CLK(mcbsp4_ick, aes_ick_parent_names, aes_ick_ops);
  930. DEFINE_CLK_OMAP_MUX_GATE(mcbsp5_fck, "core_l4_clkdm", mcbsp_fck_clksel,
  931. OMAP243X_CTRL_REGADDR(OMAP243X_CONTROL_DEVCONF1),
  932. OMAP2_MCBSP5_CLKS_MASK,
  933. OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  934. OMAP2430_EN_MCBSP5_SHIFT, &clkhwops_wait,
  935. mcbsp1_fck_parent_names, dss1_fck_ops);
  936. static struct clk mcbsp5_ick;
  937. static struct clk_hw_omap mcbsp5_ick_hw = {
  938. .hw = {
  939. .clk = &mcbsp5_ick,
  940. },
  941. .ops = &clkhwops_iclk_wait,
  942. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  943. .enable_bit = OMAP2430_EN_MCBSP5_SHIFT,
  944. .clkdm_name = "core_l4_clkdm",
  945. };
  946. DEFINE_STRUCT_CLK(mcbsp5_ick, aes_ick_parent_names, aes_ick_ops);
  947. static struct clk mcspi1_fck;
  948. static const char *mcspi1_fck_parent_names[] = {
  949. "func_48m_ck",
  950. };
  951. static struct clk_hw_omap mcspi1_fck_hw = {
  952. .hw = {
  953. .clk = &mcspi1_fck,
  954. },
  955. .ops = &clkhwops_wait,
  956. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  957. .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
  958. .clkdm_name = "core_l4_clkdm",
  959. };
  960. DEFINE_STRUCT_CLK(mcspi1_fck, mcspi1_fck_parent_names, aes_ick_ops);
  961. static struct clk mcspi1_ick;
  962. static struct clk_hw_omap mcspi1_ick_hw = {
  963. .hw = {
  964. .clk = &mcspi1_ick,
  965. },
  966. .ops = &clkhwops_iclk_wait,
  967. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  968. .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
  969. .clkdm_name = "core_l4_clkdm",
  970. };
  971. DEFINE_STRUCT_CLK(mcspi1_ick, aes_ick_parent_names, aes_ick_ops);
  972. static struct clk mcspi2_fck;
  973. static struct clk_hw_omap mcspi2_fck_hw = {
  974. .hw = {
  975. .clk = &mcspi2_fck,
  976. },
  977. .ops = &clkhwops_wait,
  978. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  979. .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
  980. .clkdm_name = "core_l4_clkdm",
  981. };
  982. DEFINE_STRUCT_CLK(mcspi2_fck, mcspi1_fck_parent_names, aes_ick_ops);
  983. static struct clk mcspi2_ick;
  984. static struct clk_hw_omap mcspi2_ick_hw = {
  985. .hw = {
  986. .clk = &mcspi2_ick,
  987. },
  988. .ops = &clkhwops_iclk_wait,
  989. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  990. .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
  991. .clkdm_name = "core_l4_clkdm",
  992. };
  993. DEFINE_STRUCT_CLK(mcspi2_ick, aes_ick_parent_names, aes_ick_ops);
  994. static struct clk mcspi3_fck;
  995. static struct clk_hw_omap mcspi3_fck_hw = {
  996. .hw = {
  997. .clk = &mcspi3_fck,
  998. },
  999. .ops = &clkhwops_wait,
  1000. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1001. .enable_bit = OMAP2430_EN_MCSPI3_SHIFT,
  1002. .clkdm_name = "core_l4_clkdm",
  1003. };
  1004. DEFINE_STRUCT_CLK(mcspi3_fck, mcspi1_fck_parent_names, aes_ick_ops);
  1005. static struct clk mcspi3_ick;
  1006. static struct clk_hw_omap mcspi3_ick_hw = {
  1007. .hw = {
  1008. .clk = &mcspi3_ick,
  1009. },
  1010. .ops = &clkhwops_iclk_wait,
  1011. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1012. .enable_bit = OMAP2430_EN_MCSPI3_SHIFT,
  1013. .clkdm_name = "core_l4_clkdm",
  1014. };
  1015. DEFINE_STRUCT_CLK(mcspi3_ick, aes_ick_parent_names, aes_ick_ops);
  1016. static const struct clksel_rate mdm_ick_core_rates[] = {
  1017. { .div = 1, .val = 1, .flags = RATE_IN_243X },
  1018. { .div = 4, .val = 4, .flags = RATE_IN_243X },
  1019. { .div = 6, .val = 6, .flags = RATE_IN_243X },
  1020. { .div = 9, .val = 9, .flags = RATE_IN_243X },
  1021. { .div = 0 }
  1022. };
  1023. static const struct clksel mdm_ick_clksel[] = {
  1024. { .parent = &core_ck, .rates = mdm_ick_core_rates },
  1025. { .parent = NULL },
  1026. };
  1027. static const char *mdm_ick_parent_names[] = {
  1028. "core_ck",
  1029. };
  1030. DEFINE_CLK_OMAP_MUX_GATE(mdm_ick, "mdm_clkdm", mdm_ick_clksel,
  1031. OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_CLKSEL),
  1032. OMAP2430_CLKSEL_MDM_MASK,
  1033. OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_ICLKEN),
  1034. OMAP2430_CM_ICLKEN_MDM_EN_MDM_SHIFT,
  1035. &clkhwops_iclk_wait, mdm_ick_parent_names,
  1036. dsp_fck_ops);
  1037. static struct clk mdm_intc_ick;
  1038. static struct clk_hw_omap mdm_intc_ick_hw = {
  1039. .hw = {
  1040. .clk = &mdm_intc_ick,
  1041. },
  1042. .ops = &clkhwops_iclk_wait,
  1043. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1044. .enable_bit = OMAP2430_EN_MDM_INTC_SHIFT,
  1045. .clkdm_name = "core_l4_clkdm",
  1046. };
  1047. DEFINE_STRUCT_CLK(mdm_intc_ick, aes_ick_parent_names, aes_ick_ops);
  1048. static struct clk mdm_osc_ck;
  1049. static struct clk_hw_omap mdm_osc_ck_hw = {
  1050. .hw = {
  1051. .clk = &mdm_osc_ck,
  1052. },
  1053. .ops = &clkhwops_iclk_wait,
  1054. .enable_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_FCLKEN),
  1055. .enable_bit = OMAP2430_EN_OSC_SHIFT,
  1056. .clkdm_name = "mdm_clkdm",
  1057. };
  1058. DEFINE_STRUCT_CLK(mdm_osc_ck, sys_ck_parent_names, aes_ick_ops);
  1059. static struct clk mmchs1_fck;
  1060. static struct clk_hw_omap mmchs1_fck_hw = {
  1061. .hw = {
  1062. .clk = &mmchs1_fck,
  1063. },
  1064. .ops = &clkhwops_wait,
  1065. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1066. .enable_bit = OMAP2430_EN_MMCHS1_SHIFT,
  1067. .clkdm_name = "core_l4_clkdm",
  1068. };
  1069. DEFINE_STRUCT_CLK(mmchs1_fck, cam_fck_parent_names, aes_ick_ops);
  1070. static struct clk mmchs1_ick;
  1071. static struct clk_hw_omap mmchs1_ick_hw = {
  1072. .hw = {
  1073. .clk = &mmchs1_ick,
  1074. },
  1075. .ops = &clkhwops_iclk_wait,
  1076. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1077. .enable_bit = OMAP2430_EN_MMCHS1_SHIFT,
  1078. .clkdm_name = "core_l4_clkdm",
  1079. };
  1080. DEFINE_STRUCT_CLK(mmchs1_ick, aes_ick_parent_names, aes_ick_ops);
  1081. static struct clk mmchs2_fck;
  1082. static struct clk_hw_omap mmchs2_fck_hw = {
  1083. .hw = {
  1084. .clk = &mmchs2_fck,
  1085. },
  1086. .ops = &clkhwops_wait,
  1087. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1088. .enable_bit = OMAP2430_EN_MMCHS2_SHIFT,
  1089. .clkdm_name = "core_l4_clkdm",
  1090. };
  1091. DEFINE_STRUCT_CLK(mmchs2_fck, cam_fck_parent_names, aes_ick_ops);
  1092. static struct clk mmchs2_ick;
  1093. static struct clk_hw_omap mmchs2_ick_hw = {
  1094. .hw = {
  1095. .clk = &mmchs2_ick,
  1096. },
  1097. .ops = &clkhwops_iclk_wait,
  1098. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1099. .enable_bit = OMAP2430_EN_MMCHS2_SHIFT,
  1100. .clkdm_name = "core_l4_clkdm",
  1101. };
  1102. DEFINE_STRUCT_CLK(mmchs2_ick, aes_ick_parent_names, aes_ick_ops);
  1103. static struct clk mmchsdb1_fck;
  1104. static struct clk_hw_omap mmchsdb1_fck_hw = {
  1105. .hw = {
  1106. .clk = &mmchsdb1_fck,
  1107. },
  1108. .ops = &clkhwops_wait,
  1109. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1110. .enable_bit = OMAP2430_EN_MMCHSDB1_SHIFT,
  1111. .clkdm_name = "core_l4_clkdm",
  1112. };
  1113. DEFINE_STRUCT_CLK(mmchsdb1_fck, gpio5_fck_parent_names, aes_ick_ops);
  1114. static struct clk mmchsdb2_fck;
  1115. static struct clk_hw_omap mmchsdb2_fck_hw = {
  1116. .hw = {
  1117. .clk = &mmchsdb2_fck,
  1118. },
  1119. .ops = &clkhwops_wait,
  1120. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1121. .enable_bit = OMAP2430_EN_MMCHSDB2_SHIFT,
  1122. .clkdm_name = "core_l4_clkdm",
  1123. };
  1124. DEFINE_STRUCT_CLK(mmchsdb2_fck, gpio5_fck_parent_names, aes_ick_ops);
  1125. DEFINE_CLK_DIVIDER(mpu_ck, "core_ck", &core_ck, 0x0,
  1126. OMAP_CM_REGADDR(MPU_MOD, CM_CLKSEL),
  1127. OMAP24XX_CLKSEL_MPU_SHIFT, OMAP24XX_CLKSEL_MPU_WIDTH,
  1128. CLK_DIVIDER_ONE_BASED, NULL);
  1129. static struct clk mpu_wdt_fck;
  1130. static struct clk_hw_omap mpu_wdt_fck_hw = {
  1131. .hw = {
  1132. .clk = &mpu_wdt_fck,
  1133. },
  1134. .ops = &clkhwops_wait,
  1135. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1136. .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
  1137. .clkdm_name = "wkup_clkdm",
  1138. };
  1139. DEFINE_STRUCT_CLK(mpu_wdt_fck, gpio5_fck_parent_names, aes_ick_ops);
  1140. static struct clk mpu_wdt_ick;
  1141. static struct clk_hw_omap mpu_wdt_ick_hw = {
  1142. .hw = {
  1143. .clk = &mpu_wdt_ick,
  1144. },
  1145. .ops = &clkhwops_iclk_wait,
  1146. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1147. .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
  1148. .clkdm_name = "wkup_clkdm",
  1149. };
  1150. DEFINE_STRUCT_CLK(mpu_wdt_ick, gpios_ick_parent_names, aes_ick_ops);
  1151. static struct clk mspro_fck;
  1152. static struct clk_hw_omap mspro_fck_hw = {
  1153. .hw = {
  1154. .clk = &mspro_fck,
  1155. },
  1156. .ops = &clkhwops_wait,
  1157. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1158. .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
  1159. .clkdm_name = "core_l4_clkdm",
  1160. };
  1161. DEFINE_STRUCT_CLK(mspro_fck, cam_fck_parent_names, aes_ick_ops);
  1162. static struct clk mspro_ick;
  1163. static struct clk_hw_omap mspro_ick_hw = {
  1164. .hw = {
  1165. .clk = &mspro_ick,
  1166. },
  1167. .ops = &clkhwops_iclk_wait,
  1168. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1169. .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
  1170. .clkdm_name = "core_l4_clkdm",
  1171. };
  1172. DEFINE_STRUCT_CLK(mspro_ick, aes_ick_parent_names, aes_ick_ops);
  1173. static struct clk omapctrl_ick;
  1174. static struct clk_hw_omap omapctrl_ick_hw = {
  1175. .hw = {
  1176. .clk = &omapctrl_ick,
  1177. },
  1178. .ops = &clkhwops_iclk_wait,
  1179. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1180. .enable_bit = OMAP24XX_EN_OMAPCTRL_SHIFT,
  1181. .flags = ENABLE_ON_INIT,
  1182. .clkdm_name = "wkup_clkdm",
  1183. };
  1184. DEFINE_STRUCT_CLK(omapctrl_ick, gpios_ick_parent_names, aes_ick_ops);
  1185. static struct clk pka_ick;
  1186. static struct clk_hw_omap pka_ick_hw = {
  1187. .hw = {
  1188. .clk = &pka_ick,
  1189. },
  1190. .ops = &clkhwops_iclk_wait,
  1191. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  1192. .enable_bit = OMAP24XX_EN_PKA_SHIFT,
  1193. .clkdm_name = "core_l4_clkdm",
  1194. };
  1195. DEFINE_STRUCT_CLK(pka_ick, aes_ick_parent_names, aes_ick_ops);
  1196. static struct clk rng_ick;
  1197. static struct clk_hw_omap rng_ick_hw = {
  1198. .hw = {
  1199. .clk = &rng_ick,
  1200. },
  1201. .ops = &clkhwops_iclk_wait,
  1202. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  1203. .enable_bit = OMAP24XX_EN_RNG_SHIFT,
  1204. .clkdm_name = "core_l4_clkdm",
  1205. };
  1206. DEFINE_STRUCT_CLK(rng_ick, aes_ick_parent_names, aes_ick_ops);
  1207. static struct clk sdma_fck;
  1208. DEFINE_STRUCT_CLK_HW_OMAP(sdma_fck, "core_l3_clkdm");
  1209. DEFINE_STRUCT_CLK(sdma_fck, gfx_ick_parent_names, core_ck_ops);
  1210. static struct clk sdma_ick;
  1211. static struct clk_hw_omap sdma_ick_hw = {
  1212. .hw = {
  1213. .clk = &sdma_ick,
  1214. },
  1215. .ops = &clkhwops_iclk,
  1216. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
  1217. .enable_bit = OMAP24XX_AUTO_SDMA_SHIFT,
  1218. .clkdm_name = "core_l3_clkdm",
  1219. };
  1220. DEFINE_STRUCT_CLK(sdma_ick, gfx_ick_parent_names, core_ck_ops);
  1221. static struct clk sdrc_ick;
  1222. static struct clk_hw_omap sdrc_ick_hw = {
  1223. .hw = {
  1224. .clk = &sdrc_ick,
  1225. },
  1226. .ops = &clkhwops_iclk,
  1227. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
  1228. .enable_bit = OMAP2430_EN_SDRC_SHIFT,
  1229. .flags = ENABLE_ON_INIT,
  1230. .clkdm_name = "core_l3_clkdm",
  1231. };
  1232. DEFINE_STRUCT_CLK(sdrc_ick, gfx_ick_parent_names, core_ck_ops);
  1233. static struct clk sha_ick;
  1234. static struct clk_hw_omap sha_ick_hw = {
  1235. .hw = {
  1236. .clk = &sha_ick,
  1237. },
  1238. .ops = &clkhwops_iclk_wait,
  1239. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  1240. .enable_bit = OMAP24XX_EN_SHA_SHIFT,
  1241. .clkdm_name = "core_l4_clkdm",
  1242. };
  1243. DEFINE_STRUCT_CLK(sha_ick, aes_ick_parent_names, aes_ick_ops);
  1244. static struct clk ssi_l4_ick;
  1245. static struct clk_hw_omap ssi_l4_ick_hw = {
  1246. .hw = {
  1247. .clk = &ssi_l4_ick,
  1248. },
  1249. .ops = &clkhwops_iclk_wait,
  1250. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1251. .enable_bit = OMAP24XX_EN_SSI_SHIFT,
  1252. .clkdm_name = "core_l4_clkdm",
  1253. };
  1254. DEFINE_STRUCT_CLK(ssi_l4_ick, aes_ick_parent_names, aes_ick_ops);
  1255. static const struct clksel_rate ssi_ssr_sst_fck_core_rates[] = {
  1256. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  1257. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  1258. { .div = 3, .val = 3, .flags = RATE_IN_24XX },
  1259. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  1260. { .div = 5, .val = 5, .flags = RATE_IN_243X },
  1261. { .div = 0 }
  1262. };
  1263. static const struct clksel ssi_ssr_sst_fck_clksel[] = {
  1264. { .parent = &core_ck, .rates = ssi_ssr_sst_fck_core_rates },
  1265. { .parent = NULL },
  1266. };
  1267. static const char *ssi_ssr_sst_fck_parent_names[] = {
  1268. "core_ck",
  1269. };
  1270. DEFINE_CLK_OMAP_MUX_GATE(ssi_ssr_sst_fck, "core_l3_clkdm",
  1271. ssi_ssr_sst_fck_clksel,
  1272. OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  1273. OMAP24XX_CLKSEL_SSI_MASK,
  1274. OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1275. OMAP24XX_EN_SSI_SHIFT, &clkhwops_wait,
  1276. ssi_ssr_sst_fck_parent_names, dsp_fck_ops);
  1277. static struct clk sync_32k_ick;
  1278. static struct clk_hw_omap sync_32k_ick_hw = {
  1279. .hw = {
  1280. .clk = &sync_32k_ick,
  1281. },
  1282. .ops = &clkhwops_iclk_wait,
  1283. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1284. .enable_bit = OMAP24XX_EN_32KSYNC_SHIFT,
  1285. .flags = ENABLE_ON_INIT,
  1286. .clkdm_name = "wkup_clkdm",
  1287. };
  1288. DEFINE_STRUCT_CLK(sync_32k_ick, gpios_ick_parent_names, aes_ick_ops);
  1289. static const struct clksel_rate common_clkout_src_core_rates[] = {
  1290. { .div = 1, .val = 0, .flags = RATE_IN_24XX },
  1291. { .div = 0 }
  1292. };
  1293. static const struct clksel_rate common_clkout_src_sys_rates[] = {
  1294. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  1295. { .div = 0 }
  1296. };
  1297. static const struct clksel_rate common_clkout_src_96m_rates[] = {
  1298. { .div = 1, .val = 2, .flags = RATE_IN_24XX },
  1299. { .div = 0 }
  1300. };
  1301. static const struct clksel_rate common_clkout_src_54m_rates[] = {
  1302. { .div = 1, .val = 3, .flags = RATE_IN_24XX },
  1303. { .div = 0 }
  1304. };
  1305. static const struct clksel common_clkout_src_clksel[] = {
  1306. { .parent = &core_ck, .rates = common_clkout_src_core_rates },
  1307. { .parent = &sys_ck, .rates = common_clkout_src_sys_rates },
  1308. { .parent = &func_96m_ck, .rates = common_clkout_src_96m_rates },
  1309. { .parent = &func_54m_ck, .rates = common_clkout_src_54m_rates },
  1310. { .parent = NULL },
  1311. };
  1312. static const char *sys_clkout_src_parent_names[] = {
  1313. "core_ck", "sys_ck", "func_96m_ck", "func_54m_ck",
  1314. };
  1315. DEFINE_CLK_OMAP_MUX_GATE(sys_clkout_src, "wkup_clkdm", common_clkout_src_clksel,
  1316. OMAP2430_PRCM_CLKOUT_CTRL, OMAP24XX_CLKOUT_SOURCE_MASK,
  1317. OMAP2430_PRCM_CLKOUT_CTRL, OMAP24XX_CLKOUT_EN_SHIFT,
  1318. NULL, sys_clkout_src_parent_names, gpt1_fck_ops);
  1319. DEFINE_CLK_DIVIDER(sys_clkout, "sys_clkout_src", &sys_clkout_src, 0x0,
  1320. OMAP2430_PRCM_CLKOUT_CTRL, OMAP24XX_CLKOUT_DIV_SHIFT,
  1321. OMAP24XX_CLKOUT_DIV_WIDTH, CLK_DIVIDER_POWER_OF_TWO, NULL);
  1322. static struct clk uart1_fck;
  1323. static struct clk_hw_omap uart1_fck_hw = {
  1324. .hw = {
  1325. .clk = &uart1_fck,
  1326. },
  1327. .ops = &clkhwops_wait,
  1328. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1329. .enable_bit = OMAP24XX_EN_UART1_SHIFT,
  1330. .clkdm_name = "core_l4_clkdm",
  1331. };
  1332. DEFINE_STRUCT_CLK(uart1_fck, mcspi1_fck_parent_names, aes_ick_ops);
  1333. static struct clk uart1_ick;
  1334. static struct clk_hw_omap uart1_ick_hw = {
  1335. .hw = {
  1336. .clk = &uart1_ick,
  1337. },
  1338. .ops = &clkhwops_iclk_wait,
  1339. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1340. .enable_bit = OMAP24XX_EN_UART1_SHIFT,
  1341. .clkdm_name = "core_l4_clkdm",
  1342. };
  1343. DEFINE_STRUCT_CLK(uart1_ick, aes_ick_parent_names, aes_ick_ops);
  1344. static struct clk uart2_fck;
  1345. static struct clk_hw_omap uart2_fck_hw = {
  1346. .hw = {
  1347. .clk = &uart2_fck,
  1348. },
  1349. .ops = &clkhwops_wait,
  1350. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1351. .enable_bit = OMAP24XX_EN_UART2_SHIFT,
  1352. .clkdm_name = "core_l4_clkdm",
  1353. };
  1354. DEFINE_STRUCT_CLK(uart2_fck, mcspi1_fck_parent_names, aes_ick_ops);
  1355. static struct clk uart2_ick;
  1356. static struct clk_hw_omap uart2_ick_hw = {
  1357. .hw = {
  1358. .clk = &uart2_ick,
  1359. },
  1360. .ops = &clkhwops_iclk_wait,
  1361. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1362. .enable_bit = OMAP24XX_EN_UART2_SHIFT,
  1363. .clkdm_name = "core_l4_clkdm",
  1364. };
  1365. DEFINE_STRUCT_CLK(uart2_ick, aes_ick_parent_names, aes_ick_ops);
  1366. static struct clk uart3_fck;
  1367. static struct clk_hw_omap uart3_fck_hw = {
  1368. .hw = {
  1369. .clk = &uart3_fck,
  1370. },
  1371. .ops = &clkhwops_wait,
  1372. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1373. .enable_bit = OMAP24XX_EN_UART3_SHIFT,
  1374. .clkdm_name = "core_l4_clkdm",
  1375. };
  1376. DEFINE_STRUCT_CLK(uart3_fck, mcspi1_fck_parent_names, aes_ick_ops);
  1377. static struct clk uart3_ick;
  1378. static struct clk_hw_omap uart3_ick_hw = {
  1379. .hw = {
  1380. .clk = &uart3_ick,
  1381. },
  1382. .ops = &clkhwops_iclk_wait,
  1383. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1384. .enable_bit = OMAP24XX_EN_UART3_SHIFT,
  1385. .clkdm_name = "core_l4_clkdm",
  1386. };
  1387. DEFINE_STRUCT_CLK(uart3_ick, aes_ick_parent_names, aes_ick_ops);
  1388. static struct clk usb_fck;
  1389. static struct clk_hw_omap usb_fck_hw = {
  1390. .hw = {
  1391. .clk = &usb_fck,
  1392. },
  1393. .ops = &clkhwops_wait,
  1394. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1395. .enable_bit = OMAP24XX_EN_USB_SHIFT,
  1396. .clkdm_name = "core_l3_clkdm",
  1397. };
  1398. DEFINE_STRUCT_CLK(usb_fck, mcspi1_fck_parent_names, aes_ick_ops);
  1399. static const struct clksel_rate usb_l4_ick_core_l3_rates[] = {
  1400. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  1401. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  1402. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  1403. { .div = 0 }
  1404. };
  1405. static const struct clksel usb_l4_ick_clksel[] = {
  1406. { .parent = &core_l3_ck, .rates = usb_l4_ick_core_l3_rates },
  1407. { .parent = NULL },
  1408. };
  1409. static const char *usb_l4_ick_parent_names[] = {
  1410. "core_l3_ck",
  1411. };
  1412. DEFINE_CLK_OMAP_MUX_GATE(usb_l4_ick, "core_l4_clkdm", usb_l4_ick_clksel,
  1413. OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  1414. OMAP24XX_CLKSEL_USB_MASK,
  1415. OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1416. OMAP24XX_EN_USB_SHIFT, &clkhwops_iclk_wait,
  1417. usb_l4_ick_parent_names, dsp_fck_ops);
  1418. static struct clk usbhs_ick;
  1419. static struct clk_hw_omap usbhs_ick_hw = {
  1420. .hw = {
  1421. .clk = &usbhs_ick,
  1422. },
  1423. .ops = &clkhwops_iclk_wait,
  1424. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1425. .enable_bit = OMAP2430_EN_USBHS_SHIFT,
  1426. .clkdm_name = "core_l3_clkdm",
  1427. };
  1428. DEFINE_STRUCT_CLK(usbhs_ick, gfx_ick_parent_names, aes_ick_ops);
  1429. static struct clk virt_prcm_set;
  1430. static const char *virt_prcm_set_parent_names[] = {
  1431. "mpu_ck",
  1432. };
  1433. static const struct clk_ops virt_prcm_set_ops = {
  1434. .recalc_rate = &omap2_table_mpu_recalc,
  1435. .set_rate = &omap2_select_table_rate,
  1436. .round_rate = &omap2_round_to_table_rate,
  1437. };
  1438. DEFINE_STRUCT_CLK_HW_OMAP(virt_prcm_set, NULL);
  1439. DEFINE_STRUCT_CLK(virt_prcm_set, virt_prcm_set_parent_names, virt_prcm_set_ops);
  1440. static struct clk wdt1_ick;
  1441. static struct clk_hw_omap wdt1_ick_hw = {
  1442. .hw = {
  1443. .clk = &wdt1_ick,
  1444. },
  1445. .ops = &clkhwops_iclk_wait,
  1446. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1447. .enable_bit = OMAP24XX_EN_WDT1_SHIFT,
  1448. .clkdm_name = "wkup_clkdm",
  1449. };
  1450. DEFINE_STRUCT_CLK(wdt1_ick, gpios_ick_parent_names, aes_ick_ops);
  1451. static struct clk wdt1_osc_ck;
  1452. static const struct clk_ops wdt1_osc_ck_ops = {};
  1453. DEFINE_STRUCT_CLK_HW_OMAP(wdt1_osc_ck, NULL);
  1454. DEFINE_STRUCT_CLK(wdt1_osc_ck, sys_ck_parent_names, wdt1_osc_ck_ops);
  1455. static struct clk wdt4_fck;
  1456. static struct clk_hw_omap wdt4_fck_hw = {
  1457. .hw = {
  1458. .clk = &wdt4_fck,
  1459. },
  1460. .ops = &clkhwops_wait,
  1461. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1462. .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
  1463. .clkdm_name = "core_l4_clkdm",
  1464. };
  1465. DEFINE_STRUCT_CLK(wdt4_fck, gpio5_fck_parent_names, aes_ick_ops);
  1466. static struct clk wdt4_ick;
  1467. static struct clk_hw_omap wdt4_ick_hw = {
  1468. .hw = {
  1469. .clk = &wdt4_ick,
  1470. },
  1471. .ops = &clkhwops_iclk_wait,
  1472. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1473. .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
  1474. .clkdm_name = "core_l4_clkdm",
  1475. };
  1476. DEFINE_STRUCT_CLK(wdt4_ick, aes_ick_parent_names, aes_ick_ops);
  1477. /*
  1478. * clkdev integration
  1479. */
  1480. static struct omap_clk omap2430_clks[] = {
  1481. /* external root sources */
  1482. CLK(NULL, "func_32k_ck", &func_32k_ck, CK_243X),
  1483. CLK(NULL, "secure_32k_ck", &secure_32k_ck, CK_243X),
  1484. CLK(NULL, "osc_ck", &osc_ck, CK_243X),
  1485. CLK("twl", "fck", &osc_ck, CK_243X),
  1486. CLK(NULL, "sys_ck", &sys_ck, CK_243X),
  1487. CLK(NULL, "alt_ck", &alt_ck, CK_243X),
  1488. CLK(NULL, "mcbsp_clks", &mcbsp_clks, CK_243X),
  1489. /* internal analog sources */
  1490. CLK(NULL, "dpll_ck", &dpll_ck, CK_243X),
  1491. CLK(NULL, "apll96_ck", &apll96_ck, CK_243X),
  1492. CLK(NULL, "apll54_ck", &apll54_ck, CK_243X),
  1493. /* internal prcm root sources */
  1494. CLK(NULL, "func_54m_ck", &func_54m_ck, CK_243X),
  1495. CLK(NULL, "core_ck", &core_ck, CK_243X),
  1496. CLK(NULL, "func_96m_ck", &func_96m_ck, CK_243X),
  1497. CLK(NULL, "func_48m_ck", &func_48m_ck, CK_243X),
  1498. CLK(NULL, "func_12m_ck", &func_12m_ck, CK_243X),
  1499. CLK(NULL, "ck_wdt1_osc", &wdt1_osc_ck, CK_243X),
  1500. CLK(NULL, "sys_clkout_src", &sys_clkout_src, CK_243X),
  1501. CLK(NULL, "sys_clkout", &sys_clkout, CK_243X),
  1502. CLK(NULL, "emul_ck", &emul_ck, CK_243X),
  1503. /* mpu domain clocks */
  1504. CLK(NULL, "mpu_ck", &mpu_ck, CK_243X),