| 123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184 | /* * OMAP2plus display device setup / initialization. * * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/ *	Senthilvadivu Guruswamy *	Sumit Semwal * * This program is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License version 2 as * published by the Free Software Foundation. * * This program is distributed "as is" WITHOUT ANY WARRANTY of any * kind, whether express or implied; without even the implied warranty * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the * GNU General Public License for more details. */#include <linux/string.h>#include <linux/kernel.h>#include <linux/init.h>#include <linux/platform_device.h>#include <linux/io.h>#include <linux/clk.h>#include <linux/err.h>#include <linux/delay.h>#include <video/omapdss.h>#include "omap_hwmod.h"#include "omap_device.h"#include "omap-pm.h"#include "common.h"#include "soc.h"#include "iomap.h"#include "mux.h"#include "control.h"#include "display.h"#include "prm.h"#define DISPC_CONTROL		0x0040#define DISPC_CONTROL2		0x0238#define DISPC_CONTROL3		0x0848#define DISPC_IRQSTATUS		0x0018#define DSS_SYSCONFIG		0x10#define DSS_SYSSTATUS		0x14#define DSS_CONTROL		0x40#define DSS_SDI_CONTROL		0x44#define DSS_PLL_CONTROL		0x48#define LCD_EN_MASK		(0x1 << 0)#define DIGIT_EN_MASK		(0x1 << 1)#define FRAMEDONE_IRQ_SHIFT	0#define EVSYNC_EVEN_IRQ_SHIFT	2#define EVSYNC_ODD_IRQ_SHIFT	3#define FRAMEDONE2_IRQ_SHIFT	22#define FRAMEDONE3_IRQ_SHIFT	30#define FRAMEDONETV_IRQ_SHIFT	24/* * FRAMEDONE_IRQ_TIMEOUT: how long (in milliseconds) to wait during DISPC *     reset before deciding that something has gone wrong */#define FRAMEDONE_IRQ_TIMEOUT		100static struct platform_device omap_display_device = {	.name          = "omapdss",	.id            = -1,	.dev            = {		.platform_data = NULL,	},};struct omap_dss_hwmod_data {	const char *oh_name;	const char *dev_name;	const int id;};static const struct omap_dss_hwmod_data omap2_dss_hwmod_data[] __initconst = {	{ "dss_core", "omapdss_dss", -1 },	{ "dss_dispc", "omapdss_dispc", -1 },	{ "dss_rfbi", "omapdss_rfbi", -1 },	{ "dss_venc", "omapdss_venc", -1 },};static const struct omap_dss_hwmod_data omap3_dss_hwmod_data[] __initconst = {	{ "dss_core", "omapdss_dss", -1 },	{ "dss_dispc", "omapdss_dispc", -1 },	{ "dss_rfbi", "omapdss_rfbi", -1 },	{ "dss_venc", "omapdss_venc", -1 },	{ "dss_dsi1", "omapdss_dsi", 0 },};static const struct omap_dss_hwmod_data omap4_dss_hwmod_data[] __initconst = {	{ "dss_core", "omapdss_dss", -1 },	{ "dss_dispc", "omapdss_dispc", -1 },	{ "dss_rfbi", "omapdss_rfbi", -1 },	{ "dss_dsi1", "omapdss_dsi", 0 },	{ "dss_dsi2", "omapdss_dsi", 1 },	{ "dss_hdmi", "omapdss_hdmi", -1 },};static void __init omap4_tpd12s015_mux_pads(void){	omap_mux_init_signal("hdmi_cec",			OMAP_PIN_INPUT_PULLUP);	omap_mux_init_signal("hdmi_ddc_scl",			OMAP_PIN_INPUT_PULLUP);	omap_mux_init_signal("hdmi_ddc_sda",			OMAP_PIN_INPUT_PULLUP);}static void __init omap4_hdmi_mux_pads(enum omap_hdmi_flags flags){	u32 reg;	u16 control_i2c_1;	/*	 * CONTROL_I2C_1: HDMI_DDC_SDA_PULLUPRESX (bit 28) and	 * HDMI_DDC_SCL_PULLUPRESX (bit 24) are set to disable	 * internal pull up resistor.	 */	if (flags & OMAP_HDMI_SDA_SCL_EXTERNAL_PULLUP) {		control_i2c_1 = OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_I2C_1;		reg = omap4_ctrl_pad_readl(control_i2c_1);		reg |= (OMAP4_HDMI_DDC_SDA_PULLUPRESX_MASK |			OMAP4_HDMI_DDC_SCL_PULLUPRESX_MASK);			omap4_ctrl_pad_writel(reg, control_i2c_1);	}}static int omap4_dsi_mux_pads(int dsi_id, unsigned lanes){	u32 enable_mask, enable_shift;	u32 pipd_mask, pipd_shift;	u32 reg;	if (dsi_id == 0) {		enable_mask = OMAP4_DSI1_LANEENABLE_MASK;		enable_shift = OMAP4_DSI1_LANEENABLE_SHIFT;		pipd_mask = OMAP4_DSI1_PIPD_MASK;		pipd_shift = OMAP4_DSI1_PIPD_SHIFT;	} else if (dsi_id == 1) {		enable_mask = OMAP4_DSI2_LANEENABLE_MASK;		enable_shift = OMAP4_DSI2_LANEENABLE_SHIFT;		pipd_mask = OMAP4_DSI2_PIPD_MASK;		pipd_shift = OMAP4_DSI2_PIPD_SHIFT;	} else {		return -ENODEV;	}	reg = omap4_ctrl_pad_readl(OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_DSIPHY);	reg &= ~enable_mask;	reg &= ~pipd_mask;	reg |= (lanes << enable_shift) & enable_mask;	reg |= (lanes << pipd_shift) & pipd_mask;	omap4_ctrl_pad_writel(reg, OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_DSIPHY);	return 0;}int __init omap_hdmi_init(enum omap_hdmi_flags flags){	if (cpu_is_omap44xx()) {		omap4_hdmi_mux_pads(flags);		omap4_tpd12s015_mux_pads();	}	return 0;}static int omap_dsi_enable_pads(int dsi_id, unsigned lane_mask){	if (cpu_is_omap44xx())		return omap4_dsi_mux_pads(dsi_id, lane_mask);	return 0;}
 |