preliminaryDataProcessing.c 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237
  1. /*
  2. * OMAP4 PRM module functions
  3. *
  4. * Copyright (C) 2011-2012 Texas Instruments, Inc.
  5. * Copyright (C) 2010 Nokia Corporation
  6. * Benoît Cousson
  7. * Paul Walmsley
  8. * Rajendra Nayak <rnayak@ti.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/kernel.h>
  15. #include <linux/delay.h>
  16. #include <linux/errno.h>
  17. #include <linux/err.h>
  18. #include <linux/io.h>
  19. #include "soc.h"
  20. #include "iomap.h"
  21. #include "common.h"
  22. #include "vp.h"
  23. #include "prm44xx.h"
  24. #include "prm-regbits-44xx.h"
  25. #include "prcm44xx.h"
  26. #include "prminst44xx.h"
  27. #include "powerdomain.h"
  28. /* Static data */
  29. static const struct omap_prcm_irq omap4_prcm_irqs[] = {
  30. OMAP_PRCM_IRQ("wkup", 0, 0),
  31. OMAP_PRCM_IRQ("io", 9, 1),
  32. };
  33. static struct omap_prcm_irq_setup omap4_prcm_irq_setup = {
  34. .ack = OMAP4_PRM_IRQSTATUS_MPU_OFFSET,
  35. .mask = OMAP4_PRM_IRQENABLE_MPU_OFFSET,
  36. .nr_regs = 2,
  37. .irqs = omap4_prcm_irqs,
  38. .nr_irqs = ARRAY_SIZE(omap4_prcm_irqs),
  39. .irq = 11 + OMAP44XX_IRQ_GIC_START,
  40. .read_pending_irqs = &omap44xx_prm_read_pending_irqs,
  41. .ocp_barrier = &omap44xx_prm_ocp_barrier,
  42. .save_and_clear_irqen = &omap44xx_prm_save_and_clear_irqen,
  43. .restore_irqen = &omap44xx_prm_restore_irqen,
  44. };
  45. /*
  46. * omap44xx_prm_reset_src_map - map from bits in the PRM_RSTST
  47. * hardware register (which are specific to OMAP44xx SoCs) to reset
  48. * source ID bit shifts (which is an OMAP SoC-independent
  49. * enumeration)
  50. */
  51. static struct prm_reset_src_map omap44xx_prm_reset_src_map[] = {
  52. { OMAP4430_GLOBAL_WARM_SW_RST_SHIFT,
  53. OMAP_GLOBAL_WARM_RST_SRC_ID_SHIFT },
  54. { OMAP4430_GLOBAL_COLD_RST_SHIFT,
  55. OMAP_GLOBAL_COLD_RST_SRC_ID_SHIFT },
  56. { OMAP4430_MPU_SECURITY_VIOL_RST_SHIFT,
  57. OMAP_SECU_VIOL_RST_SRC_ID_SHIFT },
  58. { OMAP4430_MPU_WDT_RST_SHIFT, OMAP_MPU_WD_RST_SRC_ID_SHIFT },
  59. { OMAP4430_SECURE_WDT_RST_SHIFT, OMAP_SECU_WD_RST_SRC_ID_SHIFT },
  60. { OMAP4430_EXTERNAL_WARM_RST_SHIFT, OMAP_EXTWARM_RST_SRC_ID_SHIFT },
  61. { OMAP4430_VDD_MPU_VOLT_MGR_RST_SHIFT,
  62. OMAP_VDD_MPU_VM_RST_SRC_ID_SHIFT },
  63. { OMAP4430_VDD_IVA_VOLT_MGR_RST_SHIFT,
  64. OMAP_VDD_IVA_VM_RST_SRC_ID_SHIFT },
  65. { OMAP4430_VDD_CORE_VOLT_MGR_RST_SHIFT,
  66. OMAP_VDD_CORE_VM_RST_SRC_ID_SHIFT },
  67. { OMAP4430_ICEPICK_RST_SHIFT, OMAP_ICEPICK_RST_SRC_ID_SHIFT },
  68. { OMAP4430_C2C_RST_SHIFT, OMAP_C2C_RST_SRC_ID_SHIFT },
  69. { -1, -1 },
  70. };
  71. /* PRM low-level functions */
  72. /* Read a register in a CM/PRM instance in the PRM module */
  73. u32 omap4_prm_read_inst_reg(s16 inst, u16 reg)
  74. {
  75. return __raw_readl(OMAP44XX_PRM_REGADDR(inst, reg));
  76. }
  77. /* Write into a register in a CM/PRM instance in the PRM module */
  78. void omap4_prm_write_inst_reg(u32 val, s16 inst, u16 reg)
  79. {
  80. __raw_writel(val, OMAP44XX_PRM_REGADDR(inst, reg));
  81. }
  82. /* Read-modify-write a register in a PRM module. Caller must lock */
  83. u32 omap4_prm_rmw_inst_reg_bits(u32 mask, u32 bits, s16 inst, s16 reg)
  84. {
  85. u32 v;
  86. v = omap4_prm_read_inst_reg(inst, reg);
  87. v &= ~mask;
  88. v |= bits;
  89. omap4_prm_write_inst_reg(v, inst, reg);
  90. return v;
  91. }
  92. /* PRM VP */
  93. /*
  94. * struct omap4_vp - OMAP4 VP register access description.
  95. * @irqstatus_mpu: offset to IRQSTATUS_MPU register for VP
  96. * @tranxdone_status: VP_TRANXDONE_ST bitmask in PRM_IRQSTATUS_MPU reg
  97. */
  98. struct omap4_vp {
  99. u32 irqstatus_mpu;
  100. u32 tranxdone_status;
  101. };
  102. static struct omap4_vp omap4_vp[] = {
  103. [OMAP4_VP_VDD_MPU_ID] = {
  104. .irqstatus_mpu = OMAP4_PRM_IRQSTATUS_MPU_2_OFFSET,
  105. .tranxdone_status = OMAP4430_VP_MPU_TRANXDONE_ST_MASK,
  106. },
  107. [OMAP4_VP_VDD_IVA_ID] = {
  108. .irqstatus_mpu = OMAP4_PRM_IRQSTATUS_MPU_OFFSET,
  109. .tranxdone_status = OMAP4430_VP_IVA_TRANXDONE_ST_MASK,
  110. },
  111. [OMAP4_VP_VDD_CORE_ID] = {
  112. .irqstatus_mpu = OMAP4_PRM_IRQSTATUS_MPU_OFFSET,
  113. .tranxdone_status = OMAP4430_VP_CORE_TRANXDONE_ST_MASK,
  114. },
  115. };
  116. u32 omap4_prm_vp_check_txdone(u8 vp_id)
  117. {
  118. struct omap4_vp *vp = &omap4_vp[vp_id];
  119. u32 irqstatus;
  120. irqstatus = omap4_prminst_read_inst_reg(OMAP4430_PRM_PARTITION,
  121. OMAP4430_PRM_OCP_SOCKET_INST,
  122. vp->irqstatus_mpu);
  123. return irqstatus & vp->tranxdone_status;
  124. }
  125. void omap4_prm_vp_clear_txdone(u8 vp_id)
  126. {
  127. struct omap4_vp *vp = &omap4_vp[vp_id];
  128. omap4_prminst_write_inst_reg(vp->tranxdone_status,
  129. OMAP4430_PRM_PARTITION,
  130. OMAP4430_PRM_OCP_SOCKET_INST,
  131. vp->irqstatus_mpu);
  132. };
  133. u32 omap4_prm_vcvp_read(u8 offset)
  134. {
  135. return omap4_prminst_read_inst_reg(OMAP4430_PRM_PARTITION,
  136. OMAP4430_PRM_DEVICE_INST, offset);
  137. }
  138. void omap4_prm_vcvp_write(u32 val, u8 offset)
  139. {
  140. omap4_prminst_write_inst_reg(val, OMAP4430_PRM_PARTITION,
  141. OMAP4430_PRM_DEVICE_INST, offset);
  142. }
  143. u32 omap4_prm_vcvp_rmw(u32 mask, u32 bits, u8 offset)
  144. {
  145. return omap4_prminst_rmw_inst_reg_bits(mask, bits,
  146. OMAP4430_PRM_PARTITION,
  147. OMAP4430_PRM_DEVICE_INST,
  148. offset);
  149. }
  150. static inline u32 _read_pending_irq_reg(u16 irqen_offs, u16 irqst_offs)
  151. {
  152. u32 mask, st;
  153. /* XXX read mask from RAM? */
  154. mask = omap4_prm_read_inst_reg(OMAP4430_PRM_OCP_SOCKET_INST,
  155. irqen_offs);
  156. st = omap4_prm_read_inst_reg(OMAP4430_PRM_OCP_SOCKET_INST, irqst_offs);
  157. return mask & st;
  158. }
  159. /**
  160. * omap44xx_prm_read_pending_irqs - read pending PRM MPU IRQs into @events
  161. * @events: ptr to two consecutive u32s, preallocated by caller
  162. *
  163. * Read PRM_IRQSTATUS_MPU* bits, AND'ed with the currently-enabled PRM
  164. * MPU IRQs, and store the result into the two u32s pointed to by @events.
  165. * No return value.
  166. */
  167. void omap44xx_prm_read_pending_irqs(unsigned long *events)
  168. {
  169. events[0] = _read_pending_irq_reg(OMAP4_PRM_IRQENABLE_MPU_OFFSET,
  170. OMAP4_PRM_IRQSTATUS_MPU_OFFSET);
  171. events[1] = _read_pending_irq_reg(OMAP4_PRM_IRQENABLE_MPU_2_OFFSET,
  172. OMAP4_PRM_IRQSTATUS_MPU_2_OFFSET);
  173. }
  174. /**
  175. * omap44xx_prm_ocp_barrier - force buffered MPU writes to the PRM to complete
  176. *
  177. * Force any buffered writes to the PRM IP block to complete. Needed
  178. * by the PRM IRQ handler, which reads and writes directly to the IP
  179. * block, to avoid race conditions after acknowledging or clearing IRQ
  180. * bits. No return value.
  181. */
  182. void omap44xx_prm_ocp_barrier(void)
  183. {
  184. omap4_prm_read_inst_reg(OMAP4430_PRM_OCP_SOCKET_INST,
  185. OMAP4_REVISION_PRM_OFFSET);
  186. }
  187. /**
  188. * omap44xx_prm_save_and_clear_irqen - save/clear PRM_IRQENABLE_MPU* regs
  189. * @saved_mask: ptr to a u32 array to save IRQENABLE bits
  190. *
  191. * Save the PRM_IRQENABLE_MPU and PRM_IRQENABLE_MPU_2 registers to
  192. * @saved_mask. @saved_mask must be allocated by the caller.
  193. * Intended to be used in the PRM interrupt handler suspend callback.
  194. * The OCP barrier is needed to ensure the write to disable PRM
  195. * interrupts reaches the PRM before returning; otherwise, spurious
  196. * interrupts might occur. No return value.
  197. */
  198. void omap44xx_prm_save_and_clear_irqen(u32 *saved_mask)
  199. {
  200. saved_mask[0] =
  201. omap4_prm_read_inst_reg(OMAP4430_PRM_OCP_SOCKET_INST,
  202. OMAP4_PRM_IRQSTATUS_MPU_OFFSET);
  203. saved_mask[1] =
  204. omap4_prm_read_inst_reg(OMAP4430_PRM_OCP_SOCKET_INST,
  205. OMAP4_PRM_IRQSTATUS_MPU_2_OFFSET);
  206. omap4_prm_write_inst_reg(0, OMAP4430_PRM_OCP_SOCKET_INST,