memoryCall.h 157 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435
  1. /*
  2. * Copyright 2011 Analog Devices Inc.
  3. *
  4. * Licensed under the GPL-2 or later.
  5. */
  6. #ifndef _CDEF_BF60X_H
  7. #define _CDEF_BF60X_H
  8. /* ************************************************************** */
  9. /* SYSTEM & MMR ADDRESS DEFINITIONS COMMON TO ALL ADSP-BF60x */
  10. /* ************************************************************** */
  11. /* Debug/MP/Emulation Registers (0xFFC00014 - 0xFFC00014) */
  12. #define bfin_read_CHIPID() bfin_read32(CHIPID)
  13. #define bfin_write_CHIPID(val) bfin_write32(CHIPID, val)
  14. /* System Reset and Interrubfin_read_()t Controller (0xFFC00100 - 0xFFC00104) */
  15. /* SEC0 Registers */
  16. #define bfin_read_SEC0_CCTL() bfin_read32(SEC0_CCTL)
  17. #define bfin_write_SEC0_CCTL(val) bfin_write32(SEC0_CCTL, val)
  18. #define bfin_read_SEC0_CSID() bfin_read32(SEC0_CSID)
  19. #define bfin_write_SEC0_CSID(val) bfin_write32(SEC0_CSID, val)
  20. #define bfin_read_SEC_GCTL() bfin_read32(SEC_GCTL)
  21. #define bfin_write_SEC_GCTL(val) bfin_write32(SEC_GCTL, val)
  22. #define bfin_read_SEC_FCTL() bfin_read32(SEC_FCTL)
  23. #define bfin_write_SEC_FCTL(val) bfin_write32(SEC_FCTL, val)
  24. #define bfin_read_SEC_SCTL(sid) bfin_read32((SEC_SCTL0 + (sid) * 8))
  25. #define bfin_write_SEC_SCTL(sid, val) bfin_write32((SEC_SCTL0 + (sid) * 8), val)
  26. #define bfin_read_SEC_SSTAT(sid) bfin_read32((SEC_SSTAT0 + (sid) * 8))
  27. #define bfin_write_SEC_SSTAT(sid, val) bfin_write32((SEC_SSTAT0 + (sid) * 8), val)
  28. /* RCU0 Registers */
  29. #define bfin_read_RCU0_CTL() bfin_read32(RCU0_CTL)
  30. #define bfin_write_RCU0_CTL(val) bfin_write32(RCU0_CTL, val)
  31. /* Watchdog Timer Registers */
  32. #define bfin_read_WDOG_CTL() bfin_read16(WDOG_CTL)
  33. #define bfin_write_WDOG_CTL(val) bfin_write16(WDOG_CTL, val)
  34. #define bfin_read_WDOG_CNT() bfin_read32(WDOG_CNT)
  35. #define bfin_write_WDOG_CNT(val) bfin_write32(WDOG_CNT, val)
  36. #define bfin_read_WDOG_STAT() bfin_read32(WDOG_STAT)
  37. #define bfin_write_WDOG_STAT(val) bfin_write32(WDOG_STAT, val)
  38. /* RTC Registers */
  39. /* UART0 Registers */
  40. #define bfin_read_UART0_REVID() bfin_read32(UART0_REVID)
  41. #define bfin_write_UART0_REVID(val) bfin_write32(UART0_REVID, val)
  42. #define bfin_read_UART0_GCTL() bfin_read32(UART0_GCTL)
  43. #define bfin_write_UART0_GCTL(val) bfin_write32(UART0_GCTL, val)
  44. #define bfin_read_UART0_STAT() bfin_read32(UART0_STAT)
  45. #define bfin_write_UART0_STAT(val) bfin_write32(UART0_STAT, val)
  46. #define bfin_read_UART0_SCR() bfin_read32(UART0_SCR)
  47. #define bfin_write_UART0_SCR(val) bfin_write32(UART0_SCR, val)
  48. #define bfin_read_UART0_CLK() bfin_read32(UART0_CLK)
  49. #define bfin_write_UART0_CLK(val) bfin_write32(UART0_CLK, val)
  50. #define bfin_read_UART0_IER() bfin_read32(UART0_IER)
  51. #define bfin_write_UART0_IER(val) bfin_write32(UART0_IER, val)
  52. #define bfin_read_UART0_IER_SET() bfin_read32(UART0_IER_SET)
  53. #define bfin_write_UART0_IER_SET(val) bfin_write32(UART0_IER_SET, val)
  54. #define bfin_read_UART0_IER_CLEAR() bfin_read32(UART0_IER_CLEAR)
  55. #define bfin_write_UART0_IER_CLEAR(val) bfin_write32(UART0_IER_CLEAR, val)
  56. #define bfin_read_UART0_RBR() bfin_read32(UART0_RBR)
  57. #define bfin_write_UART0_RBR(val) bfin_write32(UART0_RBR, val)
  58. #define bfin_read_UART0_THR() bfin_read32(UART0_THR)
  59. #define bfin_write_UART0_THR(val) bfin_write32(UART0_THR, val)
  60. #define bfin_read_UART0_TAIP() bfin_read32(UART0_TAIP)
  61. #define bfin_write_UART0_TAIP(val) bfin_write32(UART0_TAIP, val)
  62. #define bfin_read_UART0_TSR() bfin_read32(UART0_TSR)
  63. #define bfin_write_UART0_TSR(val) bfin_write32(UART0_TSR, val)
  64. #define bfin_read_UART0_RSR() bfin_read32(UART0_RSR)
  65. #define bfin_write_UART0_RSR(val) bfin_write32(UART0_RSR, val)
  66. #define bfin_read_UART0_TXCNT() bfin_read32(UART0_TXCNT)
  67. #define bfin_write_UART0_TXCNT(val) bfin_write32(UART0_TXCNT, val)
  68. #define bfin_read_UART0_RXCNT() bfin_read32(UART0_RXCNT)
  69. #define bfin_write_UART0_RXCNT(val) bfin_write32(UART0_RXCNT, val)
  70. /* UART1 Registers */
  71. #define bfin_read_UART1_REVID() bfin_read32(UART1_REVID)
  72. #define bfin_write_UART1_REVID(val) bfin_write32(UART1_REVID, val)
  73. #define bfin_read_UART1_GCTL() bfin_read32(UART1_GCTL)
  74. #define bfin_write_UART1_GCTL(val) bfin_write32(UART1_GCTL, val)
  75. #define bfin_read_UART1_STAT() bfin_read32(UART1_STAT)
  76. #define bfin_write_UART1_STAT(val) bfin_write32(UART1_STAT, val)
  77. #define bfin_read_UART1_SCR() bfin_read32(UART1_SCR)
  78. #define bfin_write_UART1_SCR(val) bfin_write32(UART1_SCR, val)
  79. #define bfin_read_UART1_CLK() bfin_read32(UART1_CLK)
  80. #define bfin_write_UART1_CLK(val) bfin_write32(UART1_CLK, val)
  81. #define bfin_read_UART1_IER() bfin_read32(UART1_IER)
  82. #define bfin_write_UART1_IER(val) bfin_write32(UART1_IER, val)
  83. #define bfin_read_UART1_IER_SET() bfin_read32(UART1_IER_SET)
  84. #define bfin_write_UART1_IER_SET(val) bfin_write32(UART1_IER_SET, val)
  85. #define bfin_read_UART1_IER_CLEAR() bfin_read32(UART1_IER_CLEAR)
  86. #define bfin_write_UART1_IER_CLEAR(val) bfin_write32(UART1_IER_CLEAR, val)
  87. #define bfin_read_UART1_RBR() bfin_read32(UART1_RBR)
  88. #define bfin_write_UART1_RBR(val) bfin_write32(UART1_RBR, val)
  89. #define bfin_read_UART1_THR() bfin_read32(UART1_THR)
  90. #define bfin_write_UART1_THR(val) bfin_write32(UART1_THR, val)
  91. #define bfin_read_UART1_TAIP() bfin_read32(UART1_TAIP)
  92. #define bfin_write_UART1_TAIP(val) bfin_write32(UART1_TAIP, val)
  93. #define bfin_read_UART1_TSR() bfin_read32(UART1_TSR)
  94. #define bfin_write_UART1_TSR(val) bfin_write32(UART1_TSR, val)
  95. #define bfin_read_UART1_RSR() bfin_read32(UART1_RSR)
  96. #define bfin_write_UART1_RSR(val) bfin_write32(UART1_RSR, val)
  97. #define bfin_read_UART1_TXCNT() bfin_read32(UART1_TXCNT)
  98. #define bfin_write_UART1_TXCNT(val) bfin_write32(UART1_TXCNT, val)
  99. #define bfin_read_UART1_RXCNT() bfin_read32(UART1_RXCNT)
  100. #define bfin_write_UART1_RXCNT(val) bfin_write32(UART1_RXCNT, val)
  101. /* SPI0 Registers */
  102. #define bfin_read_SPI0_CTL() bfin_read32(SPI0_CTL)
  103. #define bfin_write_SPI0_CTL(val) bfin_write32(SPI0_CTL, val)
  104. #define bfin_read_SPI0_RXCTL() bfin_read32(SPI0_RXCTL)
  105. #define bfin_write_SPI0_RXCTL(val) bfin_write32(SPI0_RXCTL, val)
  106. #define bfin_read_SPI0_TXCTL() bfin_read32(SPI0_TXCTL)
  107. #define bfin_write_SPI0_TXCTL(val) bfin_write32(SPI0_TXCTL, val)
  108. #define bfin_read_SPI0_CLK() bfin_read32(SPI0_CLK)
  109. #define bfin_write_SPI0_CLK(val) bfin_write32(SPI0_CLK, val)
  110. #define bfin_read_SPI0_DLY() bfin_read32(SPI0_DLY)
  111. #define bfin_write_SPI0_DLY(val) bfin_write32(SPI0_DLY, val)
  112. #define bfin_read_SPI0_SLVSEL() bfin_read32(SPI0_SLVSEL)
  113. #define bfin_write_SPI0_SLVSEL(val) bfin_write32(SPI0_SLVSEL, val)
  114. #define bfin_read_SPI0_RWC() bfin_read32(SPI0_RWC)
  115. #define bfin_write_SPI0_RWC(val) bfin_write32(SPI0_RWC, val)
  116. #define bfin_read_SPI0_RWCR() bfin_read32(SPI0_RWCR)
  117. #define bfin_write_SPI0_RWCR(val) bfin_write32(SPI0_RWCR, val)
  118. #define bfin_read_SPI0_TWC() bfin_read32(SPI0_TWC)
  119. #define bfin_write_SPI0_TWC(val) bfin_write32(SPI0_TWC, val)
  120. #define bfin_read_SPI0_TWCR() bfin_read32(SPI0_TWCR)
  121. #define bfin_write_SPI0_TWCR(val) bfin_write32(SPI0_TWCR, val)
  122. #define bfin_read_SPI0_IMSK() bfin_read32(SPI0_IMSK)
  123. #define bfin_write_SPI0_IMSK(val) bfin_write32(SPI0_IMSK, val)
  124. #define bfin_read_SPI0_IMSK_CLR() bfin_read32(SPI0_IMSK_CLR)
  125. #define bfin_write_SPI0_IMSK_CLR(val) bfin_write32(SPI0_IMSK_CLR, val)
  126. #define bfin_read_SPI0_IMSK_SET() bfin_read32(SPI0_IMSK_SET)
  127. #define bfin_write_SPI0_IMSK_SET(val) bfin_write32(SPI0_IMSK_SET, val)
  128. #define bfin_read_SPI0_STAT() bfin_read32(SPI0_STAT)
  129. #define bfin_write_SPI0_STAT(val) bfin_write32(SPI0_STAT, val)
  130. #define bfin_read_SPI0_ILAT() bfin_read32(SPI0_ILAT)
  131. #define bfin_write_SPI0_ILAT(val) bfin_write32(SPI0_ILAT, val)
  132. #define bfin_read_SPI0_ILAT_CLR() bfin_read32(SPI0_ILAT_CLR)
  133. #define bfin_write_SPI0_ILAT_CLR(val) bfin_write32(SPI0_ILAT_CLR, val)
  134. #define bfin_read_SPI0_RFIFO() bfin_read32(SPI0_RFIFO)
  135. #define bfin_write_SPI0_RFIFO(val) bfin_write32(SPI0_RFIFO, val)
  136. #define bfin_read_SPI0_TFIFO() bfin_read32(SPI0_TFIFO)
  137. #define bfin_write_SPI0_TFIFO(val) bfin_write32(SPI0_TFIFO, val)
  138. /* SPI1 Registers */
  139. #define bfin_read_SPI1_CTL() bfin_read32(SPI1_CTL)
  140. #define bfin_write_SPI1_CTL(val) bfin_write32(SPI1_CTL, val)
  141. #define bfin_read_SPI1_RXCTL() bfin_read32(SPI1_RXCTL)
  142. #define bfin_write_SPI1_RXCTL(val) bfin_write32(SPI1_RXCTL, val)
  143. #define bfin_read_SPI1_TXCTL() bfin_read32(SPI1_TXCTL)
  144. #define bfin_write_SPI1_TXCTL(val) bfin_write32(SPI1_TXCTL, val)
  145. #define bfin_read_SPI1_CLK() bfin_read32(SPI1_CLK)
  146. #define bfin_write_SPI1_CLK(val) bfin_write32(SPI1_CLK, val)
  147. #define bfin_read_SPI1_DLY() bfin_read32(SPI1_DLY)
  148. #define bfin_write_SPI1_DLY(val) bfin_write32(SPI1_DLY, val)
  149. #define bfin_read_SPI1_SLVSEL() bfin_read32(SPI1_SLVSEL)
  150. #define bfin_write_SPI1_SLVSEL(val) bfin_write32(SPI1_SLVSEL, val)
  151. #define bfin_read_SPI1_RWC() bfin_read32(SPI1_RWC)
  152. #define bfin_write_SPI1_RWC(val) bfin_write32(SPI1_RWC, val)
  153. #define bfin_read_SPI1_RWCR() bfin_read32(SPI1_RWCR)
  154. #define bfin_write_SPI1_RWCR(val) bfin_write32(SPI1_RWCR, val)
  155. #define bfin_read_SPI1_TWC() bfin_read32(SPI1_TWC)
  156. #define bfin_write_SPI1_TWC(val) bfin_write32(SPI1_TWC, val)
  157. #define bfin_read_SPI1_TWCR() bfin_read32(SPI1_TWCR)
  158. #define bfin_write_SPI1_TWCR(val) bfin_write32(SPI1_TWCR, val)
  159. #define bfin_read_SPI1_IMSK() bfin_read32(SPI1_IMSK)
  160. #define bfin_write_SPI1_IMSK(val) bfin_write32(SPI1_IMSK, val)
  161. #define bfin_read_SPI1_IMSK_CLR() bfin_read32(SPI1_IMSK_CLR)
  162. #define bfin_write_SPI1_IMSK_CLR(val) bfin_write32(SPI1_IMSK_CLR, val)
  163. #define bfin_read_SPI1_IMSK_SET() bfin_read32(SPI1_IMSK_SET)
  164. #define bfin_write_SPI1_IMSK_SET(val) bfin_write32(SPI1_IMSK_SET, val)
  165. #define bfin_read_SPI1_STAT() bfin_read32(SPI1_STAT)
  166. #define bfin_write_SPI1_STAT(val) bfin_write32(SPI1_STAT, val)
  167. #define bfin_read_SPI1_ILAT() bfin_read32(SPI1_ILAT)
  168. #define bfin_write_SPI1_ILAT(val) bfin_write32(SPI1_ILAT, val)
  169. #define bfin_read_SPI1_ILAT_CLR() bfin_read32(SPI1_ILAT_CLR)
  170. #define bfin_write_SPI1_ILAT_CLR(val) bfin_write32(SPI1_ILAT_CLR, val)
  171. #define bfin_read_SPI1_RFIFO() bfin_read32(SPI1_RFIFO)
  172. #define bfin_write_SPI1_RFIFO(val) bfin_write32(SPI1_RFIFO, val)
  173. #define bfin_read_SPI1_TFIFO() bfin_read32(SPI1_TFIFO)
  174. #define bfin_write_SPI1_TFIFO(val) bfin_write32(SPI1_TFIFO, val)
  175. /* Timer 0-7 registers */
  176. #define bfin_read_TIMER0_CONFIG() bfin_read16(TIMER0_CONFIG)
  177. #define bfin_write_TIMER0_CONFIG(val) bfin_write16(TIMER0_CONFIG, val)
  178. #define bfin_read_TIMER0_COUNTER() bfin_read32(TIMER0_COUNTER)
  179. #define bfin_write_TIMER0_COUNTER(val) bfin_write32(TIMER0_COUNTER, val)
  180. #define bfin_read_TIMER0_PERIOD() bfin_read32(TIMER0_PERIOD)
  181. #define bfin_write_TIMER0_PERIOD(val) bfin_write32(TIMER0_PERIOD, val)
  182. #define bfin_read_TIMER0_WIDTH() bfin_read32(TIMER0_WIDTH)
  183. #define bfin_write_TIMER0_WIDTH(val) bfin_write32(TIMER0_WIDTH, val)
  184. #define bfin_read_TIMER1_CONFIG() bfin_read16(TIMER1_CONFIG)
  185. #define bfin_write_TIMER1_CONFIG(val) bfin_write16(TIMER1_CONFIG, val)
  186. #define bfin_read_TIMER1_COUNTER() bfin_read32(TIMER1_COUNTER)
  187. #define bfin_write_TIMER1_COUNTER(val) bfin_write32(TIMER1_COUNTER, val)
  188. #define bfin_read_TIMER1_PERIOD() bfin_read32(TIMER1_PERIOD)
  189. #define bfin_write_TIMER1_PERIOD(val) bfin_write32(TIMER1_PERIOD, val)
  190. #define bfin_read_TIMER1_WIDTH() bfin_read32(TIMER1_WIDTH)
  191. #define bfin_write_TIMER1_WIDTH(val) bfin_write32(TIMER1_WIDTH, val)
  192. #define bfin_read_TIMER2_CONFIG() bfin_read16(TIMER2_CONFIG)
  193. #define bfin_write_TIMER2_CONFIG(val) bfin_write16(TIMER2_CONFIG, val)
  194. #define bfin_read_TIMER2_COUNTER() bfin_read32(TIMER2_COUNTER)
  195. #define bfin_write_TIMER2_COUNTER(val) bfin_write32(TIMER2_COUNTER, val)
  196. #define bfin_read_TIMER2_PERIOD() bfin_read32(TIMER2_PERIOD)
  197. #define bfin_write_TIMER2_PERIOD(val) bfin_write32(TIMER2_PERIOD, val)
  198. #define bfin_read_TIMER2_WIDTH() bfin_read32(TIMER2_WIDTH)
  199. #define bfin_write_TIMER2_WIDTH(val) bfin_write32(TIMER2_WIDTH, val)
  200. #define bfin_read_TIMER3_CONFIG() bfin_read16(TIMER3_CONFIG)
  201. #define bfin_write_TIMER3_CONFIG(val) bfin_write16(TIMER3_CONFIG, val)
  202. #define bfin_read_TIMER3_COUNTER() bfin_read32(TIMER3_COUNTER)
  203. #define bfin_write_TIMER3_COUNTER(val) bfin_write32(TIMER3_COUNTER, val)
  204. #define bfin_read_TIMER3_PERIOD() bfin_read32(TIMER3_PERIOD)
  205. #define bfin_write_TIMER3_PERIOD(val) bfin_write32(TIMER3_PERIOD, val)
  206. #define bfin_read_TIMER3_WIDTH() bfin_read32(TIMER3_WIDTH)
  207. #define bfin_write_TIMER3_WIDTH(val) bfin_write32(TIMER3_WIDTH, val)
  208. #define bfin_read_TIMER4_CONFIG() bfin_read16(TIMER4_CONFIG)
  209. #define bfin_write_TIMER4_CONFIG(val) bfin_write16(TIMER4_CONFIG, val)
  210. #define bfin_read_TIMER4_COUNTER() bfin_read32(TIMER4_COUNTER)
  211. #define bfin_write_TIMER4_COUNTER(val) bfin_write32(TIMER4_COUNTER, val)
  212. #define bfin_read_TIMER4_PERIOD() bfin_read32(TIMER4_PERIOD)
  213. #define bfin_write_TIMER4_PERIOD(val) bfin_write32(TIMER4_PERIOD, val)
  214. #define bfin_read_TIMER4_WIDTH() bfin_read32(TIMER4_WIDTH)
  215. #define bfin_write_TIMER4_WIDTH(val) bfin_write32(TIMER4_WIDTH, val)
  216. #define bfin_read_TIMER5_CONFIG() bfin_read16(TIMER5_CONFIG)
  217. #define bfin_write_TIMER5_CONFIG(val) bfin_write16(TIMER5_CONFIG, val)
  218. #define bfin_read_TIMER5_COUNTER() bfin_read32(TIMER5_COUNTER)
  219. #define bfin_write_TIMER5_COUNTER(val) bfin_write32(TIMER5_COUNTER, val)
  220. #define bfin_read_TIMER5_PERIOD() bfin_read32(TIMER5_PERIOD)
  221. #define bfin_write_TIMER5_PERIOD(val) bfin_write32(TIMER5_PERIOD, val)
  222. #define bfin_read_TIMER5_WIDTH() bfin_read32(TIMER5_WIDTH)
  223. #define bfin_write_TIMER5_WIDTH(val) bfin_write32(TIMER5_WIDTH, val)
  224. #define bfin_read_TIMER6_CONFIG() bfin_read16(TIMER6_CONFIG)
  225. #define bfin_write_TIMER6_CONFIG(val) bfin_write16(TIMER6_CONFIG, val)
  226. #define bfin_read_TIMER6_COUNTER() bfin_read32(TIMER6_COUNTER)
  227. #define bfin_write_TIMER6_COUNTER(val) bfin_write32(TIMER6_COUNTER, val)
  228. #define bfin_read_TIMER6_PERIOD() bfin_read32(TIMER6_PERIOD)
  229. #define bfin_write_TIMER6_PERIOD(val) bfin_write32(TIMER6_PERIOD, val)
  230. #define bfin_read_TIMER6_WIDTH() bfin_read32(TIMER6_WIDTH)
  231. #define bfin_write_TIMER6_WIDTH(val) bfin_write32(TIMER6_WIDTH, val)
  232. #define bfin_read_TIMER7_CONFIG() bfin_read16(TIMER7_CONFIG)
  233. #define bfin_write_TIMER7_CONFIG(val) bfin_write16(TIMER7_CONFIG, val)
  234. #define bfin_read_TIMER7_COUNTER() bfin_read32(TIMER7_COUNTER)
  235. #define bfin_write_TIMER7_COUNTER(val) bfin_write32(TIMER7_COUNTER, val)
  236. #define bfin_read_TIMER7_PERIOD() bfin_read32(TIMER7_PERIOD)
  237. #define bfin_write_TIMER7_PERIOD(val) bfin_write32(TIMER7_PERIOD, val)
  238. #define bfin_read_TIMER7_WIDTH() bfin_read32(TIMER7_WIDTH)
  239. #define bfin_write_TIMER7_WIDTH(val) bfin_write32(TIMER7_WIDTH, val)
  240. /* Two Wire Interface Registers (TWI0) */
  241. /* SPORT1 Registers */
  242. /* SMC Registers */
  243. #define bfin_read_SMC_GCTL() bfin_read32(SMC_GCTL)
  244. #define bfin_write_SMC_GCTL(val) bfin_write32(SMC_GCTL, val)
  245. #define bfin_read_SMC_GSTAT() bfin_read32(SMC_GSTAT)
  246. #define bfin_read_SMC_B0CTL() bfin_read32(SMC_B0CTL)
  247. #define bfin_write_SMC_B0CTL(val) bfin_write32(SMC_B0CTL, val)
  248. #define bfin_read_SMC_B0TIM() bfin_read32(SMC_B0TIM)
  249. #define bfin_write_SMC_B0TIM(val) bfin_write32(SMC_B0TIM, val)
  250. #define bfin_read_SMC_B0ETIM() bfin_read32(SMC_B0ETIM)
  251. #define bfin_write_SMC_B0ETIM(val) bfin_write32(SMC_B0ETIM, val)
  252. #define bfin_read_SMC_B1CTL() bfin_read32(SMC_B1CTL)
  253. #define bfin_write_SMC_B1CTL(val) bfin_write32(SMC_B1CTL, val)
  254. #define bfin_read_SMC_B1TIM() bfin_read32(SMC_B1TIM)
  255. #define bfin_write_SMC_B1TIM(val) bfin_write32(SMC_B1TIM, val)
  256. #define bfin_read_SMC_B1ETIM() bfin_read32(SMC_B1ETIM)
  257. #define bfin_write_SMC_B1ETIM(val) bfin_write32(SMC_B1ETIM, val)
  258. #define bfin_read_SMC_B2CTL() bfin_read32(SMC_B2CTL)
  259. #define bfin_write_SMC_B2CTL(val) bfin_write32(SMC_B2CTL, val)
  260. #define bfin_read_SMC_B2TIM() bfin_read32(SMC_B2TIM)
  261. #define bfin_write_SMC_B2TIM(val) bfin_write32(SMC_B2TIM, val)
  262. #define bfin_read_SMC_B2ETIM() bfin_read32(SMC_B2ETIM)
  263. #define bfin_write_SMC_B2ETIM(val) bfin_write32(SMC_B2ETIM, val)
  264. #define bfin_read_SMC_B3CTL() bfin_read32(SMC_B3CTL)
  265. #define bfin_write_SMC_B3CTL(val) bfin_write32(SMC_B3CTL, val)
  266. #define bfin_read_SMC_B3TIM() bfin_read32(SMC_B3TIM)
  267. #define bfin_write_SMC_B3TIM(val) bfin_write32(SMC_B3TIM, val)
  268. #define bfin_read_SMC_B3ETIM() bfin_read32(SMC_B3ETIM)
  269. #define bfin_write_SMC_B3ETIM(val) bfin_write32(SMC_B3ETIM, val)
  270. /* DDR2 Memory Control Registers */
  271. #define bfin_read_DMC0_CFG() bfin_read32(DMC0_CFG)
  272. #define bfin_write_DMC0_CFG(val) bfin_write32(DMC0_CFG, val)
  273. #define bfin_read_DMC0_TR0() bfin_read32(DMC0_TR0)
  274. #define bfin_write_DMC0_TR0(val) bfin_write32(DMC0_TR0, val)
  275. #define bfin_read_DMC0_TR1() bfin_read32(DMC0_TR1)
  276. #define bfin_write_DMC0_TR1(val) bfin_write32(DMC0_TR1, val)
  277. #define bfin_read_DMC0_TR2() bfin_read32(DMC0_TR2)
  278. #define bfin_write_DMC0_TR2(val) bfin_write32(DMC0_TR2, val)
  279. #define bfin_read_DMC0_MR() bfin_read32(DMC0_MR)
  280. #define bfin_write_DMC0_MR(val) bfin_write32(DMC0_MR, val)
  281. #define bfin_read_DMC0_EMR1() bfin_read32(DMC0_EMR1)
  282. #define bfin_write_DMC0_EMR1(val) bfin_write32(DMC0_EMR1, val)
  283. #define bfin_read_DMC0_CTL() bfin_read32(DMC0_CTL)
  284. #define bfin_write_DMC0_CTL(val) bfin_write32(DMC0_CTL, val)
  285. #define bfin_read_DMC0_STAT() bfin_read32(DMC0_STAT)
  286. #define bfin_write_DMC0_STAT(val) bfin_write32(DMC0_STAT, val)
  287. #define bfin_read_DMC0_DLLCTL() bfin_read32(DMC0_DLLCTL)
  288. #define bfin_write_DMC0_DLLCTL(val) bfin_write32(DMC0_DLLCTL, val)
  289. /* DDR BankRead and Write Count Registers */
  290. /* DMA Channel 0 Registers */
  291. #define bfin_read_DMA0_NEXT_DESC_PTR() bfin_read32(DMA0_NEXT_DESC_PTR)
  292. #define bfin_write_DMA0_NEXT_DESC_PTR(val) bfin_write32(DMA0_NEXT_DESC_PTR, val)
  293. #define bfin_read_DMA0_START_ADDR() bfin_read32(DMA0_START_ADDR)
  294. #define bfin_write_DMA0_START_ADDR(val) bfin_write32(DMA0_START_ADDR, val)
  295. #define bfin_read_DMA0_CONFIG() bfin_read32(DMA0_CONFIG)
  296. #define bfin_write_DMA0_CONFIG(val) bfin_write32(DMA0_CONFIG, val)
  297. #define bfin_read_DMA0_X_COUNT() bfin_read32(DMA0_X_COUNT)
  298. #define bfin_write_DMA0_X_COUNT(val) bfin_write32(DMA0_X_COUNT, val)
  299. #define bfin_read_DMA0_X_MODIFY() bfin_read32(DMA0_X_MODIFY)
  300. #define bfin_write_DMA0_X_MODIFY(val) bfin_write32(DMA0_X_MODIFY, val)
  301. #define bfin_read_DMA0_Y_COUNT() bfin_read32(DMA0_Y_COUNT)
  302. #define bfin_write_DMA0_Y_COUNT(val) bfin_write32(DMA0_Y_COUNT, val)
  303. #define bfin_read_DMA0_Y_MODIFY() bfin_read32(DMA0_Y_MODIFY)
  304. #define bfin_write_DMA0_Y_MODIFY(val) bfin_write32(DMA0_Y_MODIFY, val)
  305. #define bfin_read_DMA0_CURR_DESC_PTR() bfin_read32(DMA0_CURR_DESC_PTR)
  306. #define bfin_write_DMA0_CURR_DESC_PTR(val) bfin_write32(DMA0_CURR_DESC_PTR, val)
  307. #define bfin_read_DMA0_PREV_DESC_PTR() bfin_read32(DMA0_PREV_DESC_PTR)
  308. #define bfin_write_DMA0_PREV_DESC_PTR(val) bfin_write32(DMA0_PREV_DESC_PTR, val)
  309. #define bfin_read_DMA0_CURR_ADDR() bfin_read32(DMA0_CURR_ADDR)
  310. #define bfin_write_DMA0_CURR_ADDR(val) bfin_write32(DMA0_CURR_ADDR, val)
  311. #define bfin_read_DMA0_IRQ_STATUS() bfin_read32(DMA0_IRQ_STATUS)
  312. #define bfin_write_DMA0_IRQ_STATUS(val) bfin_write32(DMA0_IRQ_STATUS, val)
  313. #define bfin_read_DMA0_CURR_X_COUNT() bfin_read32(DMA0_CURR_X_COUNT)
  314. #define bfin_write_DMA0_CURR_X_COUNT(val) bfin_write32(DMA0_CURR_X_COUNT, val)
  315. #define bfin_read_DMA0_CURR_Y_COUNT() bfin_read32(DMA0_CURR_Y_COUNT)
  316. #define bfin_write_DMA0_CURR_Y_COUNT(val) bfin_write32(DMA0_CURR_Y_COUNT, val)
  317. #define bfin_read_DMA0_BWL_COUNT() bfin_read32(DMA0_BWL_COUNT)
  318. #define bfin_write_DMA0_BWL_COUNT(val) bfin_write32(DMA0_BWL_COUNT, val)
  319. #define bfin_read_DMA0_CURR_BWL_COUNT() bfin_read32(DMA0_CURR_BWL_COUNT)
  320. #define bfin_write_DMA0_CURR_BWL_COUNT(val) bfin_write32(DMA0_CURR_BWL_COUNT, val)
  321. #define bfin_read_DMA0_BWM_COUNT() bfin_read32(DMA0_BWM_COUNT)
  322. #define bfin_write_DMA0_BWM_COUNT(val) bfin_write32(DMA0_BWM_COUNT, val)
  323. #define bfin_read_DMA0_CURR_BWM_COUNT() bfin_read32(DMA0_CURR_BWM_COUNT)
  324. #define bfin_write_DMA0_CURR_BWM_COUNT(val) bfin_write32(DMA0_CURR_BWM_COUNT, val)
  325. /* DMA Channel 1 Registers */
  326. #define bfin_read_DMA1_NEXT_DESC_PTR() bfin_read32(DMA1_NEXT_DESC_PTR)
  327. #define bfin_write_DMA1_NEXT_DESC_PTR(val) bfin_write32(DMA1_NEXT_DESC_PTR, val)
  328. #define bfin_read_DMA1_START_ADDR() bfin_read32(DMA1_START_ADDR)
  329. #define bfin_write_DMA1_START_ADDR(val) bfin_write32(DMA1_START_ADDR, val)
  330. #define bfin_read_DMA1_CONFIG() bfin_read32(DMA1_CONFIG)
  331. #define bfin_write_DMA1_CONFIG(val) bfin_write32(DMA1_CONFIG, val)
  332. #define bfin_read_DMA1_X_COUNT() bfin_read32(DMA1_X_COUNT)
  333. #define bfin_write_DMA1_X_COUNT(val) bfin_write32(DMA1_X_COUNT, val)
  334. #define bfin_read_DMA1_X_MODIFY() bfin_read32(DMA1_X_MODIFY)
  335. #define bfin_write_DMA1_X_MODIFY(val) bfin_write32(DMA1_X_MODIFY, val)
  336. #define bfin_read_DMA1_Y_COUNT() bfin_read32(DMA1_Y_COUNT)
  337. #define bfin_write_DMA1_Y_COUNT(val) bfin_write32(DMA1_Y_COUNT, val)
  338. #define bfin_read_DMA1_Y_MODIFY() bfin_read32(DMA1_Y_MODIFY)
  339. #define bfin_write_DMA1_Y_MODIFY(val) bfin_write32(DMA1_Y_MODIFY, val)
  340. #define bfin_read_DMA1_CURR_DESC_PTR() bfin_read32(DMA1_CURR_DESC_PTR)
  341. #define bfin_write_DMA1_CURR_DESC_PTR(val) bfin_write32(DMA1_CURR_DESC_PTR, val)
  342. #define bfin_read_DMA1_PREV_DESC_PTR() bfin_read32(DMA1_PREV_DESC_PTR)
  343. #define bfin_write_DMA1_PREV_DESC_PTR(val) bfin_write32(DMA1_PREV_DESC_PTR, val)
  344. #define bfin_read_DMA1_CURR_ADDR() bfin_read32(DMA1_CURR_ADDR)
  345. #define bfin_write_DMA1_CURR_ADDR(val) bfin_write32(DMA1_CURR_ADDR, val)
  346. #define bfin_read_DMA1_IRQ_STATUS() bfin_read32(DMA1_IRQ_STATUS)
  347. #define bfin_write_DMA1_IRQ_STATUS(val) bfin_write32(DMA1_IRQ_STATUS, val)
  348. #define bfin_read_DMA1_CURR_X_COUNT() bfin_read32(DMA1_CURR_X_COUNT)
  349. #define bfin_write_DMA1_CURR_X_COUNT(val) bfin_write32(DMA1_CURR_X_COUNT, val)
  350. #define bfin_read_DMA1_CURR_Y_COUNT() bfin_read32(DMA1_CURR_Y_COUNT)
  351. #define bfin_write_DMA1_CURR_Y_COUNT(val) bfin_write32(DMA1_CURR_Y_COUNT, val)
  352. #define bfin_read_DMA1_BWL_COUNT() bfin_read32(DMA1_BWL_COUNT)
  353. #define bfin_write_DMA1_BWL_COUNT(val) bfin_write32(DMA1_BWL_COUNT, val)
  354. #define bfin_read_DMA1_CURR_BWL_COUNT() bfin_read32(DMA1_CURR_BWL_COUNT)
  355. #define bfin_write_DMA1_CURR_BWL_COUNT(val) bfin_write32(DMA1_CURR_BWL_COUNT, val)
  356. #define bfin_read_DMA1_BWM_COUNT() bfin_read32(DMA1_BWM_COUNT)
  357. #define bfin_write_DMA1_BWM_COUNT(val) bfin_write32(DMA1_BWM_COUNT, val)
  358. #define bfin_read_DMA1_CURR_BWM_COUNT() bfin_read32(DMA1_CURR_BWM_COUNT)
  359. #define bfin_write_DMA1_CURR_BWM_COUNT(val) bfin_write32(DMA1_CURR_BWM_COUNT, val)
  360. /* DMA Channel 2 Registers */
  361. #define bfin_read_DMA2_NEXT_DESC_PTR() bfin_read32(DMA2_NEXT_DESC_PTR)
  362. #define bfin_write_DMA2_NEXT_DESC_PTR(val) bfin_write32(DMA2_NEXT_DESC_PTR, val)
  363. #define bfin_read_DMA2_START_ADDR() bfin_read32(DMA2_START_ADDR)
  364. #define bfin_write_DMA2_START_ADDR(val) bfin_write32(DMA2_START_ADDR, val)
  365. #define bfin_read_DMA2_CONFIG() bfin_read32(DMA2_CONFIG)
  366. #define bfin_write_DMA2_CONFIG(val) bfin_write32(DMA2_CONFIG, val)
  367. #define bfin_read_DMA2_X_COUNT() bfin_read32(DMA2_X_COUNT)
  368. #define bfin_write_DMA2_X_COUNT(val) bfin_write32(DMA2_X_COUNT, val)
  369. #define bfin_read_DMA2_X_MODIFY() bfin_read32(DMA2_X_MODIFY)
  370. #define bfin_write_DMA2_X_MODIFY(val) bfin_write32(DMA2_X_MODIFY, val)
  371. #define bfin_read_DMA2_Y_COUNT() bfin_read32(DMA2_Y_COUNT)
  372. #define bfin_write_DMA2_Y_COUNT(val) bfin_write32(DMA2_Y_COUNT, val)
  373. #define bfin_read_DMA2_Y_MODIFY() bfin_read32(DMA2_Y_MODIFY)
  374. #define bfin_write_DMA2_Y_MODIFY(val) bfin_write32(DMA2_Y_MODIFY, val)
  375. #define bfin_read_DMA2_CURR_DESC_PTR() bfin_read32(DMA2_CURR_DESC_PTR)
  376. #define bfin_write_DMA2_CURR_DESC_PTR(val) bfin_write32(DMA2_CURR_DESC_PTR, val)
  377. #define bfin_read_DMA2_PREV_DESC_PTR() bfin_read32(DMA2_PREV_DESC_PTR)
  378. #define bfin_write_DMA2_PREV_DESC_PTR(val) bfin_write32(DMA2_PREV_DESC_PTR, val)
  379. #define bfin_read_DMA2_CURR_ADDR() bfin_read32(DMA2_CURR_ADDR)
  380. #define bfin_write_DMA2_CURR_ADDR(val) bfin_write32(DMA2_CURR_ADDR, val)
  381. #define bfin_read_DMA2_IRQ_STATUS() bfin_read32(DMA2_IRQ_STATUS)
  382. #define bfin_write_DMA2_IRQ_STATUS(val) bfin_write32(DMA2_IRQ_STATUS, val)
  383. #define bfin_read_DMA2_CURR_X_COUNT() bfin_read32(DMA2_CURR_X_COUNT)
  384. #define bfin_write_DMA2_CURR_X_COUNT(val) bfin_write32(DMA2_CURR_X_COUNT, val)
  385. #define bfin_read_DMA2_CURR_Y_COUNT() bfin_read32(DMA2_CURR_Y_COUNT)
  386. #define bfin_write_DMA2_CURR_Y_COUNT(val) bfin_write32(DMA2_CURR_Y_COUNT, val)
  387. #define bfin_read_DMA2_BWL_COUNT() bfin_read32(DMA2_BWL_COUNT)
  388. #define bfin_write_DMA2_BWL_COUNT(val) bfin_write32(DMA2_BWL_COUNT, val)
  389. #define bfin_read_DMA2_CURR_BWL_COUNT() bfin_read32(DMA2_CURR_BWL_COUNT)
  390. #define bfin_write_DMA2_CURR_BWL_COUNT(val) bfin_write32(DMA2_CURR_BWL_COUNT, val)
  391. #define bfin_read_DMA2_BWM_COUNT() bfin_read32(DMA2_BWM_COUNT)
  392. #define bfin_write_DMA2_BWM_COUNT(val) bfin_write32(DMA2_BWM_COUNT, val)
  393. #define bfin_read_DMA2_CURR_BWM_COUNT() bfin_read32(DMA2_CURR_BWM_COUNT)
  394. #define bfin_write_DMA2_CURR_BWM_COUNT(val) bfin_write32(DMA2_CURR_BWM_COUNT, val)
  395. /* DMA Channel 3 Registers */
  396. #define bfin_read_DMA3_NEXT_DESC_PTR() bfin_read32(DMA3_NEXT_DESC_PTR)
  397. #define bfin_write_DMA3_NEXT_DESC_PTR(val) bfin_write32(DMA3_NEXT_DESC_PTR, val)
  398. #define bfin_read_DMA3_START_ADDR() bfin_read32(DMA3_START_ADDR)
  399. #define bfin_write_DMA3_START_ADDR(val) bfin_write32(DMA3_START_ADDR, val)
  400. #define bfin_read_DMA3_CONFIG() bfin_read32(DMA3_CONFIG)
  401. #define bfin_write_DMA3_CONFIG(val) bfin_write32(DMA3_CONFIG, val)
  402. #define bfin_read_DMA3_X_COUNT() bfin_read32(DMA3_X_COUNT)
  403. #define bfin_write_DMA3_X_COUNT(val) bfin_write32(DMA3_X_COUNT, val)
  404. #define bfin_read_DMA3_X_MODIFY() bfin_read32(DMA3_X_MODIFY)
  405. #define bfin_write_DMA3_X_MODIFY(val) bfin_write32(DMA3_X_MODIFY, val)
  406. #define bfin_read_DMA3_Y_COUNT() bfin_read32(DMA3_Y_COUNT)
  407. #define bfin_write_DMA3_Y_COUNT(val) bfin_write32(DMA3_Y_COUNT, val)
  408. #define bfin_read_DMA3_Y_MODIFY() bfin_read32(DMA3_Y_MODIFY)
  409. #define bfin_write_DMA3_Y_MODIFY(val) bfin_write32(DMA3_Y_MODIFY, val)
  410. #define bfin_read_DMA3_CURR_DESC_PTR() bfin_read32(DMA3_CURR_DESC_PTR)
  411. #define bfin_write_DMA3_CURR_DESC_PTR(val) bfin_write32(DMA3_CURR_DESC_PTR, val)
  412. #define bfin_read_DMA3_PREV_DESC_PTR() bfin_read32(DMA3_PREV_DESC_PTR)
  413. #define bfin_write_DMA3_PREV_DESC_PTR(val) bfin_write32(DMA3_PREV_DESC_PTR, val)
  414. #define bfin_read_DMA3_CURR_ADDR() bfin_read32(DMA3_CURR_ADDR)
  415. #define bfin_write_DMA3_CURR_ADDR(val) bfin_write32(DMA3_CURR_ADDR, val)
  416. #define bfin_read_DMA3_IRQ_STATUS() bfin_read32(DMA3_IRQ_STATUS)
  417. #define bfin_write_DMA3_IRQ_STATUS(val) bfin_write32(DMA3_IRQ_STATUS, val)
  418. #define bfin_read_DMA3_CURR_X_COUNT() bfin_read32(DMA3_CURR_X_COUNT)
  419. #define bfin_write_DMA3_CURR_X_COUNT(val) bfin_write32(DMA3_CURR_X_COUNT, val)
  420. #define bfin_read_DMA3_CURR_Y_COUNT() bfin_read32(DMA3_CURR_Y_COUNT)
  421. #define bfin_write_DMA3_CURR_Y_COUNT(val) bfin_write32(DMA3_CURR_Y_COUNT, val)
  422. #define bfin_read_DMA3_BWL_COUNT() bfin_read32(DMA3_BWL_COUNT)
  423. #define bfin_write_DMA3_BWL_COUNT(val) bfin_write32(DMA3_BWL_COUNT, val)
  424. #define bfin_read_DMA3_CURR_BWL_COUNT() bfin_read32(DMA3_CURR_BWL_COUNT)
  425. #define bfin_write_DMA3_CURR_BWL_COUNT(val) bfin_write32(DMA3_CURR_BWL_COUNT, val)
  426. #define bfin_read_DMA3_BWM_COUNT() bfin_read32(DMA3_BWM_COUNT)
  427. #define bfin_write_DMA3_BWM_COUNT(val) bfin_write32(DMA3_BWM_COUNT, val)
  428. #define bfin_read_DMA3_CURR_BWM_COUNT() bfin_read32(DMA3_CURR_BWM_COUNT)
  429. #define bfin_write_DMA3_CURR_BWM_COUNT(val) bfin_write32(DMA3_CURR_BWM_COUNT, val)
  430. /* DMA Channel 4 Registers */
  431. #define bfin_read_DMA4_NEXT_DESC_PTR() bfin_read32(DMA4_NEXT_DESC_PTR)
  432. #define bfin_write_DMA4_NEXT_DESC_PTR(val) bfin_write32(DMA4_NEXT_DESC_PTR, val)
  433. #define bfin_read_DMA4_START_ADDR() bfin_read32(DMA4_START_ADDR)
  434. #define bfin_write_DMA4_START_ADDR(val) bfin_write32(DMA4_START_ADDR, val)
  435. #define bfin_read_DMA4_CONFIG() bfin_read32(DMA4_CONFIG)
  436. #define bfin_write_DMA4_CONFIG(val) bfin_write32(DMA4_CONFIG, val)
  437. #define bfin_read_DMA4_X_COUNT() bfin_read32(DMA4_X_COUNT)
  438. #define bfin_write_DMA4_X_COUNT(val) bfin_write32(DMA4_X_COUNT, val)
  439. #define bfin_read_DMA4_X_MODIFY() bfin_read32(DMA4_X_MODIFY)
  440. #define bfin_write_DMA4_X_MODIFY(val) bfin_write32(DMA4_X_MODIFY, val)
  441. #define bfin_read_DMA4_Y_COUNT() bfin_read32(DMA4_Y_COUNT)
  442. #define bfin_write_DMA4_Y_COUNT(val) bfin_write32(DMA4_Y_COUNT, val)
  443. #define bfin_read_DMA4_Y_MODIFY() bfin_read32(DMA4_Y_MODIFY)
  444. #define bfin_write_DMA4_Y_MODIFY(val) bfin_write32(DMA4_Y_MODIFY, val)
  445. #define bfin_read_DMA4_CURR_DESC_PTR() bfin_read32(DMA4_CURR_DESC_PTR)
  446. #define bfin_write_DMA4_CURR_DESC_PTR(val) bfin_write32(DMA4_CURR_DESC_PTR, val)
  447. #define bfin_read_DMA4_PREV_DESC_PTR() bfin_read32(DMA4_PREV_DESC_PTR)
  448. #define bfin_write_DMA4_PREV_DESC_PTR(val) bfin_write32(DMA4_PREV_DESC_PTR, val)
  449. #define bfin_read_DMA4_CURR_ADDR() bfin_read32(DMA4_CURR_ADDR)
  450. #define bfin_write_DMA4_CURR_ADDR(val) bfin_write32(DMA4_CURR_ADDR, val)
  451. #define bfin_read_DMA4_IRQ_STATUS() bfin_read32(DMA4_IRQ_STATUS)
  452. #define bfin_write_DMA4_IRQ_STATUS(val) bfin_write32(DMA4_IRQ_STATUS, val)
  453. #define bfin_read_DMA4_CURR_X_COUNT() bfin_read32(DMA4_CURR_X_COUNT)
  454. #define bfin_write_DMA4_CURR_X_COUNT(val) bfin_write32(DMA4_CURR_X_COUNT, val)
  455. #define bfin_read_DMA4_CURR_Y_COUNT() bfin_read32(DMA4_CURR_Y_COUNT)
  456. #define bfin_write_DMA4_CURR_Y_COUNT(val) bfin_write32(DMA4_CURR_Y_COUNT, val)
  457. #define bfin_read_DMA4_BWL_COUNT() bfin_read32(DMA4_BWL_COUNT)
  458. #define bfin_write_DMA4_BWL_COUNT(val) bfin_write32(DMA4_BWL_COUNT, val)
  459. #define bfin_read_DMA4_CURR_BWL_COUNT() bfin_read32(DMA4_CURR_BWL_COUNT)
  460. #define bfin_write_DMA4_CURR_BWL_COUNT(val) bfin_write32(DMA4_CURR_BWL_COUNT, val)
  461. #define bfin_read_DMA4_BWM_COUNT() bfin_read32(DMA4_BWM_COUNT)
  462. #define bfin_write_DMA4_BWM_COUNT(val) bfin_write32(DMA4_BWM_COUNT, val)
  463. #define bfin_read_DMA4_CURR_BWM_COUNT() bfin_read32(DMA4_CURR_BWM_COUNT)
  464. #define bfin_write_DMA4_CURR_BWM_COUNT(val) bfin_write32(DMA4_CURR_BWM_COUNT, val)
  465. /* DMA Channel 5 Registers */
  466. #define bfin_read_DMA5_NEXT_DESC_PTR() bfin_read32(DMA5_NEXT_DESC_PTR)
  467. #define bfin_write_DMA5_NEXT_DESC_PTR(val) bfin_write32(DMA5_NEXT_DESC_PTR, val)
  468. #define bfin_read_DMA5_START_ADDR() bfin_read32(DMA5_START_ADDR)
  469. #define bfin_write_DMA5_START_ADDR(val) bfin_write32(DMA5_START_ADDR, val)
  470. #define bfin_read_DMA5_CONFIG() bfin_read32(DMA5_CONFIG)
  471. #define bfin_write_DMA5_CONFIG(val) bfin_write32(DMA5_CONFIG, val)
  472. #define bfin_read_DMA5_X_COUNT() bfin_read32(DMA5_X_COUNT)
  473. #define bfin_write_DMA5_X_COUNT(val) bfin_write32(DMA5_X_COUNT, val)
  474. #define bfin_read_DMA5_X_MODIFY() bfin_read32(DMA5_X_MODIFY)
  475. #define bfin_write_DMA5_X_MODIFY(val) bfin_write32(DMA5_X_MODIFY, val)
  476. #define bfin_read_DMA5_Y_COUNT() bfin_read32(DMA5_Y_COUNT)
  477. #define bfin_write_DMA5_Y_COUNT(val) bfin_write32(DMA5_Y_COUNT, val)
  478. #define bfin_read_DMA5_Y_MODIFY() bfin_read32(DMA5_Y_MODIFY)
  479. #define bfin_write_DMA5_Y_MODIFY(val) bfin_write32(DMA5_Y_MODIFY, val)
  480. #define bfin_read_DMA5_CURR_DESC_PTR() bfin_read32(DMA5_CURR_DESC_PTR)
  481. #define bfin_write_DMA5_CURR_DESC_PTR(val) bfin_write32(DMA5_CURR_DESC_PTR, val)
  482. #define bfin_read_DMA5_PREV_DESC_PTR() bfin_read32(DMA5_PREV_DESC_PTR)
  483. #define bfin_write_DMA5_PREV_DESC_PTR(val) bfin_write32(DMA5_PREV_DESC_PTR, val)
  484. #define bfin_read_DMA5_CURR_ADDR() bfin_read32(DMA5_CURR_ADDR)
  485. #define bfin_write_DMA5_CURR_ADDR(val) bfin_write32(DMA5_CURR_ADDR, val)
  486. #define bfin_read_DMA5_IRQ_STATUS() bfin_read32(DMA5_IRQ_STATUS)
  487. #define bfin_write_DMA5_IRQ_STATUS(val) bfin_write32(DMA5_IRQ_STATUS, val)
  488. #define bfin_read_DMA5_CURR_X_COUNT() bfin_read32(DMA5_CURR_X_COUNT)
  489. #define bfin_write_DMA5_CURR_X_COUNT(val) bfin_write32(DMA5_CURR_X_COUNT, val)
  490. #define bfin_read_DMA5_CURR_Y_COUNT() bfin_read32(DMA5_CURR_Y_COUNT)
  491. #define bfin_write_DMA5_CURR_Y_COUNT(val) bfin_write32(DMA5_CURR_Y_COUNT, val)
  492. #define bfin_read_DMA5_BWL_COUNT() bfin_read32(DMA5_BWL_COUNT)
  493. #define bfin_write_DMA5_BWL_COUNT(val) bfin_write32(DMA5_BWL_COUNT, val)
  494. #define bfin_read_DMA5_CURR_BWL_COUNT() bfin_read32(DMA5_CURR_BWL_COUNT)
  495. #define bfin_write_DMA5_CURR_BWL_COUNT(val) bfin_write32(DMA5_CURR_BWL_COUNT, val)
  496. #define bfin_read_DMA5_BWM_COUNT() bfin_read32(DMA5_BWM_COUNT)
  497. #define bfin_write_DMA5_BWM_COUNT(val) bfin_write32(DMA5_BWM_COUNT, val)
  498. #define bfin_read_DMA5_CURR_BWM_COUNT() bfin_read32(DMA5_CURR_BWM_COUNT)
  499. #define bfin_write_DMA5_CURR_BWM_COUNT(val) bfin_write32(DMA5_CURR_BWM_COUNT, val)
  500. /* DMA Channel 6 Registers */
  501. #define bfin_read_DMA6_NEXT_DESC_PTR() bfin_read32(DMA6_NEXT_DESC_PTR)
  502. #define bfin_write_DMA6_NEXT_DESC_PTR(val) bfin_write32(DMA6_NEXT_DESC_PTR, val)
  503. #define bfin_read_DMA6_START_ADDR() bfin_read32(DMA6_START_ADDR)
  504. #define bfin_write_DMA6_START_ADDR(val) bfin_write32(DMA6_START_ADDR, val)
  505. #define bfin_read_DMA6_CONFIG() bfin_read32(DMA6_CONFIG)
  506. #define bfin_write_DMA6_CONFIG(val) bfin_write32(DMA6_CONFIG, val)
  507. #define bfin_read_DMA6_X_COUNT() bfin_read32(DMA6_X_COUNT)
  508. #define bfin_write_DMA6_X_COUNT(val) bfin_write32(DMA6_X_COUNT, val)
  509. #define bfin_read_DMA6_X_MODIFY() bfin_read32(DMA6_X_MODIFY)
  510. #define bfin_write_DMA6_X_MODIFY(val) bfin_write32(DMA6_X_MODIFY, val)
  511. #define bfin_read_DMA6_Y_COUNT() bfin_read32(DMA6_Y_COUNT)
  512. #define bfin_write_DMA6_Y_COUNT(val) bfin_write32(DMA6_Y_COUNT, val)
  513. #define bfin_read_DMA6_Y_MODIFY() bfin_read32(DMA6_Y_MODIFY)
  514. #define bfin_write_DMA6_Y_MODIFY(val) bfin_write32(DMA6_Y_MODIFY, val)
  515. #define bfin_read_DMA6_CURR_DESC_PTR() bfin_read32(DMA6_CURR_DESC_PTR)
  516. #define bfin_write_DMA6_CURR_DESC_PTR(val) bfin_write32(DMA6_CURR_DESC_PTR, val)
  517. #define bfin_read_DMA6_PREV_DESC_PTR() bfin_read32(DMA6_PREV_DESC_PTR)
  518. #define bfin_write_DMA6_PREV_DESC_PTR(val) bfin_write32(DMA6_PREV_DESC_PTR, val)
  519. #define bfin_read_DMA6_CURR_ADDR() bfin_read32(DMA6_CURR_ADDR)
  520. #define bfin_write_DMA6_CURR_ADDR(val) bfin_write32(DMA6_CURR_ADDR, val)
  521. #define bfin_read_DMA6_IRQ_STATUS() bfin_read32(DMA6_IRQ_STATUS)
  522. #define bfin_write_DMA6_IRQ_STATUS(val) bfin_write32(DMA6_IRQ_STATUS, val)
  523. #define bfin_read_DMA6_CURR_X_COUNT() bfin_read32(DMA6_CURR_X_COUNT)
  524. #define bfin_write_DMA6_CURR_X_COUNT(val) bfin_write32(DMA6_CURR_X_COUNT, val)
  525. #define bfin_read_DMA6_CURR_Y_COUNT() bfin_read32(DMA6_CURR_Y_COUNT)
  526. #define bfin_write_DMA6_CURR_Y_COUNT(val) bfin_write32(DMA6_CURR_Y_COUNT, val)
  527. #define bfin_read_DMA6_BWL_COUNT() bfin_read32(DMA6_BWL_COUNT)
  528. #define bfin_write_DMA6_BWL_COUNT(val) bfin_write32(DMA6_BWL_COUNT, val)
  529. #define bfin_read_DMA6_CURR_BWL_COUNT() bfin_read32(DMA6_CURR_BWL_COUNT)
  530. #define bfin_write_DMA6_CURR_BWL_COUNT(val) bfin_write32(DMA6_CURR_BWL_COUNT, val)
  531. #define bfin_read_DMA6_BWM_COUNT() bfin_read32(DMA6_BWM_COUNT)
  532. #define bfin_write_DMA6_BWM_COUNT(val) bfin_write32(DMA6_BWM_COUNT, val)
  533. #define bfin_read_DMA6_CURR_BWM_COUNT() bfin_read32(DMA6_CURR_BWM_COUNT)
  534. #define bfin_write_DMA6_CURR_BWM_COUNT(val) bfin_write32(DMA6_CURR_BWM_COUNT, val)
  535. /* DMA Channel 7 Registers */
  536. #define bfin_read_DMA7_NEXT_DESC_PTR() bfin_read32(DMA7_NEXT_DESC_PTR)
  537. #define bfin_write_DMA7_NEXT_DESC_PTR(val) bfin_write32(DMA7_NEXT_DESC_PTR, val)
  538. #define bfin_read_DMA7_START_ADDR() bfin_read32(DMA7_START_ADDR)
  539. #define bfin_write_DMA7_START_ADDR(val) bfin_write32(DMA7_START_ADDR, val)
  540. #define bfin_read_DMA7_CONFIG() bfin_read32(DMA7_CONFIG)
  541. #define bfin_write_DMA7_CONFIG(val) bfin_write32(DMA7_CONFIG, val)
  542. #define bfin_read_DMA7_X_COUNT() bfin_read32(DMA7_X_COUNT)
  543. #define bfin_write_DMA7_X_COUNT(val) bfin_write32(DMA7_X_COUNT, val)
  544. #define bfin_read_DMA7_X_MODIFY() bfin_read32(DMA7_X_MODIFY)
  545. #define bfin_write_DMA7_X_MODIFY(val) bfin_write32(DMA7_X_MODIFY, val)
  546. #define bfin_read_DMA7_Y_COUNT() bfin_read32(DMA7_Y_COUNT)
  547. #define bfin_write_DMA7_Y_COUNT(val) bfin_write32(DMA7_Y_COUNT, val)
  548. #define bfin_read_DMA7_Y_MODIFY() bfin_read32(DMA7_Y_MODIFY)
  549. #define bfin_write_DMA7_Y_MODIFY(val) bfin_write32(DMA7_Y_MODIFY, val)
  550. #define bfin_read_DMA7_CURR_DESC_PTR() bfin_read32(DMA7_CURR_DESC_PTR)
  551. #define bfin_write_DMA7_CURR_DESC_PTR(val) bfin_write32(DMA7_CURR_DESC_PTR, val)
  552. #define bfin_read_DMA7_PREV_DESC_PTR() bfin_read32(DMA7_PREV_DESC_PTR)
  553. #define bfin_write_DMA7_PREV_DESC_PTR(val) bfin_write32(DMA7_PREV_DESC_PTR, val)
  554. #define bfin_read_DMA7_CURR_ADDR() bfin_read32(DMA7_CURR_ADDR)
  555. #define bfin_write_DMA7_CURR_ADDR(val) bfin_write32(DMA7_CURR_ADDR, val)
  556. #define bfin_read_DMA7_IRQ_STATUS() bfin_read32(DMA7_IRQ_STATUS)
  557. #define bfin_write_DMA7_IRQ_STATUS(val) bfin_write32(DMA7_IRQ_STATUS, val)
  558. #define bfin_read_DMA7_CURR_X_COUNT() bfin_read32(DMA7_CURR_X_COUNT)
  559. #define bfin_write_DMA7_CURR_X_COUNT(val) bfin_write32(DMA7_CURR_X_COUNT, val)
  560. #define bfin_read_DMA7_CURR_Y_COUNT() bfin_read32(DMA7_CURR_Y_COUNT)
  561. #define bfin_write_DMA7_CURR_Y_COUNT(val) bfin_write32(DMA7_CURR_Y_COUNT, val)
  562. #define bfin_read_DMA7_BWL_COUNT() bfin_read32(DMA7_BWL_COUNT)
  563. #define bfin_write_DMA7_BWL_COUNT(val) bfin_write32(DMA7_BWL_COUNT, val)
  564. #define bfin_read_DMA7_CURR_BWL_COUNT() bfin_read32(DMA7_CURR_BWL_COUNT)
  565. #define bfin_write_DMA7_CURR_BWL_COUNT(val) bfin_write32(DMA7_CURR_BWL_COUNT, val)
  566. #define bfin_read_DMA7_BWM_COUNT() bfin_read32(DMA7_BWM_COUNT)
  567. #define bfin_write_DMA7_BWM_COUNT(val) bfin_write32(DMA7_BWM_COUNT, val)
  568. #define bfin_read_DMA7_CURR_BWM_COUNT() bfin_read32(DMA7_CURR_BWM_COUNT)
  569. #define bfin_write_DMA7_CURR_BWM_COUNT(val) bfin_write32(DMA7_CURR_BWM_COUNT, val)
  570. /* DMA Channel 8 Registers */
  571. #define bfin_read_DMA8_NEXT_DESC_PTR() bfin_read32(DMA8_NEXT_DESC_PTR)
  572. #define bfin_write_DMA8_NEXT_DESC_PTR(val) bfin_write32(DMA8_NEXT_DESC_PTR, val)
  573. #define bfin_read_DMA8_START_ADDR() bfin_read32(DMA8_START_ADDR)
  574. #define bfin_write_DMA8_START_ADDR(val) bfin_write32(DMA8_START_ADDR, val)
  575. #define bfin_read_DMA8_CONFIG() bfin_read32(DMA8_CONFIG)
  576. #define bfin_write_DMA8_CONFIG(val) bfin_write32(DMA8_CONFIG, val)
  577. #define bfin_read_DMA8_X_COUNT() bfin_read32(DMA8_X_COUNT)
  578. #define bfin_write_DMA8_X_COUNT(val) bfin_write32(DMA8_X_COUNT, val)
  579. #define bfin_read_DMA8_X_MODIFY() bfin_read32(DMA8_X_MODIFY)
  580. #define bfin_write_DMA8_X_MODIFY(val) bfin_write32(DMA8_X_MODIFY, val)
  581. #define bfin_read_DMA8_Y_COUNT() bfin_read32(DMA8_Y_COUNT)
  582. #define bfin_write_DMA8_Y_COUNT(val) bfin_write32(DMA8_Y_COUNT, val)
  583. #define bfin_read_DMA8_Y_MODIFY() bfin_read32(DMA8_Y_MODIFY)
  584. #define bfin_write_DMA8_Y_MODIFY(val) bfin_write32(DMA8_Y_MODIFY, val)
  585. #define bfin_read_DMA8_CURR_DESC_PTR() bfin_read32(DMA8_CURR_DESC_PTR)
  586. #define bfin_write_DMA8_CURR_DESC_PTR(val) bfin_write32(DMA8_CURR_DESC_PTR, val)
  587. #define bfin_read_DMA8_PREV_DESC_PTR() bfin_read32(DMA8_PREV_DESC_PTR)
  588. #define bfin_write_DMA8_PREV_DESC_PTR(val) bfin_write32(DMA8_PREV_DESC_PTR, val)
  589. #define bfin_read_DMA8_CURR_ADDR() bfin_read32(DMA8_CURR_ADDR)
  590. #define bfin_write_DMA8_CURR_ADDR(val) bfin_write32(DMA8_CURR_ADDR, val)
  591. #define bfin_read_DMA8_IRQ_STATUS() bfin_read32(DMA8_IRQ_STATUS)
  592. #define bfin_write_DMA8_IRQ_STATUS(val) bfin_write32(DMA8_IRQ_STATUS, val)
  593. #define bfin_read_DMA8_CURR_X_COUNT() bfin_read32(DMA8_CURR_X_COUNT)
  594. #define bfin_write_DMA8_CURR_X_COUNT(val) bfin_write32(DMA8_CURR_X_COUNT, val)
  595. #define bfin_read_DMA8_CURR_Y_COUNT() bfin_read32(DMA8_CURR_Y_COUNT)
  596. #define bfin_write_DMA8_CURR_Y_COUNT(val) bfin_write32(DMA8_CURR_Y_COUNT, val)
  597. #define bfin_read_DMA8_BWL_COUNT() bfin_read32(DMA8_BWL_COUNT)
  598. #define bfin_write_DMA8_BWL_COUNT(val) bfin_write32(DMA8_BWL_COUNT, val)
  599. #define bfin_read_DMA8_CURR_BWL_COUNT() bfin_read32(DMA8_CURR_BWL_COUNT)
  600. #define bfin_write_DMA8_CURR_BWL_COUNT(val) bfin_write32(DMA8_CURR_BWL_COUNT, val)
  601. #define bfin_read_DMA8_BWM_COUNT() bfin_read32(DMA8_BWM_COUNT)
  602. #define bfin_write_DMA8_BWM_COUNT(val) bfin_write32(DMA8_BWM_COUNT, val)
  603. #define bfin_read_DMA8_CURR_BWM_COUNT() bfin_read32(DMA8_CURR_BWM_COUNT)
  604. #define bfin_write_DMA8_CURR_BWM_COUNT(val) bfin_write32(DMA8_CURR_BWM_COUNT, val)
  605. /* DMA Channel 9 Registers */
  606. #define bfin_read_DMA9_NEXT_DESC_PTR() bfin_read32(DMA9_NEXT_DESC_PTR)
  607. #define bfin_write_DMA9_NEXT_DESC_PTR(val) bfin_write32(DMA9_NEXT_DESC_PTR, val)
  608. #define bfin_read_DMA9_START_ADDR() bfin_read32(DMA9_START_ADDR)
  609. #define bfin_write_DMA9_START_ADDR(val) bfin_write32(DMA9_START_ADDR, val)
  610. #define bfin_read_DMA9_CONFIG() bfin_read32(DMA9_CONFIG)
  611. #define bfin_write_DMA9_CONFIG(val) bfin_write32(DMA9_CONFIG, val)
  612. #define bfin_read_DMA9_X_COUNT() bfin_read32(DMA9_X_COUNT)
  613. #define bfin_write_DMA9_X_COUNT(val) bfin_write32(DMA9_X_COUNT, val)
  614. #define bfin_read_DMA9_X_MODIFY() bfin_read32(DMA9_X_MODIFY)
  615. #define bfin_write_DMA9_X_MODIFY(val) bfin_write32(DMA9_X_MODIFY, val)
  616. #define bfin_read_DMA9_Y_COUNT() bfin_read32(DMA9_Y_COUNT)
  617. #define bfin_write_DMA9_Y_COUNT(val) bfin_write32(DMA9_Y_COUNT, val)
  618. #define bfin_read_DMA9_Y_MODIFY() bfin_read32(DMA9_Y_MODIFY)
  619. #define bfin_write_DMA9_Y_MODIFY(val) bfin_write32(DMA9_Y_MODIFY, val)
  620. #define bfin_read_DMA9_CURR_DESC_PTR() bfin_read32(DMA9_CURR_DESC_PTR)
  621. #define bfin_write_DMA9_CURR_DESC_PTR(val) bfin_write32(DMA9_CURR_DESC_PTR, val)
  622. #define bfin_read_DMA9_PREV_DESC_PTR() bfin_read32(DMA9_PREV_DESC_PTR)
  623. #define bfin_write_DMA9_PREV_DESC_PTR(val) bfin_write32(DMA9_PREV_DESC_PTR, val)
  624. #define bfin_read_DMA9_CURR_ADDR() bfin_read32(DMA9_CURR_ADDR)
  625. #define bfin_write_DMA9_CURR_ADDR(val) bfin_write32(DMA9_CURR_ADDR, val)
  626. #define bfin_read_DMA9_IRQ_STATUS() bfin_read32(DMA9_IRQ_STATUS)
  627. #define bfin_write_DMA9_IRQ_STATUS(val) bfin_write32(DMA9_IRQ_STATUS, val)
  628. #define bfin_read_DMA9_CURR_X_COUNT() bfin_read32(DMA9_CURR_X_COUNT)
  629. #define bfin_write_DMA9_CURR_X_COUNT(val) bfin_write32(DMA9_CURR_X_COUNT, val)
  630. #define bfin_read_DMA9_CURR_Y_COUNT() bfin_read32(DMA9_CURR_Y_COUNT)
  631. #define bfin_write_DMA9_CURR_Y_COUNT(val) bfin_write32(DMA9_CURR_Y_COUNT, val)
  632. #define bfin_read_DMA9_BWL_COUNT() bfin_read32(DMA9_BWL_COUNT)
  633. #define bfin_write_DMA9_BWL_COUNT(val) bfin_write32(DMA9_BWL_COUNT, val)
  634. #define bfin_read_DMA9_CURR_BWL_COUNT() bfin_read32(DMA9_CURR_BWL_COUNT)
  635. #define bfin_write_DMA9_CURR_BWL_COUNT(val) bfin_write32(DMA9_CURR_BWL_COUNT, val)
  636. #define bfin_read_DMA9_BWM_COUNT() bfin_read32(DMA9_BWM_COUNT)
  637. #define bfin_write_DMA9_BWM_COUNT(val) bfin_write32(DMA9_BWM_COUNT, val)
  638. #define bfin_read_DMA9_CURR_BWM_COUNT() bfin_read32(DMA9_CURR_BWM_COUNT)
  639. #define bfin_write_DMA9_CURR_BWM_COUNT(val) bfin_write32(DMA9_CURR_BWM_COUNT, val)
  640. /* DMA Channel 10 Registers */
  641. #define bfin_read_DMA10_NEXT_DESC_PTR() bfin_read32(DMA10_NEXT_DESC_PTR)
  642. #define bfin_write_DMA10_NEXT_DESC_PTR(val) bfin_write32(DMA10_NEXT_DESC_PTR, val)
  643. #define bfin_read_DMA10_START_ADDR() bfin_read32(DMA10_START_ADDR)
  644. #define bfin_write_DMA10_START_ADDR(val) bfin_write32(DMA10_START_ADDR, val)
  645. #define bfin_read_DMA10_CONFIG() bfin_read32(DMA10_CONFIG)
  646. #define bfin_write_DMA10_CONFIG(val) bfin_write32(DMA10_CONFIG, val)
  647. #define bfin_read_DMA10_X_COUNT() bfin_read32(DMA10_X_COUNT)
  648. #define bfin_write_DMA10_X_COUNT(val) bfin_write32(DMA10_X_COUNT, val)
  649. #define bfin_read_DMA10_X_MODIFY() bfin_read32(DMA10_X_MODIFY)
  650. #define bfin_write_DMA10_X_MODIFY(val) bfin_write32(DMA10_X_MODIFY, val)
  651. #define bfin_read_DMA10_Y_COUNT() bfin_read32(DMA10_Y_COUNT)
  652. #define bfin_write_DMA10_Y_COUNT(val) bfin_write32(DMA10_Y_COUNT, val)
  653. #define bfin_read_DMA10_Y_MODIFY() bfin_read32(DMA10_Y_MODIFY)
  654. #define bfin_write_DMA10_Y_MODIFY(val) bfin_write32(DMA10_Y_MODIFY, val)
  655. #define bfin_read_DMA10_CURR_DESC_PTR() bfin_read32(DMA10_CURR_DESC_PTR)
  656. #define bfin_write_DMA10_CURR_DESC_PTR(val) bfin_write32(DMA10_CURR_DESC_PTR, val)
  657. #define bfin_read_DMA10_PREV_DESC_PTR() bfin_read32(DMA10_PREV_DESC_PTR)
  658. #define bfin_write_DMA10_PREV_DESC_PTR(val) bfin_write32(DMA10_PREV_DESC_PTR, val)
  659. #define bfin_read_DMA10_CURR_ADDR() bfin_read32(DMA10_CURR_ADDR)
  660. #define bfin_write_DMA10_CURR_ADDR(val) bfin_write32(DMA10_CURR_ADDR, val)
  661. #define bfin_read_DMA10_IRQ_STATUS() bfin_read32(DMA10_IRQ_STATUS)
  662. #define bfin_write_DMA10_IRQ_STATUS(val) bfin_write32(DMA10_IRQ_STATUS, val)
  663. #define bfin_read_DMA10_CURR_X_COUNT() bfin_read32(DMA10_CURR_X_COUNT)
  664. #define bfin_write_DMA10_CURR_X_COUNT(val) bfin_write32(DMA10_CURR_X_COUNT, val)
  665. #define bfin_read_DMA10_CURR_Y_COUNT() bfin_read32(DMA10_CURR_Y_COUNT)
  666. #define bfin_write_DMA10_CURR_Y_COUNT(val) bfin_write32(DMA10_CURR_Y_COUNT, val)
  667. #define bfin_read_DMA10_BWL_COUNT() bfin_read32(DMA10_BWL_COUNT)
  668. #define bfin_write_DMA10_BWL_COUNT(val) bfin_write32(DMA10_BWL_COUNT, val)
  669. #define bfin_read_DMA10_CURR_BWL_COUNT() bfin_read32(DMA10_CURR_BWL_COUNT)
  670. #define bfin_write_DMA10_CURR_BWL_COUNT(val) bfin_write32(DMA10_CURR_BWL_COUNT, val)
  671. #define bfin_read_DMA10_BWM_COUNT() bfin_read32(DMA10_BWM_COUNT)
  672. #define bfin_write_DMA10_BWM_COUNT(val) bfin_write32(DMA10_BWM_COUNT, val)
  673. #define bfin_read_DMA10_CURR_BWM_COUNT() bfin_read32(DMA10_CURR_BWM_COUNT)
  674. #define bfin_write_DMA10_CURR_BWM_COUNT(val) bfin_write32(DMA10_CURR_BWM_COUNT, val)
  675. /* DMA Channel 11 Registers */
  676. #define bfin_read_DMA11_NEXT_DESC_PTR() bfin_read32(DMA11_NEXT_DESC_PTR)
  677. #define bfin_write_DMA11_NEXT_DESC_PTR(val) bfin_write32(DMA11_NEXT_DESC_PTR, val)
  678. #define bfin_read_DMA11_START_ADDR() bfin_read32(DMA11_START_ADDR)
  679. #define bfin_write_DMA11_START_ADDR(val) bfin_write32(DMA11_START_ADDR, val)
  680. #define bfin_read_DMA11_CONFIG() bfin_read32(DMA11_CONFIG)
  681. #define bfin_write_DMA11_CONFIG(val) bfin_write32(DMA11_CONFIG, val)
  682. #define bfin_read_DMA11_X_COUNT() bfin_read32(DMA11_X_COUNT)
  683. #define bfin_write_DMA11_X_COUNT(val) bfin_write32(DMA11_X_COUNT, val)
  684. #define bfin_read_DMA11_X_MODIFY() bfin_read32(DMA11_X_MODIFY)
  685. #define bfin_write_DMA11_X_MODIFY(val) bfin_write32(DMA11_X_MODIFY, val)
  686. #define bfin_read_DMA11_Y_COUNT() bfin_read32(DMA11_Y_COUNT)
  687. #define bfin_write_DMA11_Y_COUNT(val) bfin_write32(DMA11_Y_COUNT, val)
  688. #define bfin_read_DMA11_Y_MODIFY() bfin_read32(DMA11_Y_MODIFY)
  689. #define bfin_write_DMA11_Y_MODIFY(val) bfin_write32(DMA11_Y_MODIFY, val)
  690. #define bfin_read_DMA11_CURR_DESC_PTR() bfin_read32(DMA11_CURR_DESC_PTR)
  691. #define bfin_write_DMA11_CURR_DESC_PTR(val) bfin_write32(DMA11_CURR_DESC_PTR, val)
  692. #define bfin_read_DMA11_PREV_DESC_PTR() bfin_read32(DMA11_PREV_DESC_PTR)
  693. #define bfin_write_DMA11_PREV_DESC_PTR(val) bfin_write32(DMA11_PREV_DESC_PTR, val)
  694. #define bfin_read_DMA11_CURR_ADDR() bfin_read32(DMA11_CURR_ADDR)
  695. #define bfin_write_DMA11_CURR_ADDR(val) bfin_write32(DMA11_CURR_ADDR, val)
  696. #define bfin_read_DMA11_IRQ_STATUS() bfin_read32(DMA11_IRQ_STATUS)
  697. #define bfin_write_DMA11_IRQ_STATUS(val) bfin_write32(DMA11_IRQ_STATUS, val)
  698. #define bfin_read_DMA11_CURR_X_COUNT() bfin_read32(DMA11_CURR_X_COUNT)
  699. #define bfin_write_DMA11_CURR_X_COUNT(val) bfin_write32(DMA11_CURR_X_COUNT, val)
  700. #define bfin_read_DMA11_CURR_Y_COUNT() bfin_read32(DMA11_CURR_Y_COUNT)
  701. #define bfin_write_DMA11_CURR_Y_COUNT(val) bfin_write32(DMA11_CURR_Y_COUNT, val)
  702. #define bfin_read_DMA11_BWL_COUNT() bfin_read32(DMA11_BWL_COUNT)
  703. #define bfin_write_DMA11_BWL_COUNT(val) bfin_write32(DMA11_BWL_COUNT, val)
  704. #define bfin_read_DMA11_CURR_BWL_COUNT() bfin_read32(DMA11_CURR_BWL_COUNT)
  705. #define bfin_write_DMA11_CURR_BWL_COUNT(val) bfin_write32(DMA11_CURR_BWL_COUNT, val)
  706. #define bfin_read_DMA11_BWM_COUNT() bfin_read32(DMA11_BWM_COUNT)
  707. #define bfin_write_DMA11_BWM_COUNT(val) bfin_write32(DMA11_BWM_COUNT, val)
  708. #define bfin_read_DMA11_CURR_BWM_COUNT() bfin_read32(DMA11_CURR_BWM_COUNT)
  709. #define bfin_write_DMA11_CURR_BWM_COUNT(val) bfin_write32(DMA11_CURR_BWM_COUNT, val)
  710. /* DMA Channel 12 Registers */
  711. #define bfin_read_DMA12_NEXT_DESC_PTR() bfin_read32(DMA12_NEXT_DESC_PTR)
  712. #define bfin_write_DMA12_NEXT_DESC_PTR(val) bfin_write32(DMA12_NEXT_DESC_PTR, val)
  713. #define bfin_read_DMA12_START_ADDR() bfin_read32(DMA12_START_ADDR)
  714. #define bfin_write_DMA12_START_ADDR(val) bfin_write32(DMA12_START_ADDR, val)
  715. #define bfin_read_DMA12_CONFIG() bfin_read32(DMA12_CONFIG)
  716. #define bfin_write_DMA12_CONFIG(val) bfin_write32(DMA12_CONFIG, val)
  717. #define bfin_read_DMA12_X_COUNT() bfin_read32(DMA12_X_COUNT)
  718. #define bfin_write_DMA12_X_COUNT(val) bfin_write32(DMA12_X_COUNT, val)
  719. #define bfin_read_DMA12_X_MODIFY() bfin_read32(DMA12_X_MODIFY)
  720. #define bfin_write_DMA12_X_MODIFY(val) bfin_write32(DMA12_X_MODIFY, val)
  721. #define bfin_read_DMA12_Y_COUNT() bfin_read32(DMA12_Y_COUNT)
  722. #define bfin_write_DMA12_Y_COUNT(val) bfin_write32(DMA12_Y_COUNT, val)
  723. #define bfin_read_DMA12_Y_MODIFY() bfin_read32(DMA12_Y_MODIFY)
  724. #define bfin_write_DMA12_Y_MODIFY(val) bfin_write32(DMA12_Y_MODIFY, val)
  725. #define bfin_read_DMA12_CURR_DESC_PTR() bfin_read32(DMA12_CURR_DESC_PTR)
  726. #define bfin_write_DMA12_CURR_DESC_PTR(val) bfin_write32(DMA12_CURR_DESC_PTR, val)
  727. #define bfin_read_DMA12_PREV_DESC_PTR() bfin_read32(DMA12_PREV_DESC_PTR)
  728. #define bfin_write_DMA12_PREV_DESC_PTR(val) bfin_write32(DMA12_PREV_DESC_PTR, val)
  729. #define bfin_read_DMA12_CURR_ADDR() bfin_read32(DMA12_CURR_ADDR)
  730. #define bfin_write_DMA12_CURR_ADDR(val) bfin_write32(DMA12_CURR_ADDR, val)
  731. #define bfin_read_DMA12_IRQ_STATUS() bfin_read32(DMA12_IRQ_STATUS)
  732. #define bfin_write_DMA12_IRQ_STATUS(val) bfin_write32(DMA12_IRQ_STATUS, val)
  733. #define bfin_read_DMA12_CURR_X_COUNT() bfin_read32(DMA12_CURR_X_COUNT)
  734. #define bfin_write_DMA12_CURR_X_COUNT(val) bfin_write32(DMA12_CURR_X_COUNT, val)
  735. #define bfin_read_DMA12_CURR_Y_COUNT() bfin_read32(DMA12_CURR_Y_COUNT)
  736. #define bfin_write_DMA12_CURR_Y_COUNT(val) bfin_write32(DMA12_CURR_Y_COUNT, val)
  737. #define bfin_read_DMA12_BWL_COUNT() bfin_read32(DMA12_BWL_COUNT)
  738. #define bfin_write_DMA12_BWL_COUNT(val) bfin_write32(DMA12_BWL_COUNT, val)
  739. #define bfin_read_DMA12_CURR_BWL_COUNT() bfin_read32(DMA12_CURR_BWL_COUNT)
  740. #define bfin_write_DMA12_CURR_BWL_COUNT(val) bfin_write32(DMA12_CURR_BWL_COUNT, val)
  741. #define bfin_read_DMA12_BWM_COUNT() bfin_read32(DMA12_BWM_COUNT)
  742. #define bfin_write_DMA12_BWM_COUNT(val) bfin_write32(DMA12_BWM_COUNT, val)
  743. #define bfin_read_DMA12_CURR_BWM_COUNT() bfin_read32(DMA12_CURR_BWM_COUNT)
  744. #define bfin_write_DMA12_CURR_BWM_COUNT(val) bfin_write32(DMA12_CURR_BWM_COUNT, val)
  745. /* DMA Channel 13 Registers */
  746. #define bfin_read_DMA13_NEXT_DESC_PTR() bfin_read32(DMA13_NEXT_DESC_PTR)
  747. #define bfin_write_DMA13_NEXT_DESC_PTR(val) bfin_write32(DMA13_NEXT_DESC_PTR, val)
  748. #define bfin_read_DMA13_START_ADDR() bfin_read32(DMA13_START_ADDR)
  749. #define bfin_write_DMA13_START_ADDR(val) bfin_write32(DMA13_START_ADDR, val)
  750. #define bfin_read_DMA13_CONFIG() bfin_read32(DMA13_CONFIG)
  751. #define bfin_write_DMA13_CONFIG(val) bfin_write32(DMA13_CONFIG, val)
  752. #define bfin_read_DMA13_X_COUNT() bfin_read32(DMA13_X_COUNT)
  753. #define bfin_write_DMA13_X_COUNT(val) bfin_write32(DMA13_X_COUNT, val)
  754. #define bfin_read_DMA13_X_MODIFY() bfin_read32(DMA13_X_MODIFY)
  755. #define bfin_write_DMA13_X_MODIFY(val) bfin_write32(DMA13_X_MODIFY, val)
  756. #define bfin_read_DMA13_Y_COUNT() bfin_read32(DMA13_Y_COUNT)
  757. #define bfin_write_DMA13_Y_COUNT(val) bfin_write32(DMA13_Y_COUNT, val)
  758. #define bfin_read_DMA13_Y_MODIFY() bfin_read32(DMA13_Y_MODIFY)
  759. #define bfin_write_DMA13_Y_MODIFY(val) bfin_write32(DMA13_Y_MODIFY, val)
  760. #define bfin_read_DMA13_CURR_DESC_PTR() bfin_read32(DMA13_CURR_DESC_PTR)
  761. #define bfin_write_DMA13_CURR_DESC_PTR(val) bfin_write32(DMA13_CURR_DESC_PTR, val)
  762. #define bfin_read_DMA13_PREV_DESC_PTR() bfin_read32(DMA13_PREV_DESC_PTR)
  763. #define bfin_write_DMA13_PREV_DESC_PTR(val) bfin_write32(DMA13_PREV_DESC_PTR, val)
  764. #define bfin_read_DMA13_CURR_ADDR() bfin_read32(DMA13_CURR_ADDR)
  765. #define bfin_write_DMA13_CURR_ADDR(val) bfin_write32(DMA13_CURR_ADDR, val)
  766. #define bfin_read_DMA13_IRQ_STATUS() bfin_read32(DMA13_IRQ_STATUS)
  767. #define bfin_write_DMA13_IRQ_STATUS(val) bfin_write32(DMA13_IRQ_STATUS, val)
  768. #define bfin_read_DMA13_CURR_X_COUNT() bfin_read32(DMA13_CURR_X_COUNT)
  769. #define bfin_write_DMA13_CURR_X_COUNT(val) bfin_write32(DMA13_CURR_X_COUNT, val)
  770. #define bfin_read_DMA13_CURR_Y_COUNT() bfin_read32(DMA13_CURR_Y_COUNT)
  771. #define bfin_write_DMA13_CURR_Y_COUNT(val) bfin_write32(DMA13_CURR_Y_COUNT, val)
  772. #define bfin_read_DMA13_BWL_COUNT() bfin_read32(DMA13_BWL_COUNT)
  773. #define bfin_write_DMA13_BWL_COUNT(val) bfin_write32(DMA13_BWL_COUNT, val)
  774. #define bfin_read_DMA13_CURR_BWL_COUNT() bfin_read32(DMA13_CURR_BWL_COUNT)
  775. #define bfin_write_DMA13_CURR_BWL_COUNT(val) bfin_write32(DMA13_CURR_BWL_COUNT, val)
  776. #define bfin_read_DMA13_BWM_COUNT() bfin_read32(DMA13_BWM_COUNT)
  777. #define bfin_write_DMA13_BWM_COUNT(val) bfin_write32(DMA13_BWM_COUNT, val)
  778. #define bfin_read_DMA13_CURR_BWM_COUNT() bfin_read32(DMA13_CURR_BWM_COUNT)
  779. #define bfin_write_DMA13_CURR_BWM_COUNT(val) bfin_write32(DMA13_CURR_BWM_COUNT, val)
  780. /* DMA Channel 14 Registers */
  781. #define bfin_read_DMA14_NEXT_DESC_PTR() bfin_read32(DMA14_NEXT_DESC_PTR)
  782. #define bfin_write_DMA14_NEXT_DESC_PTR(val) bfin_write32(DMA14_NEXT_DESC_PTR, val)
  783. #define bfin_read_DMA14_START_ADDR() bfin_read32(DMA14_START_ADDR)
  784. #define bfin_write_DMA14_START_ADDR(val) bfin_write32(DMA14_START_ADDR, val)
  785. #define bfin_read_DMA14_CONFIG() bfin_read32(DMA14_CONFIG)
  786. #define bfin_write_DMA14_CONFIG(val) bfin_write32(DMA14_CONFIG, val)
  787. #define bfin_read_DMA14_X_COUNT() bfin_read32(DMA14_X_COUNT)
  788. #define bfin_write_DMA14_X_COUNT(val) bfin_write32(DMA14_X_COUNT, val)
  789. #define bfin_read_DMA14_X_MODIFY() bfin_read32(DMA14_X_MODIFY)
  790. #define bfin_write_DMA14_X_MODIFY(val) bfin_write32(DMA14_X_MODIFY, val)
  791. #define bfin_read_DMA14_Y_COUNT() bfin_read32(DMA14_Y_COUNT)
  792. #define bfin_write_DMA14_Y_COUNT(val) bfin_write32(DMA14_Y_COUNT, val)
  793. #define bfin_read_DMA14_Y_MODIFY() bfin_read32(DMA14_Y_MODIFY)
  794. #define bfin_write_DMA14_Y_MODIFY(val) bfin_write32(DMA14_Y_MODIFY, val)
  795. #define bfin_read_DMA14_CURR_DESC_PTR() bfin_read32(DMA14_CURR_DESC_PTR)
  796. #define bfin_write_DMA14_CURR_DESC_PTR(val) bfin_write32(DMA14_CURR_DESC_PTR, val)
  797. #define bfin_read_DMA14_PREV_DESC_PTR() bfin_read32(DMA14_PREV_DESC_PTR)
  798. #define bfin_write_DMA14_PREV_DESC_PTR(val) bfin_write32(DMA14_PREV_DESC_PTR, val)
  799. #define bfin_read_DMA14_CURR_ADDR() bfin_read32(DMA14_CURR_ADDR)
  800. #define bfin_write_DMA14_CURR_ADDR(val) bfin_write32(DMA14_CURR_ADDR, val)
  801. #define bfin_read_DMA14_IRQ_STATUS() bfin_read32(DMA14_IRQ_STATUS)
  802. #define bfin_write_DMA14_IRQ_STATUS(val) bfin_write32(DMA14_IRQ_STATUS, val)
  803. #define bfin_read_DMA14_CURR_X_COUNT() bfin_read32(DMA14_CURR_X_COUNT)
  804. #define bfin_write_DMA14_CURR_X_COUNT(val) bfin_write32(DMA14_CURR_X_COUNT, val)
  805. #define bfin_read_DMA14_CURR_Y_COUNT() bfin_read32(DMA14_CURR_Y_COUNT)
  806. #define bfin_write_DMA14_CURR_Y_COUNT(val) bfin_write32(DMA14_CURR_Y_COUNT, val)
  807. #define bfin_read_DMA14_BWL_COUNT() bfin_read32(DMA14_BWL_COUNT)
  808. #define bfin_write_DMA14_BWL_COUNT(val) bfin_write32(DMA14_BWL_COUNT, val)
  809. #define bfin_read_DMA14_CURR_BWL_COUNT() bfin_read32(DMA14_CURR_BWL_COUNT)
  810. #define bfin_write_DMA14_CURR_BWL_COUNT(val) bfin_write32(DMA14_CURR_BWL_COUNT, val)
  811. #define bfin_read_DMA14_BWM_COUNT() bfin_read32(DMA14_BWM_COUNT)
  812. #define bfin_write_DMA14_BWM_COUNT(val) bfin_write32(DMA14_BWM_COUNT, val)
  813. #define bfin_read_DMA14_CURR_BWM_COUNT() bfin_read32(DMA14_CURR_BWM_COUNT)
  814. #define bfin_write_DMA14_CURR_BWM_COUNT(val) bfin_write32(DMA14_CURR_BWM_COUNT, val)
  815. /* DMA Channel 15 Registers */
  816. #define bfin_read_DMA15_NEXT_DESC_PTR() bfin_read32(DMA15_NEXT_DESC_PTR)
  817. #define bfin_write_DMA15_NEXT_DESC_PTR(val) bfin_write32(DMA15_NEXT_DESC_PTR, val)
  818. #define bfin_read_DMA15_START_ADDR() bfin_read32(DMA15_START_ADDR)
  819. #define bfin_write_DMA15_START_ADDR(val) bfin_write32(DMA15_START_ADDR, val)
  820. #define bfin_read_DMA15_CONFIG() bfin_read32(DMA15_CONFIG)
  821. #define bfin_write_DMA15_CONFIG(val) bfin_write32(DMA15_CONFIG, val)
  822. #define bfin_read_DMA15_X_COUNT() bfin_read32(DMA15_X_COUNT)
  823. #define bfin_write_DMA15_X_COUNT(val) bfin_write32(DMA15_X_COUNT, val)
  824. #define bfin_read_DMA15_X_MODIFY() bfin_read32(DMA15_X_MODIFY)
  825. #define bfin_write_DMA15_X_MODIFY(val) bfin_write32(DMA15_X_MODIFY, val)
  826. #define bfin_read_DMA15_Y_COUNT() bfin_read32(DMA15_Y_COUNT)
  827. #define bfin_write_DMA15_Y_COUNT(val) bfin_write32(DMA15_Y_COUNT, val)
  828. #define bfin_read_DMA15_Y_MODIFY() bfin_read32(DMA15_Y_MODIFY)
  829. #define bfin_write_DMA15_Y_MODIFY(val) bfin_write32(DMA15_Y_MODIFY, val)
  830. #define bfin_read_DMA15_CURR_DESC_PTR() bfin_read32(DMA15_CURR_DESC_PTR)
  831. #define bfin_write_DMA15_CURR_DESC_PTR(val) bfin_write32(DMA15_CURR_DESC_PTR, val)
  832. #define bfin_read_DMA15_PREV_DESC_PTR() bfin_read32(DMA15_PREV_DESC_PTR)
  833. #define bfin_write_DMA15_PREV_DESC_PTR(val) bfin_write32(DMA15_PREV_DESC_PTR, val)
  834. #define bfin_read_DMA15_CURR_ADDR() bfin_read32(DMA15_CURR_ADDR)
  835. #define bfin_write_DMA15_CURR_ADDR(val) bfin_write32(DMA15_CURR_ADDR, val)
  836. #define bfin_read_DMA15_IRQ_STATUS() bfin_read32(DMA15_IRQ_STATUS)
  837. #define bfin_write_DMA15_IRQ_STATUS(val) bfin_write32(DMA15_IRQ_STATUS, val)
  838. #define bfin_read_DMA15_CURR_X_COUNT() bfin_read32(DMA15_CURR_X_COUNT)
  839. #define bfin_write_DMA15_CURR_X_COUNT(val) bfin_write32(DMA15_CURR_X_COUNT, val)
  840. #define bfin_read_DMA15_CURR_Y_COUNT() bfin_read32(DMA15_CURR_Y_COUNT)
  841. #define bfin_write_DMA15_CURR_Y_COUNT(val) bfin_write32(DMA15_CURR_Y_COUNT, val)
  842. #define bfin_read_DMA15_BWL_COUNT() bfin_read32(DMA15_BWL_COUNT)
  843. #define bfin_write_DMA15_BWL_COUNT(val) bfin_write32(DMA15_BWL_COUNT, val)
  844. #define bfin_read_DMA15_CURR_BWL_COUNT() bfin_read32(DMA15_CURR_BWL_COUNT)
  845. #define bfin_write_DMA15_CURR_BWL_COUNT(val) bfin_write32(DMA15_CURR_BWL_COUNT, val)
  846. #define bfin_read_DMA15_BWM_COUNT() bfin_read32(DMA15_BWM_COUNT)
  847. #define bfin_write_DMA15_BWM_COUNT(val) bfin_write32(DMA15_BWM_COUNT, val)
  848. #define bfin_read_DMA15_CURR_BWM_COUNT() bfin_read32(DMA15_CURR_BWM_COUNT)
  849. #define bfin_write_DMA15_CURR_BWM_COUNT(val) bfin_write32(DMA15_CURR_BWM_COUNT, val)
  850. /* DMA Channel 16 Registers */
  851. #define bfin_read_DMA16_NEXT_DESC_PTR() bfin_read32(DMA16_NEXT_DESC_PTR)
  852. #define bfin_write_DMA16_NEXT_DESC_PTR(val) bfin_write32(DMA16_NEXT_DESC_PTR, val)
  853. #define bfin_read_DMA16_START_ADDR() bfin_read32(DMA16_START_ADDR)
  854. #define bfin_write_DMA16_START_ADDR(val) bfin_write32(DMA16_START_ADDR, val)
  855. #define bfin_read_DMA16_CONFIG() bfin_read32(DMA16_CONFIG)
  856. #define bfin_write_DMA16_CONFIG(val) bfin_write32(DMA16_CONFIG, val)
  857. #define bfin_read_DMA16_X_COUNT() bfin_read32(DMA16_X_COUNT)
  858. #define bfin_write_DMA16_X_COUNT(val) bfin_write32(DMA16_X_COUNT, val)
  859. #define bfin_read_DMA16_X_MODIFY() bfin_read32(DMA16_X_MODIFY)
  860. #define bfin_write_DMA16_X_MODIFY(val) bfin_write32(DMA16_X_MODIFY, val)
  861. #define bfin_read_DMA16_Y_COUNT() bfin_read32(DMA16_Y_COUNT)
  862. #define bfin_write_DMA16_Y_COUNT(val) bfin_write32(DMA16_Y_COUNT, val)
  863. #define bfin_read_DMA16_Y_MODIFY() bfin_read32(DMA16_Y_MODIFY)
  864. #define bfin_write_DMA16_Y_MODIFY(val) bfin_write32(DMA16_Y_MODIFY, val)
  865. #define bfin_read_DMA16_CURR_DESC_PTR() bfin_read32(DMA16_CURR_DESC_PTR)
  866. #define bfin_write_DMA16_CURR_DESC_PTR(val) bfin_write32(DMA16_CURR_DESC_PTR, val)
  867. #define bfin_read_DMA16_PREV_DESC_PTR() bfin_read32(DMA16_PREV_DESC_PTR)
  868. #define bfin_write_DMA16_PREV_DESC_PTR(val) bfin_write32(DMA16_PREV_DESC_PTR, val)
  869. #define bfin_read_DMA16_CURR_ADDR() bfin_read32(DMA16_CURR_ADDR)
  870. #define bfin_write_DMA16_CURR_ADDR(val) bfin_write32(DMA16_CURR_ADDR, val)
  871. #define bfin_read_DMA16_IRQ_STATUS() bfin_read32(DMA16_IRQ_STATUS)
  872. #define bfin_write_DMA16_IRQ_STATUS(val) bfin_write32(DMA16_IRQ_STATUS, val)
  873. #define bfin_read_DMA16_CURR_X_COUNT() bfin_read32(DMA16_CURR_X_COUNT)
  874. #define bfin_write_DMA16_CURR_X_COUNT(val) bfin_write32(DMA16_CURR_X_COUNT, val)
  875. #define bfin_read_DMA16_CURR_Y_COUNT() bfin_read32(DMA16_CURR_Y_COUNT)
  876. #define bfin_write_DMA16_CURR_Y_COUNT(val) bfin_write32(DMA16_CURR_Y_COUNT, val)
  877. #define bfin_read_DMA16_BWL_COUNT() bfin_read32(DMA16_BWL_COUNT)
  878. #define bfin_write_DMA16_BWL_COUNT(val) bfin_write32(DMA16_BWL_COUNT, val)
  879. #define bfin_read_DMA16_CURR_BWL_COUNT() bfin_read32(DMA16_CURR_BWL_COUNT)
  880. #define bfin_write_DMA16_CURR_BWL_COUNT(val) bfin_write32(DMA16_CURR_BWL_COUNT, val)
  881. #define bfin_read_DMA16_BWM_COUNT() bfin_read32(DMA16_BWM_COUNT)
  882. #define bfin_write_DMA16_BWM_COUNT(val) bfin_write32(DMA16_BWM_COUNT, val)
  883. #define bfin_read_DMA16_CURR_BWM_COUNT() bfin_read32(DMA16_CURR_BWM_COUNT)
  884. #define bfin_write_DMA16_CURR_BWM_COUNT(val) bfin_write32(DMA16_CURR_BWM_COUNT, val)
  885. /* DMA Channel 17 Registers */
  886. #define bfin_read_DMA17_NEXT_DESC_PTR() bfin_read32(DMA17_NEXT_DESC_PTR)
  887. #define bfin_write_DMA17_NEXT_DESC_PTR(val) bfin_write32(DMA17_NEXT_DESC_PTR, val)
  888. #define bfin_read_DMA17_START_ADDR() bfin_read32(DMA17_START_ADDR)
  889. #define bfin_write_DMA17_START_ADDR(val) bfin_write32(DMA17_START_ADDR, val)
  890. #define bfin_read_DMA17_CONFIG() bfin_read32(DMA17_CONFIG)
  891. #define bfin_write_DMA17_CONFIG(val) bfin_write32(DMA17_CONFIG, val)
  892. #define bfin_read_DMA17_X_COUNT() bfin_read32(DMA17_X_COUNT)
  893. #define bfin_write_DMA17_X_COUNT(val) bfin_write32(DMA17_X_COUNT, val)
  894. #define bfin_read_DMA17_X_MODIFY() bfin_read32(DMA17_X_MODIFY)
  895. #define bfin_write_DMA17_X_MODIFY(val) bfin_write32(DMA17_X_MODIFY, val)
  896. #define bfin_read_DMA17_Y_COUNT() bfin_read32(DMA17_Y_COUNT)
  897. #define bfin_write_DMA17_Y_COUNT(val) bfin_write32(DMA17_Y_COUNT, val)
  898. #define bfin_read_DMA17_Y_MODIFY() bfin_read32(DMA17_Y_MODIFY)
  899. #define bfin_write_DMA17_Y_MODIFY(val) bfin_write32(DMA17_Y_MODIFY, val)
  900. #define bfin_read_DMA17_CURR_DESC_PTR() bfin_read32(DMA17_CURR_DESC_PTR)
  901. #define bfin_write_DMA17_CURR_DESC_PTR(val) bfin_write32(DMA17_CURR_DESC_PTR, val)
  902. #define bfin_read_DMA17_PREV_DESC_PTR() bfin_read32(DMA17_PREV_DESC_PTR)
  903. #define bfin_write_DMA17_PREV_DESC_PTR(val) bfin_write32(DMA17_PREV_DESC_PTR, val)
  904. #define bfin_read_DMA17_CURR_ADDR() bfin_read32(DMA17_CURR_ADDR)
  905. #define bfin_write_DMA17_CURR_ADDR(val) bfin_write32(DMA17_CURR_ADDR, val)
  906. #define bfin_read_DMA17_IRQ_STATUS() bfin_read32(DMA17_IRQ_STATUS)
  907. #define bfin_write_DMA17_IRQ_STATUS(val) bfin_write32(DMA17_IRQ_STATUS, val)
  908. #define bfin_read_DMA17_CURR_X_COUNT() bfin_read32(DMA17_CURR_X_COUNT)
  909. #define bfin_write_DMA17_CURR_X_COUNT(val) bfin_write32(DMA17_CURR_X_COUNT, val)
  910. #define bfin_read_DMA17_CURR_Y_COUNT() bfin_read32(DMA17_CURR_Y_COUNT)
  911. #define bfin_write_DMA17_CURR_Y_COUNT(val) bfin_write32(DMA17_CURR_Y_COUNT, val)
  912. #define bfin_read_DMA17_BWL_COUNT() bfin_read32(DMA17_BWL_COUNT)
  913. #define bfin_write_DMA17_BWL_COUNT(val) bfin_write32(DMA17_BWL_COUNT, val)
  914. #define bfin_read_DMA17_CURR_BWL_COUNT() bfin_read32(DMA17_CURR_BWL_COUNT)
  915. #define bfin_write_DMA17_CURR_BWL_COUNT(val) bfin_write32(DMA17_CURR_BWL_COUNT, val)
  916. #define bfin_read_DMA17_BWM_COUNT() bfin_read32(DMA17_BWM_COUNT)
  917. #define bfin_write_DMA17_BWM_COUNT(val) bfin_write32(DMA17_BWM_COUNT, val)
  918. #define bfin_read_DMA17_CURR_BWM_COUNT() bfin_read32(DMA17_CURR_BWM_COUNT)
  919. #define bfin_write_DMA17_CURR_BWM_COUNT(val) bfin_write32(DMA17_CURR_BWM_COUNT, val)
  920. /* DMA Channel 18 Registers */
  921. #define bfin_read_DMA18_NEXT_DESC_PTR() bfin_read32(DMA18_NEXT_DESC_PTR)
  922. #define bfin_write_DMA18_NEXT_DESC_PTR(val) bfin_write32(DMA18_NEXT_DESC_PTR, val)
  923. #define bfin_read_DMA18_START_ADDR() bfin_read32(DMA18_START_ADDR)
  924. #define bfin_write_DMA18_START_ADDR(val) bfin_write32(DMA18_START_ADDR, val)
  925. #define bfin_read_DMA18_CONFIG() bfin_read32(DMA18_CONFIG)
  926. #define bfin_write_DMA18_CONFIG(val) bfin_write32(DMA18_CONFIG, val)
  927. #define bfin_read_DMA18_X_COUNT() bfin_read32(DMA18_X_COUNT)
  928. #define bfin_write_DMA18_X_COUNT(val) bfin_write32(DMA18_X_COUNT, val)
  929. #define bfin_read_DMA18_X_MODIFY() bfin_read32(DMA18_X_MODIFY)
  930. #define bfin_write_DMA18_X_MODIFY(val) bfin_write32(DMA18_X_MODIFY, val)
  931. #define bfin_read_DMA18_Y_COUNT() bfin_read32(DMA18_Y_COUNT)
  932. #define bfin_write_DMA18_Y_COUNT(val) bfin_write32(DMA18_Y_COUNT, val)
  933. #define bfin_read_DMA18_Y_MODIFY() bfin_read32(DMA18_Y_MODIFY)
  934. #define bfin_write_DMA18_Y_MODIFY(val) bfin_write32(DMA18_Y_MODIFY, val)
  935. #define bfin_read_DMA18_CURR_DESC_PTR() bfin_read32(DMA18_CURR_DESC_PTR)
  936. #define bfin_write_DMA18_CURR_DESC_PTR(val) bfin_write32(DMA18_CURR_DESC_PTR, val)
  937. #define bfin_read_DMA18_PREV_DESC_PTR() bfin_read32(DMA18_PREV_DESC_PTR)
  938. #define bfin_write_DMA18_PREV_DESC_PTR(val) bfin_write32(DMA18_PREV_DESC_PTR, val)
  939. #define bfin_read_DMA18_CURR_ADDR() bfin_read32(DMA18_CURR_ADDR)
  940. #define bfin_write_DMA18_CURR_ADDR(val) bfin_write32(DMA18_CURR_ADDR, val)
  941. #define bfin_read_DMA18_IRQ_STATUS() bfin_read32(DMA18_IRQ_STATUS)
  942. #define bfin_write_DMA18_IRQ_STATUS(val) bfin_write32(DMA18_IRQ_STATUS, val)
  943. #define bfin_read_DMA18_CURR_X_COUNT() bfin_read32(DMA18_CURR_X_COUNT)
  944. #define bfin_write_DMA18_CURR_X_COUNT(val) bfin_write32(DMA18_CURR_X_COUNT, val)
  945. #define bfin_read_DMA18_CURR_Y_COUNT() bfin_read32(DMA18_CURR_Y_COUNT)
  946. #define bfin_write_DMA18_CURR_Y_COUNT(val) bfin_write32(DMA18_CURR_Y_COUNT, val)
  947. #define bfin_read_DMA18_BWL_COUNT() bfin_read32(DMA18_BWL_COUNT)
  948. #define bfin_write_DMA18_BWL_COUNT(val) bfin_write32(DMA18_BWL_COUNT, val)
  949. #define bfin_read_DMA18_CURR_BWL_COUNT() bfin_read32(DMA18_CURR_BWL_COUNT)
  950. #define bfin_write_DMA18_CURR_BWL_COUNT(val) bfin_write32(DMA18_CURR_BWL_COUNT, val)
  951. #define bfin_read_DMA18_BWM_COUNT() bfin_read32(DMA18_BWM_COUNT)
  952. #define bfin_write_DMA18_BWM_COUNT(val) bfin_write32(DMA18_BWM_COUNT, val)
  953. #define bfin_read_DMA18_CURR_BWM_COUNT() bfin_read32(DMA18_CURR_BWM_COUNT)
  954. #define bfin_write_DMA18_CURR_BWM_COUNT(val) bfin_write32(DMA18_CURR_BWM_COUNT, val)
  955. /* DMA Channel 19 Registers */
  956. #define bfin_read_DMA19_NEXT_DESC_PTR() bfin_read32(DMA19_NEXT_DESC_PTR)
  957. #define bfin_write_DMA19_NEXT_DESC_PTR(val) bfin_write32(DMA19_NEXT_DESC_PTR, val)
  958. #define bfin_read_DMA19_START_ADDR() bfin_read32(DMA19_START_ADDR)
  959. #define bfin_write_DMA19_START_ADDR(val) bfin_write32(DMA19_START_ADDR, val)
  960. #define bfin_read_DMA19_CONFIG() bfin_read32(DMA19_CONFIG)
  961. #define bfin_write_DMA19_CONFIG(val) bfin_write32(DMA19_CONFIG, val)
  962. #define bfin_read_DMA19_X_COUNT() bfin_read32(DMA19_X_COUNT)
  963. #define bfin_write_DMA19_X_COUNT(val) bfin_write32(DMA19_X_COUNT, val)
  964. #define bfin_read_DMA19_X_MODIFY() bfin_read32(DMA19_X_MODIFY)
  965. #define bfin_write_DMA19_X_MODIFY(val) bfin_write32(DMA19_X_MODIFY, val)
  966. #define bfin_read_DMA19_Y_COUNT() bfin_read32(DMA19_Y_COUNT)
  967. #define bfin_write_DMA19_Y_COUNT(val) bfin_write32(DMA19_Y_COUNT, val)
  968. #define bfin_read_DMA19_Y_MODIFY() bfin_read32(DMA19_Y_MODIFY)
  969. #define bfin_write_DMA19_Y_MODIFY(val) bfin_write32(DMA19_Y_MODIFY, val)
  970. #define bfin_read_DMA19_CURR_DESC_PTR() bfin_read32(DMA19_CURR_DESC_PTR)
  971. #define bfin_write_DMA19_CURR_DESC_PTR(val) bfin_write32(DMA19_CURR_DESC_PTR, val)
  972. #define bfin_read_DMA19_PREV_DESC_PTR() bfin_read32(DMA19_PREV_DESC_PTR)
  973. #define bfin_write_DMA19_PREV_DESC_PTR(val) bfin_write32(DMA19_PREV_DESC_PTR, val)
  974. #define bfin_read_DMA19_CURR_ADDR() bfin_read32(DMA19_CURR_ADDR)
  975. #define bfin_write_DMA19_CURR_ADDR(val) bfin_write32(DMA19_CURR_ADDR, val)
  976. #define bfin_read_DMA19_IRQ_STATUS() bfin_read32(DMA19_IRQ_STATUS)
  977. #define bfin_write_DMA19_IRQ_STATUS(val) bfin_write32(DMA19_IRQ_STATUS, val)
  978. #define bfin_read_DMA19_CURR_X_COUNT() bfin_read32(DMA19_CURR_X_COUNT)
  979. #define bfin_write_DMA19_CURR_X_COUNT(val) bfin_write32(DMA19_CURR_X_COUNT, val)
  980. #define bfin_read_DMA19_CURR_Y_COUNT() bfin_read32(DMA19_CURR_Y_COUNT)
  981. #define bfin_write_DMA19_CURR_Y_COUNT(val) bfin_write32(DMA19_CURR_Y_COUNT, val)
  982. #define bfin_read_DMA19_BWL_COUNT() bfin_read32(DMA19_BWL_COUNT)
  983. #define bfin_write_DMA19_BWL_COUNT(val) bfin_write32(DMA19_BWL_COUNT, val)
  984. #define bfin_read_DMA19_CURR_BWL_COUNT() bfin_read32(DMA19_CURR_BWL_COUNT)
  985. #define bfin_write_DMA19_CURR_BWL_COUNT(val) bfin_write32(DMA19_CURR_BWL_COUNT, val)
  986. #define bfin_read_DMA19_BWM_COUNT() bfin_read32(DMA19_BWM_COUNT)
  987. #define bfin_write_DMA19_BWM_COUNT(val) bfin_write32(DMA19_BWM_COUNT, val)
  988. #define bfin_read_DMA19_CURR_BWM_COUNT() bfin_read32(DMA19_CURR_BWM_COUNT)
  989. #define bfin_write_DMA19_CURR_BWM_COUNT(val) bfin_write32(DMA19_CURR_BWM_COUNT, val)
  990. /* DMA Channel 20 Registers */
  991. #define bfin_read_DMA20_NEXT_DESC_PTR() bfin_read32(DMA20_NEXT_DESC_PTR)
  992. #define bfin_write_DMA20_NEXT_DESC_PTR(val) bfin_write32(DMA20_NEXT_DESC_PTR, val)
  993. #define bfin_read_DMA20_START_ADDR() bfin_read32(DMA20_START_ADDR)
  994. #define bfin_write_DMA20_START_ADDR(val) bfin_write32(DMA20_START_ADDR, val)
  995. #define bfin_read_DMA20_CONFIG() bfin_read32(DMA20_CONFIG)
  996. #define bfin_write_DMA20_CONFIG(val) bfin_write32(DMA20_CONFIG, val)
  997. #define bfin_read_DMA20_X_COUNT() bfin_read32(DMA20_X_COUNT)
  998. #define bfin_write_DMA20_X_COUNT(val) bfin_write32(DMA20_X_COUNT, val)
  999. #define bfin_read_DMA20_X_MODIFY() bfin_read32(DMA20_X_MODIFY)
  1000. #define bfin_write_DMA20_X_MODIFY(val) bfin_write32(DMA20_X_MODIFY, val)
  1001. #define bfin_read_DMA20_Y_COUNT() bfin_read32(DMA20_Y_COUNT)
  1002. #define bfin_write_DMA20_Y_COUNT(val) bfin_write32(DMA20_Y_COUNT, val)
  1003. #define bfin_read_DMA20_Y_MODIFY() bfin_read32(DMA20_Y_MODIFY)
  1004. #define bfin_write_DMA20_Y_MODIFY(val) bfin_write32(DMA20_Y_MODIFY, val)
  1005. #define bfin_read_DMA20_CURR_DESC_PTR() bfin_read32(DMA20_CURR_DESC_PTR)
  1006. #define bfin_write_DMA20_CURR_DESC_PTR(val) bfin_write32(DMA20_CURR_DESC_PTR, val)
  1007. #define bfin_read_DMA20_PREV_DESC_PTR() bfin_read32(DMA20_PREV_DESC_PTR)
  1008. #define bfin_write_DMA20_PREV_DESC_PTR(val) bfin_write32(DMA20_PREV_DESC_PTR, val)
  1009. #define bfin_read_DMA20_CURR_ADDR() bfin_read32(DMA20_CURR_ADDR)
  1010. #define bfin_write_DMA20_CURR_ADDR(val) bfin_write32(DMA20_CURR_ADDR, val)
  1011. #define bfin_read_DMA20_IRQ_STATUS() bfin_read32(DMA20_IRQ_STATUS)
  1012. #define bfin_write_DMA20_IRQ_STATUS(val) bfin_write32(DMA20_IRQ_STATUS, val)
  1013. #define bfin_read_DMA20_CURR_X_COUNT() bfin_read32(DMA20_CURR_X_COUNT)
  1014. #define bfin_write_DMA20_CURR_X_COUNT(val) bfin_write32(DMA20_CURR_X_COUNT, val)
  1015. #define bfin_read_DMA20_CURR_Y_COUNT() bfin_read32(DMA20_CURR_Y_COUNT)
  1016. #define bfin_write_DMA20_CURR_Y_COUNT(val) bfin_write32(DMA20_CURR_Y_COUNT, val)
  1017. #define bfin_read_DMA20_BWL_COUNT() bfin_read32(DMA20_BWL_COUNT)
  1018. #define bfin_write_DMA20_BWL_COUNT(val) bfin_write32(DMA20_BWL_COUNT, val)
  1019. #define bfin_read_DMA20_CURR_BWL_COUNT() bfin_read32(DMA20_CURR_BWL_COUNT)
  1020. #define bfin_write_DMA20_CURR_BWL_COUNT(val) bfin_write32(DMA20_CURR_BWL_COUNT, val)
  1021. #define bfin_read_DMA20_BWM_COUNT() bfin_read32(DMA20_BWM_COUNT)
  1022. #define bfin_write_DMA20_BWM_COUNT(val) bfin_write32(DMA20_BWM_COUNT, val)
  1023. #define bfin_read_DMA20_CURR_BWM_COUNT() bfin_read32(DMA20_CURR_BWM_COUNT)
  1024. #define bfin_write_DMA20_CURR_BWM_COUNT(val) bfin_write32(DMA20_CURR_BWM_COUNT, val)
  1025. /* MDMA Stream 0 Registers (DMA Channel 21 and 22) */
  1026. #define bfin_read_MDMA0_DEST_CRC0_NEXT_DESC_PTR() bfin_read32(MDMA0_DEST_CRC0_NEXT_DESC_PTR)
  1027. #define bfin_write_MDMA0_DEST_CRC0_NEXT_DESC_PTR(val) bfin_write32(MDMA0_DEST_CRC0_NEXT_DESC_PTR, val)
  1028. #define bfin_read_MDMA0_DEST_CRC0_START_ADDR() bfin_read32(MDMA0_DEST_CRC0_START_ADDR)
  1029. #define bfin_write_MDMA0_DEST_CRC0_START_ADDR(val) bfin_write32(MDMA0_DEST_CRC0_START_ADDR, val)
  1030. #define bfin_read_MDMA0_DEST_CRC0_CONFIG() bfin_read32(MDMA0_DEST_CRC0_CONFIG)
  1031. #define bfin_write_MDMA0_DEST_CRC0_CONFIG(val) bfin_write32(MDMA0_DEST_CRC0_CONFIG, val)
  1032. #define bfin_read_MDMA0_DEST_CRC0_X_COUNT() bfin_read32(MDMA0_DEST_CRC0_X_COUNT)
  1033. #define bfin_write_MDMA0_DEST_CRC0_X_COUNT(val) bfin_write32(MDMA0_DEST_CRC0_X_COUNT, val)
  1034. #define bfin_read_MDMA0_DEST_CRC0_X_MODIFY() bfin_read32(MDMA0_DEST_CRC0_X_MODIFY)
  1035. #define bfin_write_MDMA0_DEST_CRC0_X_MODIFY(val) bfin_write32(MDMA0_DEST_CRC0_X_MODIFY, val)
  1036. #define bfin_read_MDMA0_DEST_CRC0_Y_COUNT() bfin_read32(MDMA0_DEST_CRC0_Y_COUNT)
  1037. #define bfin_write_MDMA0_DEST_CRC0_Y_COUNT(val) bfin_write32(MDMA0_DEST_CRC0_Y_COUNT, val)
  1038. #define bfin_read_MDMA0_DEST_CRC0_Y_MODIFY() bfin_read32(MDMA0_DEST_CRC0_Y_MODIFY)
  1039. #define bfin_write_MDMA0_DEST_CRC0_Y_MODIFY(val) bfin_write32(MDMA0_DEST_CRC0_Y_MODIFY, val)
  1040. #define bfin_read_MDMA0_DEST_CRC0_CURR_DESC_PTR() bfin_read32(MDMA0_DEST_CRC0_CURR_DESC_PTR)
  1041. #define bfin_write_MDMA0_DEST_CRC0_CURR_DESC_PTR(val) bfin_write32(MDMA0_DEST_CRC0_CURR_DESC_PTR, val)
  1042. #define bfin_read_MDMA0_DEST_CRC0_PREV_DESC_PTR() bfin_read32(MDMA0_DEST_CRC0_PREV_DESC_PTR)
  1043. #define bfin_write_MDMA0_DEST_CRC0_PREV_DESC_PTR(val) bfin_write32(MDMA0_DEST_CRC0_PREV_DESC_PTR, val)
  1044. #define bfin_read_MDMA0_DEST_CRC0_CURR_ADDR() bfin_read32(MDMA0_DEST_CRC0_CURR_ADDR)
  1045. #define bfin_write_MDMA0_DEST_CRC0_CURR_ADDR(val) bfin_write32(MDMA0_DEST_CRC0_CURR_ADDR, val)
  1046. #define bfin_read_MDMA0_DEST_CRC0_IRQ_STATUS() bfin_read32(MDMA0_DEST_CRC0_IRQ_STATUS)
  1047. #define bfin_write_MDMA0_DEST_CRC0_IRQ_STATUS(val) bfin_write32(MDMA0_DEST_CRC0_IRQ_STATUS, val)
  1048. #define bfin_read_MDMA0_DEST_CRC0_CURR_X_COUNT() bfin_read32(MDMA0_DEST_CRC0_CURR_X_COUNT)
  1049. #define bfin_write_MDMA0_DEST_CRC0_CURR_X_COUNT(val) bfin_write32(MDMA0_DEST_CRC0_CURR_X_COUNT, val)
  1050. #define bfin_read_MDMA0_DEST_CRC0_CURR_Y_COUNT() bfin_read32(MDMA0_DEST_CRC0_CURR_Y_COUNT)
  1051. #define bfin_write_MDMA0_DEST_CRC0_CURR_Y_COUNT(val) bfin_write32(MDMA0_DEST_CRC0_CURR_Y_COUNT, val)
  1052. #define bfin_read_MDMA0_SRC_CRC0_NEXT_DESC_PTR() bfin_read32(MDMA0_SRC_CRC0_NEXT_DESC_PTR)
  1053. #define bfin_write_MDMA0_SRC_CRC0_NEXT_DESC_PTR(val) bfin_write32(MDMA0_SRC_CRC0_NEXT_DESC_PTR, val)
  1054. #define bfin_read_MDMA0_SRC_CRC0_START_ADDR() bfin_read32(MDMA0_SRC_CRC0_START_ADDR)
  1055. #define bfin_write_MDMA0_SRC_CRC0_START_ADDR(val) bfin_write32(MDMA0_SRC_CRC0_START_ADDR, val)
  1056. #define bfin_read_MDMA0_SRC_CRC0_CONFIG() bfin_read32(MDMA0_SRC_CRC0_CONFIG)
  1057. #define bfin_write_MDMA0_SRC_CRC0_CONFIG(val) bfin_write32(MDMA0_SRC_CRC0_CONFIG, val)
  1058. #define bfin_read_MDMA0_SRC_CRC0_X_COUNT() bfin_read32(MDMA0_SRC_CRC0_X_COUNT)
  1059. #define bfin_write_MDMA0_SRC_CRC0_X_COUNT(val) bfin_write32(MDMA0_SRC_CRC0_X_COUNT, val)
  1060. #define bfin_read_MDMA0_SRC_CRC0_X_MODIFY() bfin_read32(MDMA0_SRC_CRC0_X_MODIFY)
  1061. #define bfin_write_MDMA0_SRC_CRC0_X_MODIFY(val) bfin_write32(MDMA0_SRC_CRC0_X_MODIFY, val)
  1062. #define bfin_read_MDMA0_SRC_CRC0_Y_COUNT() bfin_read32(MDMA0_SRC_CRC0_Y_COUNT)
  1063. #define bfin_write_MDMA0_SRC_CRC0_Y_COUNT(val) bfin_write32(MDMA0_SRC_CRC0_Y_COUNT, val)
  1064. #define bfin_read_MDMA0_SRC_CRC0_Y_MODIFY() bfin_read32(MDMA0_SRC_CRC0_Y_MODIFY)
  1065. #define bfin_write_MDMA0_SRC_CRC0_Y_MODIFY(val) bfin_write32(MDMA0_SRC_CRC0_Y_MODIFY, val)
  1066. #define bfin_read_MDMA0_SRC_CRC0_CURR_DESC_PTR() bfin_read32(MDMA0_SRC_CRC0_CURR_DESC_PTR)
  1067. #define bfin_write_MDMA0_SRC_CRC0_CURR_DESC_PTR(val) bfin_write32(MDMA0_SRC_CRC0_CURR_DESC_PTR, val)
  1068. #define bfin_read_MDMA0_SRC_CRC0_PREV_DESC_PTR() bfin_read32(MDMA0_SRC_CRC0_PREV_DESC_PTR)
  1069. #define bfin_write_MDMA0_SRC_CRC0_PREV_DESC_PTR(val) bfin_write32(MDMA0_SRC_CRC0_PREV_DESC_PTR, val)
  1070. #define bfin_read_MDMA0_SRC_CRC0_CURR_ADDR() bfin_read32(MDMA0_SRC_CRC0_CURR_ADDR)
  1071. #define bfin_write_MDMA0_SRC_CRC0_CURR_ADDR(val) bfin_write32(MDMA0_SRC_CRC0_CURR_ADDR, val)
  1072. #define bfin_read_MDMA0_SRC_CRC0_IRQ_STATUS() bfin_read32(MDMA0_SRC_CRC0_IRQ_STATUS)
  1073. #define bfin_write_MDMA0_SRC_CRC0_IRQ_STATUS(val) bfin_write32(MDMA0_SRC_CRC0_IRQ_STATUS, val)
  1074. #define bfin_read_MDMA0_SRC_CRC0_CURR_X_COUNT() bfin_read32(MDMA0_SRC_CRC0_CURR_X_COUNT)
  1075. #define bfin_write_MDMA0_SRC_CRC0_CURR_X_COUNT(val) bfin_write32(MDMA0_SRC_CRC0_CURR_X_COUNT, val)
  1076. #define bfin_read_MDMA0_SRC_CRC0_CURR_Y_COUNT() bfin_read32(MDMA0_SRC_CRC0_CURR_Y_COUNT)
  1077. #define bfin_write_MDMA0_SRC_CRC0_CURR_Y_COUNT(val) bfin_write32(MDMA0_SRC_CRC0_CURR_Y_COUNT, val)
  1078. /* MDMA Stream 1 Registers (DMA Channel 23 and 24) */
  1079. #define bfin_read_MDMA1_DEST_CRC1_NEXT_DESC_PTR() bfin_read32(MDMA1_DEST_CRC1_NEXT_DESC_PTR)
  1080. #define bfin_write_MDMA1_DEST_CRC1_NEXT_DESC_PTR(val) bfin_write32(MDMA1_DEST_CRC1_NEXT_DESC_PTR, val)
  1081. #define bfin_read_MDMA1_DEST_CRC1_START_ADDR() bfin_read32(MDMA1_DEST_CRC1_START_ADDR)
  1082. #define bfin_write_MDMA1_DEST_CRC1_START_ADDR(val) bfin_write32(MDMA1_DEST_CRC1_START_ADDR, val)
  1083. #define bfin_read_MDMA1_DEST_CRC1_CONFIG() bfin_read32(MDMA1_DEST_CRC1_CONFIG)
  1084. #define bfin_write_MDMA1_DEST_CRC1_CONFIG(val) bfin_write32(MDMA1_DEST_CRC1_CONFIG, val)
  1085. #define bfin_read_MDMA1_DEST_CRC1_X_COUNT() bfin_read32(MDMA1_DEST_CRC1_X_COUNT)
  1086. #define bfin_write_MDMA1_DEST_CRC1_X_COUNT(val) bfin_write32(MDMA1_DEST_CRC1_X_COUNT, val)
  1087. #define bfin_read_MDMA1_DEST_CRC1_X_MODIFY() bfin_read32(MDMA1_DEST_CRC1_X_MODIFY)
  1088. #define bfin_write_MDMA1_DEST_CRC1_X_MODIFY(val) bfin_write32(MDMA1_DEST_CRC1_X_MODIFY, val)
  1089. #define bfin_read_MDMA1_DEST_CRC1_Y_COUNT() bfin_read32(MDMA1_DEST_CRC1_Y_COUNT)
  1090. #define bfin_write_MDMA1_DEST_CRC1_Y_COUNT(val) bfin_write32(MDMA1_DEST_CRC1_Y_COUNT, val)
  1091. #define bfin_read_MDMA1_DEST_CRC1_Y_MODIFY() bfin_read32(MDMA1_DEST_CRC1_Y_MODIFY)
  1092. #define bfin_write_MDMA1_DEST_CRC1_Y_MODIFY(val) bfin_write32(MDMA1_DEST_CRC1_Y_MODIFY, val)
  1093. #define bfin_read_MDMA1_DEST_CRC1_CURR_DESC_PTR() bfin_read32(MDMA1_DEST_CRC1_CURR_DESC_PTR)
  1094. #define bfin_write_MDMA1_DEST_CRC1_CURR_DESC_PTR(val) bfin_write32(MDMA1_DEST_CRC1_CURR_DESC_PTR, val)
  1095. #define bfin_read_MDMA1_DEST_CRC1_PREV_DESC_PTR() bfin_read32(MDMA1_DEST_CRC1_PREV_DESC_PTR)
  1096. #define bfin_write_MDMA1_DEST_CRC1_PREV_DESC_PTR(val) bfin_write32(MDMA1_DEST_CRC1_PREV_DESC_PTR, val)
  1097. #define bfin_read_MDMA1_DEST_CRC1_CURR_ADDR() bfin_read32(MDMA1_DEST_CRC1_CURR_ADDR)
  1098. #define bfin_write_MDMA1_DEST_CRC1_CURR_ADDR(val) bfin_write32(MDMA1_DEST_CRC1_CURR_ADDR, val)
  1099. #define bfin_read_MDMA1_DEST_CRC1_IRQ_STATUS() bfin_read32(MDMA1_DEST_CRC1_IRQ_STATUS)
  1100. #define bfin_write_MDMA1_DEST_CRC1_IRQ_STATUS(val) bfin_write32(MDMA1_DEST_CRC1_IRQ_STATUS, val)
  1101. #define bfin_read_MDMA1_DEST_CRC1_CURR_X_COUNT() bfin_read32(MDMA1_DEST_CRC1_CURR_X_COUNT)
  1102. #define bfin_write_MDMA1_DEST_CRC1_CURR_X_COUNT(val) bfin_write32(MDMA1_DEST_CRC1_CURR_X_COUNT, val)
  1103. #define bfin_read_MDMA1_DEST_CRC1_CURR_Y_COUNT() bfin_read32(MDMA1_DEST_CRC1_CURR_Y_COUNT)
  1104. #define bfin_write_MDMA1_DEST_CRC1_CURR_Y_COUNT(val) bfin_write32(MDMA1_DEST_CRC1_CURR_Y_COUNT, val)
  1105. #define bfin_read_MDMA1_SRC_CRC1_NEXT_DESC_PTR() bfin_read32(MDMA1_SRC_CRC1_NEXT_DESC_PTR)
  1106. #define bfin_write_MDMA1_SRC_CRC1_NEXT_DESC_PTR(val) bfin_write32(MDMA1_SRC_CRC1_NEXT_DESC_PTR, val)
  1107. #define bfin_read_MDMA1_SRC_CRC1_START_ADDR() bfin_read32(MDMA1_SRC_CRC1_START_ADDR)
  1108. #define bfin_write_MDMA1_SRC_CRC1_START_ADDR(val) bfin_write32(MDMA1_SRC_CRC1_START_ADDR, val)
  1109. #define bfin_read_MDMA1_SRC_CRC1_CONFIG() bfin_read32(MDMA1_SRC_CRC1_CONFIG)
  1110. #define bfin_write_MDMA1_SRC_CRC1_CONFIG(val) bfin_write32(MDMA1_SRC_CRC1_CONFIG, val)
  1111. #define bfin_read_MDMA1_SRC_CRC1_X_COUNT() bfin_read32(MDMA1_SRC_CRC1_X_COUNT)
  1112. #define bfin_write_MDMA1_SRC_CRC1_X_COUNT(val) bfin_write32(MDMA1_SRC_CRC1_X_COUNT, val)
  1113. #define bfin_read_MDMA1_SRC_CRC1_X_MODIFY() bfin_read32(MDMA1_SRC_CRC1_X_MODIFY)
  1114. #define bfin_write_MDMA1_SRC_CRC1_X_MODIFY(val) bfin_write32(MDMA1_SRC_CRC1_X_MODIFY, val)
  1115. #define bfin_read_MDMA1_SRC_CRC1_Y_COUNT() bfin_read32(MDMA1_SRC_CRC1_Y_COUNT)
  1116. #define bfin_write_MDMA1_SRC_CRC1_Y_COUNT(val) bfin_write32(MDMA1_SRC_CRC1_Y_COUNT, val)
  1117. #define bfin_read_MDMA1_SRC_CRC1_Y_MODIFY() bfin_read32(MDMA1_SRC_CRC1_Y_MODIFY)
  1118. #define bfin_write_MDMA1_SRC_CRC1_Y_MODIFY(val) bfin_write32(MDMA1_SRC_CRC1_Y_MODIFY, val)
  1119. #define bfin_read_MDMA1_SRC_CRC1_CURR_DESC_PTR() bfin_read32(MDMA1_SRC_CRC1_CURR_DESC_PTR)
  1120. #define bfin_write_MDMA1_SRC_CRC1_CURR_DESC_PTR(val) bfin_write32(MDMA1_SRC_CRC1_CURR_DESC_PTR, val)
  1121. #define bfin_read_MDMA1_SRC_CRC1_PREV_DESC_PTR() bfin_read32(MDMA1_SRC_CRC1_PREV_DESC_PTR)
  1122. #define bfin_write_MDMA1_SRC_CRC1_PREV_DESC_PTR(val) bfin_write32(MDMA1_SRC_CRC1_PREV_DESC_PTR, val)
  1123. #define bfin_read_MDMA1_SRC_CRC1_CURR_ADDR() bfin_read32(MDMA1_SRC_CRC1_CURR_ADDR)
  1124. #define bfin_write_MDMA1_SRC_CRC1_CURR_ADDR(val) bfin_write32(MDMA1_SRC_CRC1_CURR_ADDR, val)
  1125. #define bfin_read_MDMA1_SRC_CRC1_IRQ_STATUS() bfin_read32(MDMA1_SRC_CRC1_IRQ_STATUS)
  1126. #define bfin_write_MDMA1_SRC_CRC1_IRQ_STATUS(val) bfin_write32(MDMA1_SRC_CRC1_IRQ_STATUS, val)
  1127. #define bfin_read_MDMA1_SRC_CRC1_CURR_X_COUNT() bfin_read32(MDMA1_SRC_CRC1_CURR_X_COUNT)
  1128. #define bfin_write_MDMA1_SRC_CRC1_CURR_X_COUNT(val) bfin_write32(MDMA1_SRC_CRC1_CURR_X_COUNT, val)
  1129. #define bfin_read_MDMA1_SRC_CRC1_CURR_Y_COUNT() bfin_read32(MDMA1_SRC_CRC1_CURR_Y_COUNT)
  1130. #define bfin_write_MDMA1_SRC_CRC1_CURR_Y_COUNT(val) bfin_write32(MDMA1_SRC_CRC1_CURR_Y_COUNT, val)
  1131. /* MDMA Stream 2 Registers (DMA Channel 25 and 26) */
  1132. #define bfin_read_MDMA2_DEST_NEXT_DESC_PTR() bfin_read32(MDMA2_DEST_NEXT_DESC_PTR)
  1133. #define bfin_write_MDMA2_DEST_NEXT_DESC_PTR(val) bfin_write32(MDMA2_DEST_NEXT_DESC_PTR, val)
  1134. #define bfin_read_MDMA2_DEST_START_ADDR() bfin_read32(MDMA2_DEST_START_ADDR)
  1135. #define bfin_write_MDMA2_DEST_START_ADDR(val) bfin_write32(MDMA2_DEST_START_ADDR, val)
  1136. #define bfin_read_MDMA2_DEST_CONFIG() bfin_read32(MDMA2_DEST_CONFIG)
  1137. #define bfin_write_MDMA2_DEST_CONFIG(val) bfin_write32(MDMA2_DEST_CONFIG, val)
  1138. #define bfin_read_MDMA2_DEST_X_COUNT() bfin_read32(MDMA2_DEST_X_COUNT)
  1139. #define bfin_write_MDMA2_DEST_X_COUNT(val) bfin_write32(MDMA2_DEST_X_COUNT, val)
  1140. #define bfin_read_MDMA2_DEST_X_MODIFY() bfin_read32(MDMA2_DEST_X_MODIFY)
  1141. #define bfin_write_MDMA2_DEST_X_MODIFY(val) bfin_write32(MDMA2_DEST_X_MODIFY, val)
  1142. #define bfin_read_MDMA2_DEST_Y_COUNT() bfin_read32(MDMA2_DEST_Y_COUNT)
  1143. #define bfin_write_MDMA2_DEST_Y_COUNT(val) bfin_write32(MDMA2_DEST_Y_COUNT, val)
  1144. #define bfin_read_MDMA2_DEST_Y_MODIFY() bfin_read32(MDMA2_DEST_Y_MODIFY)
  1145. #define bfin_write_MDMA2_DEST_Y_MODIFY(val) bfin_write32(MDMA2_DEST_Y_MODIFY, val)
  1146. #define bfin_read_MDMA2_DEST_CURR_DESC_PTR() bfin_read32(MDMA2_DEST_CURR_DESC_PTR)
  1147. #define bfin_write_MDMA2_DEST_CURR_DESC_PTR(val) bfin_write32(MDMA2_DEST_CURR_DESC_PTR, val)
  1148. #define bfin_read_MDMA2_DEST_PREV_DESC_PTR() bfin_read32(MDMA2_DEST_PREV_DESC_PTR)
  1149. #define bfin_write_MDMA2_DEST_PREV_DESC_PTR(val) bfin_write32(MDMA2_DEST_PREV_DESC_PTR, val)
  1150. #define bfin_read_MDMA2_DEST_CURR_ADDR() bfin_read32(MDMA2_DEST_CURR_ADDR)
  1151. #define bfin_write_MDMA2_DEST_CURR_ADDR(val) bfin_write32(MDMA2_DEST_CURR_ADDR, val)
  1152. #define bfin_read_MDMA2_DEST_IRQ_STATUS() bfin_read32(MDMA2_DEST_IRQ_STATUS)
  1153. #define bfin_write_MDMA2_DEST_IRQ_STATUS(val) bfin_write32(MDMA2_DEST_IRQ_STATUS, val)
  1154. #define bfin_read_MDMA2_DEST_CURR_X_COUNT() bfin_read32(MDMA2_DEST_CURR_X_COUNT)
  1155. #define bfin_write_MDMA2_DEST_CURR_X_COUNT(val) bfin_write32(MDMA2_DEST_CURR_X_COUNT, val)
  1156. #define bfin_read_MDMA2_DEST_CURR_Y_COUNT() bfin_read32(MDMA2_DEST_CURR_Y_COUNT)
  1157. #define bfin_write_MDMA2_DEST_CURR_Y_COUNT(val) bfin_write32(MDMA2_DEST_CURR_Y_COUNT, val)
  1158. #define bfin_read_MDMA2_SRC_NEXT_DESC_PTR() bfin_read32(MDMA2_SRC_NEXT_DESC_PTR)
  1159. #define bfin_write_MDMA2_SRC_NEXT_DESC_PTR(val) bfin_write32(MDMA2_SRC_NEXT_DESC_PTR, val)
  1160. #define bfin_read_MDMA2_SRC_START_ADDR() bfin_read32(MDMA2_SRC_START_ADDR)
  1161. #define bfin_write_MDMA2_SRC_START_ADDR(val) bfin_write32(MDMA2_SRC_START_ADDR, val)
  1162. #define bfin_read_MDMA2_SRC_CONFIG() bfin_read32(MDMA2_SRC_CONFIG)
  1163. #define bfin_write_MDMA2_SRC_CONFIG(val) bfin_write32(MDMA2_SRC_CONFIG, val)
  1164. #define bfin_read_MDMA2_SRC_X_COUNT() bfin_read32(MDMA2_SRC_X_COUNT)
  1165. #define bfin_write_MDMA2_SRC_X_COUNT(val) bfin_write32(MDMA2_SRC_X_COUNT, val)
  1166. #define bfin_read_MDMA2_SRC_X_MODIFY() bfin_read32(MDMA2_SRC_X_MODIFY)
  1167. #define bfin_write_MDMA2_SRC_X_MODIFY(val) bfin_write32(MDMA2_SRC_X_MODIFY, val)
  1168. #define bfin_read_MDMA2_SRC_Y_COUNT() bfin_read32(MDMA2_SRC_Y_COUNT)
  1169. #define bfin_write_MDMA2_SRC_Y_COUNT(val) bfin_write32(MDMA2_SRC_Y_COUNT, val)
  1170. #define bfin_read_MDMA2_SRC_Y_MODIFY() bfin_read32(MDMA2_SRC_Y_MODIFY)
  1171. #define bfin_write_MDMA2_SRC_Y_MODIFY(val) bfin_write32(MDMA2_SRC_Y_MODIFY, val)
  1172. #define bfin_read_MDMA2_SRC_CURR_DESC_PTR() bfin_read32(MDMA2_SRC_CURR_DESC_PTR)
  1173. #define bfin_write_MDMA2_SRC_CURR_DESC_PTR(val) bfin_write32(MDMA2_SRC_CURR_DESC_PTR, val)
  1174. #define bfin_read_MDMA2_SRC_PREV_DESC_PTR() bfin_read32(MDMA2_SRC_PREV_DESC_PTR)
  1175. #define bfin_write_MDMA2_SRC_PREV_DESC_PTR(val) bfin_write32(MDMA2_SRC_PREV_DESC_PTR, val)
  1176. #define bfin_read_MDMA2_SRC_CURR_ADDR() bfin_read32(MDMA2_SRC_CURR_ADDR)
  1177. #define bfin_write_MDMA2_SRC_CURR_ADDR(val) bfin_write32(MDMA2_SRC_CURR_ADDR, val)
  1178. #define bfin_read_MDMA2_SRC_IRQ_STATUS() bfin_read32(MDMA2_SRC_IRQ_STATUS)
  1179. #define bfin_write_MDMA2_SRC_IRQ_STATUS(val) bfin_write32(MDMA2_SRC_IRQ_STATUS, val)
  1180. #define bfin_read_MDMA2_SRC_CURR_X_COUNT() bfin_read32(MDMA2_SRC_CURR_X_COUNT)
  1181. #define bfin_write_MDMA2_SRC_CURR_X_COUNT(val) bfin_write32(MDMA2_SRC_CURR_X_COUNT, val)
  1182. #define bfin_read_MDMA2_SRC_CURR_Y_COUNT() bfin_read32(MDMA2_SRC_CURR_Y_COUNT)
  1183. #define bfin_write_MDMA2_SRC_CURR_Y_COUNT(val) bfin_write32(MDMA2_SRC_CURR_Y_COUNT, val)
  1184. /* MDMA Stream 3 Registers (DMA Channel 27 and 28) */
  1185. #define bfin_read_MDMA3_DEST_NEXT_DESC_PTR() bfin_read32(MDMA3_DEST_NEXT_DESC_PTR)
  1186. #define bfin_write_MDMA3_DEST_NEXT_DESC_PTR(val) bfin_write32(MDMA3_DEST_NEXT_DESC_PTR, val)
  1187. #define bfin_read_MDMA3_DEST_START_ADDR() bfin_read32(MDMA3_DEST_START_ADDR)
  1188. #define bfin_write_MDMA3_DEST_START_ADDR(val) bfin_write32(MDMA3_DEST_START_ADDR, val)
  1189. #define bfin_read_MDMA3_DEST_CONFIG() bfin_read32(MDMA3_DEST_CONFIG)
  1190. #define bfin_write_MDMA3_DEST_CONFIG(val) bfin_write32(MDMA3_DEST_CONFIG, val)
  1191. #define bfin_read_MDMA3_DEST_X_COUNT() bfin_read32(MDMA3_DEST_X_COUNT)
  1192. #define bfin_write_MDMA3_DEST_X_COUNT(val) bfin_write32(MDMA3_DEST_X_COUNT, val)
  1193. #define bfin_read_MDMA3_DEST_X_MODIFY() bfin_read32(MDMA3_DEST_X_MODIFY)
  1194. #define bfin_write_MDMA3_DEST_X_MODIFY(val) bfin_write32(MDMA3_DEST_X_MODIFY, val)
  1195. #define bfin_read_MDMA3_DEST_Y_COUNT() bfin_read32(MDMA3_DEST_Y_COUNT)
  1196. #define bfin_write_MDMA3_DEST_Y_COUNT(val) bfin_write32(MDMA3_DEST_Y_COUNT, val)
  1197. #define bfin_read_MDMA3_DEST_Y_MODIFY() bfin_read32(MDMA3_DEST_Y_MODIFY)
  1198. #define bfin_write_MDMA3_DEST_Y_MODIFY(val) bfin_write32(MDMA3_DEST_Y_MODIFY, val)
  1199. #define bfin_read_MDMA3_DEST_CURR_DESC_PTR() bfin_read32(MDMA3_DEST_CURR_DESC_PTR)
  1200. #define bfin_write_MDMA3_DEST_CURR_DESC_PTR(val) bfin_write32(MDMA3_DEST_CURR_DESC_PTR, val)
  1201. #define bfin_read_MDMA3_DEST_PREV_DESC_PTR() bfin_read32(MDMA3_DEST_PREV_DESC_PTR)
  1202. #define bfin_write_MDMA3_DEST_PREV_DESC_PTR(val) bfin_write32(MDMA3_DEST_PREV_DESC_PTR, val)
  1203. #define bfin_read_MDMA3_DEST_CURR_ADDR() bfin_read32(MDMA3_DEST_CURR_ADDR)
  1204. #define bfin_write_MDMA3_DEST_CURR_ADDR(val) bfin_write32(MDMA3_DEST_CURR_ADDR, val)
  1205. #define bfin_read_MDMA3_DEST_IRQ_STATUS() bfin_read32(MDMA3_DEST_IRQ_STATUS)
  1206. #define bfin_write_MDMA3_DEST_IRQ_STATUS(val) bfin_write32(MDMA3_DEST_IRQ_STATUS, val)
  1207. #define bfin_read_MDMA3_DEST_CURR_X_COUNT() bfin_read32(MDMA3_DEST_CURR_X_COUNT)
  1208. #define bfin_write_MDMA3_DEST_CURR_X_COUNT(val) bfin_write32(MDMA3_DEST_CURR_X_COUNT, val)
  1209. #define bfin_read_MDMA3_DEST_CURR_Y_COUNT() bfin_read32(MDMA3_DEST_CURR_Y_COUNT)
  1210. #define bfin_write_MDMA3_DEST_CURR_Y_COUNT(val) bfin_write32(MDMA3_DEST_CURR_Y_COUNT, val)
  1211. #define bfin_read_MDMA3_SRC_NEXT_DESC_PTR() bfin_read32(MDMA3_SRC_NEXT_DESC_PTR)
  1212. #define bfin_write_MDMA3_SRC_NEXT_DESC_PTR(val) bfin_write32(MDMA3_SRC_NEXT_DESC_PTR, val)
  1213. #define bfin_read_MDMA3_SRC_START_ADDR() bfin_read32(MDMA3_SRC_START_ADDR)
  1214. #define bfin_write_MDMA3_SRC_START_ADDR(val) bfin_write32(MDMA3_SRC_START_ADDR, val)
  1215. #define bfin_read_MDMA3_SRC_CONFIG() bfin_read32(MDMA3_SRC_CONFIG)
  1216. #define bfin_write_MDMA3_SRC_CONFIG(val) bfin_write32(MDMA3_SRC_CONFIG, val)
  1217. #define bfin_read_MDMA3_SRC_X_COUNT() bfin_read32(MDMA3_SRC_X_COUNT)
  1218. #define bfin_write_MDMA3_SRC_X_COUNT(val) bfin_write32(MDMA3_SRC_X_COUNT, val)
  1219. #define bfin_read_MDMA3_SRC_X_MODIFY() bfin_read32(MDMA3_SRC_X_MODIFY)
  1220. #define bfin_write_MDMA3_SRC_X_MODIFY(val) bfin_write32(MDMA3_SRC_X_MODIFY, val)
  1221. #define bfin_read_MDMA3_SRC_Y_COUNT() bfin_read32(MDMA3_SRC_Y_COUNT)
  1222. #define bfin_write_MDMA3_SRC_Y_COUNT(val) bfin_write32(MDMA3_SRC_Y_COUNT, val)
  1223. #define bfin_read_MDMA3_SRC_Y_MODIFY() bfin_read32(MDMA3_SRC_Y_MODIFY)
  1224. #define bfin_write_MDMA3_SRC_Y_MODIFY(val) bfin_write32(MDMA3_SRC_Y_MODIFY, val)
  1225. #define bfin_read_MDMA3_SRC_CURR_DESC_PTR() bfin_read32(MDMA3_SRC_CURR_DESC_PTR)
  1226. #define bfin_write_MDMA3_SRC_CURR_DESC_PTR(val) bfin_write32(MDMA3_SRC_CURR_DESC_PTR, val)
  1227. #define bfin_read_MDMA3_SRC_PREV_DESC_PTR() bfin_read32(MDMA3_SRC_PREV_DESC_PTR)
  1228. #define bfin_write_MDMA3_SRC_PREV_DESC_PTR(val) bfin_write32(MDMA3_SRC_PREV_DESC_PTR, val)
  1229. #define bfin_read_MDMA3_SRC_CURR_ADDR() bfin_read32(MDMA3_SRC_CURR_ADDR)
  1230. #define bfin_write_MDMA3_SRC_CURR_ADDR(val) bfin_write32(MDMA3_SRC_CURR_ADDR, val)
  1231. #define bfin_read_MDMA3_SRC_IRQ_STATUS() bfin_read32(MDMA3_SRC_IRQ_STATUS)
  1232. #define bfin_write_MDMA3_SRC_IRQ_STATUS(val) bfin_write32(MDMA3_SRC_IRQ_STATUS, val)
  1233. #define bfin_read_MDMA3_SRC_CURR_X_COUNT() bfin_read32(MDMA3_SRC_CURR_X_COUNT)
  1234. #define bfin_write_MDMA3_SRC_CURR_X_COUNT(val) bfin_write32(MDMA3_SRC_CURR_X_COUNT, val)
  1235. #define bfin_read_MDMA3_SRC_CURR_Y_COUNT() bfin_read32(MDMA3_SRC_CURR_Y_COUNT)
  1236. #define bfin_write_MDMA3_SRC_CURR_Y_COUNT(val) bfin_write32(MDMA3_SRC_CURR_Y_COUNT, val)
  1237. /* DMA Channel 29 Registers */
  1238. #define bfin_read_DMA29_NEXT_DESC_PTR() bfin_read32(DMA29_NEXT_DESC_PTR)
  1239. #define bfin_write_DMA29_NEXT_DESC_PTR(val) bfin_write32(DMA29_NEXT_DESC_PTR, val)
  1240. #define bfin_read_DMA29_START_ADDR() bfin_read32(DMA29_START_ADDR)
  1241. #define bfin_write_DMA29_START_ADDR(val) bfin_write32(DMA29_START_ADDR, val)
  1242. #define bfin_read_DMA29_CONFIG() bfin_read32(DMA29_CONFIG)
  1243. #define bfin_write_DMA29_CONFIG(val) bfin_write32(DMA29_CONFIG, val)
  1244. #define bfin_read_DMA29_X_COUNT() bfin_read32(DMA29_X_COUNT)
  1245. #define bfin_write_DMA29_X_COUNT(val) bfin_write32(DMA29_X_COUNT, val)
  1246. #define bfin_read_DMA29_X_MODIFY() bfin_read32(DMA29_X_MODIFY)
  1247. #define bfin_write_DMA29_X_MODIFY(val) bfin_write32(DMA29_X_MODIFY, val)
  1248. #define bfin_read_DMA29_Y_COUNT() bfin_read32(DMA29_Y_COUNT)
  1249. #define bfin_write_DMA29_Y_COUNT(val) bfin_write32(DMA29_Y_COUNT, val)
  1250. #define bfin_read_DMA29_Y_MODIFY() bfin_read32(DMA29_Y_MODIFY)
  1251. #define bfin_write_DMA29_Y_MODIFY(val) bfin_write32(DMA29_Y_MODIFY, val)
  1252. #define bfin_read_DMA29_CURR_DESC_PTR() bfin_read32(DMA29_CURR_DESC_PTR)
  1253. #define bfin_write_DMA29_CURR_DESC_PTR(val) bfin_write32(DMA29_CURR_DESC_PTR, val)
  1254. #define bfin_read_DMA29_PREV_DESC_PTR() bfin_read32(DMA29_PREV_DESC_PTR)
  1255. #define bfin_write_DMA29_PREV_DESC_PTR(val) bfin_write32(DMA29_PREV_DESC_PTR, val)
  1256. #define bfin_read_DMA29_CURR_ADDR() bfin_read32(DMA29_CURR_ADDR)
  1257. #define bfin_write_DMA29_CURR_ADDR(val) bfin_write32(DMA29_CURR_ADDR, val)
  1258. #define bfin_read_DMA29_IRQ_STATUS() bfin_read32(DMA29_IRQ_STATUS)
  1259. #define bfin_write_DMA29_IRQ_STATUS(val) bfin_write32(DMA29_IRQ_STATUS, val)
  1260. #define bfin_read_DMA29_CURR_X_COUNT() bfin_read32(DMA29_CURR_X_COUNT)
  1261. #define bfin_write_DMA29_CURR_X_COUNT(val) bfin_write32(DMA29_CURR_X_COUNT, val)
  1262. #define bfin_read_DMA29_CURR_Y_COUNT() bfin_read32(DMA29_CURR_Y_COUNT)
  1263. #define bfin_write_DMA29_CURR_Y_COUNT(val) bfin_write32(DMA29_CURR_Y_COUNT, val)
  1264. #define bfin_read_DMA29_BWL_COUNT() bfin_read32(DMA29_BWL_COUNT)
  1265. #define bfin_write_DMA29_BWL_COUNT(val) bfin_write32(DMA29_BWL_COUNT, val)
  1266. #define bfin_read_DMA29_CURR_BWL_COUNT() bfin_read32(DMA29_CURR_BWL_COUNT)
  1267. #define bfin_write_DMA29_CURR_BWL_COUNT(val) bfin_write32(DMA29_CURR_BWL_COUNT, val)
  1268. #define bfin_read_DMA29_BWM_COUNT() bfin_read32(DMA29_BWM_COUNT)
  1269. #define bfin_write_DMA29_BWM_COUNT(val) bfin_write32(DMA29_BWM_COUNT, val)
  1270. #define bfin_read_DMA29_CURR_BWM_COUNT() bfin_read32(DMA29_CURR_BWM_COUNT)
  1271. #define bfin_write_DMA29_CURR_BWM_COUNT(val) bfin_write32(DMA29_CURR_BWM_COUNT, val)
  1272. /* DMA Channel 30 Registers */
  1273. #define bfin_read_DMA30_NEXT_DESC_PTR() bfin_read32(DMA30_NEXT_DESC_PTR)
  1274. #define bfin_write_DMA30_NEXT_DESC_PTR(val) bfin_write32(DMA30_NEXT_DESC_PTR, val)
  1275. #define bfin_read_DMA30_START_ADDR() bfin_read32(DMA30_START_ADDR)
  1276. #define bfin_write_DMA30_START_ADDR(val) bfin_write32(DMA30_START_ADDR, val)
  1277. #define bfin_read_DMA30_CONFIG() bfin_read32(DMA30_CONFIG)
  1278. #define bfin_write_DMA30_CONFIG(val) bfin_write32(DMA30_CONFIG, val)
  1279. #define bfin_read_DMA30_X_COUNT() bfin_read32(DMA30_X_COUNT)
  1280. #define bfin_write_DMA30_X_COUNT(val) bfin_write32(DMA30_X_COUNT, val)
  1281. #define bfin_read_DMA30_X_MODIFY() bfin_read32(DMA30_X_MODIFY)
  1282. #define bfin_write_DMA30_X_MODIFY(val) bfin_write32(DMA30_X_MODIFY, val)
  1283. #define bfin_read_DMA30_Y_COUNT() bfin_read32(DMA30_Y_COUNT)
  1284. #define bfin_write_DMA30_Y_COUNT(val) bfin_write32(DMA30_Y_COUNT, val)
  1285. #define bfin_read_DMA30_Y_MODIFY() bfin_read32(DMA30_Y_MODIFY)
  1286. #define bfin_write_DMA30_Y_MODIFY(val) bfin_write32(DMA30_Y_MODIFY, val)
  1287. #define bfin_read_DMA30_CURR_DESC_PTR() bfin_read32(DMA30_CURR_DESC_PTR)
  1288. #define bfin_write_DMA30_CURR_DESC_PTR(val) bfin_write32(DMA30_CURR_DESC_PTR, val)
  1289. #define bfin_read_DMA30_PREV_DESC_PTR() bfin_read32(DMA30_PREV_DESC_PTR)
  1290. #define bfin_write_DMA30_PREV_DESC_PTR(val) bfin_write32(DMA30_PREV_DESC_PTR, val)
  1291. #define bfin_read_DMA30_CURR_ADDR() bfin_read32(DMA30_CURR_ADDR)
  1292. #define bfin_write_DMA30_CURR_ADDR(val) bfin_write32(DMA30_CURR_ADDR, val)
  1293. #define bfin_read_DMA30_IRQ_STATUS() bfin_read32(DMA30_IRQ_STATUS)
  1294. #define bfin_write_DMA30_IRQ_STATUS(val) bfin_write32(DMA30_IRQ_STATUS, val)
  1295. #define bfin_read_DMA30_CURR_X_COUNT() bfin_read32(DMA30_CURR_X_COUNT)
  1296. #define bfin_write_DMA30_CURR_X_COUNT(val) bfin_write32(DMA30_CURR_X_COUNT, val)
  1297. #define bfin_read_DMA30_CURR_Y_COUNT() bfin_read32(DMA30_CURR_Y_COUNT)
  1298. #define bfin_write_DMA30_CURR_Y_COUNT(val) bfin_write32(DMA30_CURR_Y_COUNT, val)
  1299. #define bfin_read_DMA30_BWL_COUNT() bfin_read32(DMA30_BWL_COUNT)
  1300. #define bfin_write_DMA30_BWL_COUNT(val) bfin_write32(DMA30_BWL_COUNT, val)
  1301. #define bfin_read_DMA30_CURR_BWL_COUNT() bfin_read32(DMA30_CURR_BWL_COUNT)
  1302. #define bfin_write_DMA30_CURR_BWL_COUNT(val) bfin_write32(DMA30_CURR_BWL_COUNT, val)
  1303. #define bfin_read_DMA30_BWM_COUNT() bfin_read32(DMA30_BWM_COUNT)
  1304. #define bfin_write_DMA30_BWM_COUNT(val) bfin_write32(DMA30_BWM_COUNT, val)
  1305. #define bfin_read_DMA30_CURR_BWM_COUNT() bfin_read32(DMA30_CURR_BWM_COUNT)
  1306. #define bfin_write_DMA30_CURR_BWM_COUNT(val) bfin_write32(DMA30_CURR_BWM_COUNT, val)
  1307. /* DMA Channel 31 Registers */
  1308. #define bfin_read_DMA31_NEXT_DESC_PTR() bfin_read32(DMA31_NEXT_DESC_PTR)
  1309. #define bfin_write_DMA31_NEXT_DESC_PTR(val) bfin_write32(DMA31_NEXT_DESC_PTR, val)
  1310. #define bfin_read_DMA31_START_ADDR() bfin_read32(DMA31_START_ADDR)
  1311. #define bfin_write_DMA31_START_ADDR(val) bfin_write32(DMA31_START_ADDR, val)
  1312. #define bfin_read_DMA31_CONFIG() bfin_read32(DMA31_CONFIG)
  1313. #define bfin_write_DMA31_CONFIG(val) bfin_write32(DMA31_CONFIG, val)
  1314. #define bfin_read_DMA31_X_COUNT() bfin_read32(DMA31_X_COUNT)
  1315. #define bfin_write_DMA31_X_COUNT(val) bfin_write32(DMA31_X_COUNT, val)
  1316. #define bfin_read_DMA31_X_MODIFY() bfin_read32(DMA31_X_MODIFY)
  1317. #define bfin_write_DMA31_X_MODIFY(val) bfin_write32(DMA31_X_MODIFY, val)
  1318. #define bfin_read_DMA31_Y_COUNT() bfin_read32(DMA31_Y_COUNT)
  1319. #define bfin_write_DMA31_Y_COUNT(val) bfin_write32(DMA31_Y_COUNT, val)
  1320. #define bfin_read_DMA31_Y_MODIFY() bfin_read32(DMA31_Y_MODIFY)
  1321. #define bfin_write_DMA31_Y_MODIFY(val) bfin_write32(DMA31_Y_MODIFY, val)
  1322. #define bfin_read_DMA31_CURR_DESC_PTR() bfin_read32(DMA31_CURR_DESC_PTR)
  1323. #define bfin_write_DMA31_CURR_DESC_PTR(val) bfin_write32(DMA31_CURR_DESC_PTR, val)
  1324. #define bfin_read_DMA31_PREV_DESC_PTR() bfin_read32(DMA31_PREV_DESC_PTR)
  1325. #define bfin_write_DMA31_PREV_DESC_PTR(val) bfin_write32(DMA31_PREV_DESC_PTR, val)
  1326. #define bfin_read_DMA31_CURR_ADDR() bfin_read32(DMA31_CURR_ADDR)
  1327. #define bfin_write_DMA31_CURR_ADDR(val) bfin_write32(DMA31_CURR_ADDR, val)
  1328. #define bfin_read_DMA31_IRQ_STATUS() bfin_read32(DMA31_IRQ_STATUS)
  1329. #define bfin_write_DMA31_IRQ_STATUS(val) bfin_write32(DMA31_IRQ_STATUS, val)
  1330. #define bfin_read_DMA31_CURR_X_COUNT() bfin_read32(DMA31_CURR_X_COUNT)
  1331. #define bfin_write_DMA31_CURR_X_COUNT(val) bfin_write32(DMA31_CURR_X_COUNT, val)
  1332. #define bfin_read_DMA31_CURR_Y_COUNT() bfin_read32(DMA31_CURR_Y_COUNT)
  1333. #define bfin_write_DMA31_CURR_Y_COUNT(val) bfin_write32(DMA31_CURR_Y_COUNT, val)
  1334. #define bfin_read_DMA31_BWL_COUNT() bfin_read32(DMA31_BWL_COUNT)
  1335. #define bfin_write_DMA31_BWL_COUNT(val) bfin_write32(DMA31_BWL_COUNT, val)
  1336. #define bfin_read_DMA31_CURR_BWL_COUNT() bfin_read32(DMA31_CURR_BWL_COUNT)
  1337. #define bfin_write_DMA31_CURR_BWL_COUNT(val) bfin_write32(DMA31_CURR_BWL_COUNT, val)
  1338. #define bfin_read_DMA31_BWM_COUNT() bfin_read32(DMA31_BWM_COUNT)
  1339. #define bfin_write_DMA31_BWM_COUNT(val) bfin_write32(DMA31_BWM_COUNT, val)
  1340. #define bfin_read_DMA31_CURR_BWM_COUNT() bfin_read32(DMA31_CURR_BWM_COUNT)
  1341. #define bfin_write_DMA31_CURR_BWM_COUNT(val) bfin_write32(DMA31_CURR_BWM_COUNT, val)
  1342. /* DMA Channel 32 Registers */
  1343. #define bfin_read_DMA32_NEXT_DESC_PTR() bfin_read32(DMA32_NEXT_DESC_PTR)
  1344. #define bfin_write_DMA32_NEXT_DESC_PTR(val) bfin_write32(DMA32_NEXT_DESC_PTR, val)
  1345. #define bfin_read_DMA32_START_ADDR() bfin_read32(DMA32_START_ADDR)
  1346. #define bfin_write_DMA32_START_ADDR(val) bfin_write32(DMA32_START_ADDR, val)
  1347. #define bfin_read_DMA32_CONFIG() bfin_read32(DMA32_CONFIG)
  1348. #define bfin_write_DMA32_CONFIG(val) bfin_write32(DMA32_CONFIG, val)
  1349. #define bfin_read_DMA32_X_COUNT() bfin_read32(DMA32_X_COUNT)
  1350. #define bfin_write_DMA32_X_COUNT(val) bfin_write32(DMA32_X_COUNT, val)
  1351. #define bfin_read_DMA32_X_MODIFY() bfin_read32(DMA32_X_MODIFY)
  1352. #define bfin_write_DMA32_X_MODIFY(val) bfin_write32(DMA32_X_MODIFY, val)
  1353. #define bfin_read_DMA32_Y_COUNT() bfin_read32(DMA32_Y_COUNT)
  1354. #define bfin_write_DMA32_Y_COUNT(val) bfin_write32(DMA32_Y_COUNT, val)
  1355. #define bfin_read_DMA32_Y_MODIFY() bfin_read32(DMA32_Y_MODIFY)
  1356. #define bfin_write_DMA32_Y_MODIFY(val) bfin_write32(DMA32_Y_MODIFY, val)
  1357. #define bfin_read_DMA32_CURR_DESC_PTR() bfin_read32(DMA32_CURR_DESC_PTR)
  1358. #define bfin_write_DMA32_CURR_DESC_PTR(val) bfin_write32(DMA32_CURR_DESC_PTR, val)
  1359. #define bfin_read_DMA32_PREV_DESC_PTR() bfin_read32(DMA32_PREV_DESC_PTR)
  1360. #define bfin_write_DMA32_PREV_DESC_PTR(val) bfin_write32(DMA32_PREV_DESC_PTR, val)
  1361. #define bfin_read_DMA32_CURR_ADDR() bfin_read32(DMA32_CURR_ADDR)
  1362. #define bfin_write_DMA32_CURR_ADDR(val) bfin_write32(DMA32_CURR_ADDR, val)
  1363. #define bfin_read_DMA32_IRQ_STATUS() bfin_read32(DMA32_IRQ_STATUS)
  1364. #define bfin_write_DMA32_IRQ_STATUS(val) bfin_write32(DMA32_IRQ_STATUS, val)
  1365. #define bfin_read_DMA32_CURR_X_COUNT() bfin_read32(DMA32_CURR_X_COUNT)
  1366. #define bfin_write_DMA32_CURR_X_COUNT(val) bfin_write32(DMA32_CURR_X_COUNT, val)
  1367. #define bfin_read_DMA32_CURR_Y_COUNT() bfin_read32(DMA32_CURR_Y_COUNT)
  1368. #define bfin_write_DMA32_CURR_Y_COUNT(val) bfin_write32(DMA32_CURR_Y_COUNT, val)
  1369. #define bfin_read_DMA32_BWL_COUNT() bfin_read32(DMA32_BWL_COUNT)
  1370. #define bfin_write_DMA32_BWL_COUNT(val) bfin_write32(DMA32_BWL_COUNT, val)
  1371. #define bfin_read_DMA32_CURR_BWL_COUNT() bfin_read32(DMA32_CURR_BWL_COUNT)
  1372. #define bfin_write_DMA32_CURR_BWL_COUNT(val) bfin_write32(DMA32_CURR_BWL_COUNT, val)
  1373. #define bfin_read_DMA32_BWM_COUNT() bfin_read32(DMA32_BWM_COUNT)
  1374. #define bfin_write_DMA32_BWM_COUNT(val) bfin_write32(DMA32_BWM_COUNT, val)
  1375. #define bfin_read_DMA32_CURR_BWM_COUNT() bfin_read32(DMA32_CURR_BWM_COUNT)
  1376. #define bfin_write_DMA32_CURR_BWM_COUNT(val) bfin_write32(DMA32_CURR_BWM_COUNT, val)
  1377. /* DMA Channel 33 Registers */
  1378. #define bfin_read_DMA33_NEXT_DESC_PTR() bfin_read32(DMA33_NEXT_DESC_PTR)
  1379. #define bfin_write_DMA33_NEXT_DESC_PTR(val) bfin_write32(DMA33_NEXT_DESC_PTR, val)
  1380. #define bfin_read_DMA33_START_ADDR() bfin_read32(DMA33_START_ADDR)
  1381. #define bfin_write_DMA33_START_ADDR(val) bfin_write32(DMA33_START_ADDR, val)
  1382. #define bfin_read_DMA33_CONFIG() bfin_read32(DMA33_CONFIG)
  1383. #define bfin_write_DMA33_CONFIG(val) bfin_write32(DMA33_CONFIG, val)
  1384. #define bfin_read_DMA33_X_COUNT() bfin_read32(DMA33_X_COUNT)
  1385. #define bfin_write_DMA33_X_COUNT(val) bfin_write32(DMA33_X_COUNT, val)
  1386. #define bfin_read_DMA33_X_MODIFY() bfin_read32(DMA33_X_MODIFY)
  1387. #define bfin_write_DMA33_X_MODIFY(val) bfin_write32(DMA33_X_MODIFY, val)
  1388. #define bfin_read_DMA33_Y_COUNT() bfin_read32(DMA33_Y_COUNT)
  1389. #define bfin_write_DMA33_Y_COUNT(val) bfin_write32(DMA33_Y_COUNT, val)
  1390. #define bfin_read_DMA33_Y_MODIFY() bfin_read32(DMA33_Y_MODIFY)
  1391. #define bfin_write_DMA33_Y_MODIFY(val) bfin_write32(DMA33_Y_MODIFY, val)
  1392. #define bfin_read_DMA33_CURR_DESC_PTR() bfin_read32(DMA33_CURR_DESC_PTR)
  1393. #define bfin_write_DMA33_CURR_DESC_PTR(val) bfin_write32(DMA33_CURR_DESC_PTR, val)
  1394. #define bfin_read_DMA33_PREV_DESC_PTR() bfin_read32(DMA33_PREV_DESC_PTR)
  1395. #define bfin_write_DMA33_PREV_DESC_PTR(val) bfin_write32(DMA33_PREV_DESC_PTR, val)
  1396. #define bfin_read_DMA33_CURR_ADDR() bfin_read32(DMA33_CURR_ADDR)
  1397. #define bfin_write_DMA33_CURR_ADDR(val) bfin_write32(DMA33_CURR_ADDR, val)
  1398. #define bfin_read_DMA33_IRQ_STATUS() bfin_read32(DMA33_IRQ_STATUS)
  1399. #define bfin_write_DMA33_IRQ_STATUS(val) bfin_write32(DMA33_IRQ_STATUS, val)
  1400. #define bfin_read_DMA33_CURR_X_COUNT() bfin_read32(DMA33_CURR_X_COUNT)
  1401. #define bfin_write_DMA33_CURR_X_COUNT(val) bfin_write32(DMA33_CURR_X_COUNT, val)
  1402. #define bfin_read_DMA33_CURR_Y_COUNT() bfin_read32(DMA33_CURR_Y_COUNT)
  1403. #define bfin_write_DMA33_CURR_Y_COUNT(val) bfin_write32(DMA33_CURR_Y_COUNT, val)
  1404. #define bfin_read_DMA33_BWL_COUNT() bfin_read32(DMA33_BWL_COUNT)
  1405. #define bfin_write_DMA33_BWL_COUNT(val) bfin_write32(DMA33_BWL_COUNT, val)
  1406. #define bfin_read_DMA33_CURR_BWL_COUNT() bfin_read32(DMA33_CURR_BWL_COUNT)
  1407. #define bfin_write_DMA33_CURR_BWL_COUNT(val) bfin_write32(DMA33_CURR_BWL_COUNT, val)
  1408. #define bfin_read_DMA33_BWM_COUNT() bfin_read32(DMA33_BWM_COUNT)
  1409. #define bfin_write_DMA33_BWM_COUNT(val) bfin_write32(DMA33_BWM_COUNT, val)
  1410. #define bfin_read_DMA33_CURR_BWM_COUNT() bfin_read32(DMA33_CURR_BWM_COUNT)
  1411. #define bfin_write_DMA33_CURR_BWM_COUNT(val) bfin_write32(DMA33_CURR_BWM_COUNT, val)
  1412. /* DMA Channel 34 Registers */
  1413. #define bfin_read_DMA34_NEXT_DESC_PTR() bfin_read32(DMA34_NEXT_DESC_PTR)
  1414. #define bfin_write_DMA34_NEXT_DESC_PTR(val) bfin_write32(DMA34_NEXT_DESC_PTR, val)
  1415. #define bfin_read_DMA34_START_ADDR() bfin_read32(DMA34_START_ADDR)
  1416. #define bfin_write_DMA34_START_ADDR(val) bfin_write32(DMA34_START_ADDR, val)
  1417. #define bfin_read_DMA34_CONFIG() bfin_read32(DMA34_CONFIG)
  1418. #define bfin_write_DMA34_CONFIG(val) bfin_write32(DMA34_CONFIG, val)
  1419. #define bfin_read_DMA34_X_COUNT() bfin_read32(DMA34_X_COUNT)
  1420. #define bfin_write_DMA34_X_COUNT(val) bfin_write32(DMA34_X_COUNT, val)
  1421. #define bfin_read_DMA34_X_MODIFY() bfin_read32(DMA34_X_MODIFY)
  1422. #define bfin_write_DMA34_X_MODIFY(val) bfin_write32(DMA34_X_MODIFY, val)
  1423. #define bfin_read_DMA34_Y_COUNT() bfin_read32(DMA34_Y_COUNT)
  1424. #define bfin_write_DMA34_Y_COUNT(val) bfin_write32(DMA34_Y_COUNT, val)
  1425. #define bfin_read_DMA34_Y_MODIFY() bfin_read32(DMA34_Y_MODIFY)
  1426. #define bfin_write_DMA34_Y_MODIFY(val) bfin_write32(DMA34_Y_MODIFY, val)
  1427. #define bfin_read_DMA34_CURR_DESC_PTR() bfin_read32(DMA34_CURR_DESC_PTR)
  1428. #define bfin_write_DMA34_CURR_DESC_PTR(val) bfin_write32(DMA34_CURR_DESC_PTR, val)
  1429. #define bfin_read_DMA34_PREV_DESC_PTR() bfin_read32(DMA34_PREV_DESC_PTR)
  1430. #define bfin_write_DMA34_PREV_DESC_PTR(val) bfin_write32(DMA34_PREV_DESC_PTR, val)
  1431. #define bfin_read_DMA34_CURR_ADDR() bfin_read32(DMA34_CURR_ADDR)
  1432. #define bfin_write_DMA34_CURR_ADDR(val) bfin_write32(DMA34_CURR_ADDR, val)
  1433. #define bfin_read_DMA34_IRQ_STATUS() bfin_read32(DMA34_IRQ_STATUS)
  1434. #define bfin_write_DMA34_IRQ_STATUS(val) bfin_write32(DMA34_IRQ_STATUS, val)
  1435. #define bfin_read_DMA34_CURR_X_COUNT() bfin_read32(DMA34_CURR_X_COUNT)
  1436. #define bfin_write_DMA34_CURR_X_COUNT(val) bfin_write32(DMA34_CURR_X_COUNT, val)
  1437. #define bfin_read_DMA34_CURR_Y_COUNT() bfin_read32(DMA34_CURR_Y_COUNT)
  1438. #define bfin_write_DMA34_CURR_Y_COUNT(val) bfin_write32(DMA34_CURR_Y_COUNT, val)
  1439. #define bfin_read_DMA34_BWL_COUNT() bfin_read32(DMA34_BWL_COUNT)
  1440. #define bfin_write_DMA34_BWL_COUNT(val) bfin_write32(DMA34_BWL_COUNT, val)
  1441. #define bfin_read_DMA34_CURR_BWL_COUNT() bfin_read32(DMA34_CURR_BWL_COUNT)
  1442. #define bfin_write_DMA34_CURR_BWL_COUNT(val) bfin_write32(DMA34_CURR_BWL_COUNT, val)
  1443. #define bfin_read_DMA34_BWM_COUNT() bfin_read32(DMA34_BWM_COUNT)
  1444. #define bfin_write_DMA34_BWM_COUNT(val) bfin_write32(DMA34_BWM_COUNT, val)
  1445. #define bfin_read_DMA34_CURR_BWM_COUNT() bfin_read32(DMA34_CURR_BWM_COUNT)
  1446. #define bfin_write_DMA34_CURR_BWM_COUNT(val) bfin_write32(DMA34_CURR_BWM_COUNT, val)
  1447. /* DMA Channel 35 Registers */
  1448. #define bfin_read_DMA35_NEXT_DESC_PTR() bfin_read32(DMA35_NEXT_DESC_PTR)
  1449. #define bfin_write_DMA35_NEXT_DESC_PTR(val) bfin_write32(DMA35_NEXT_DESC_PTR, val)
  1450. #define bfin_read_DMA35_START_ADDR() bfin_read32(DMA35_START_ADDR)
  1451. #define bfin_write_DMA35_START_ADDR(val) bfin_write32(DMA35_START_ADDR, val)
  1452. #define bfin_read_DMA35_CONFIG() bfin_read32(DMA35_CONFIG)
  1453. #define bfin_write_DMA35_CONFIG(val) bfin_write32(DMA35_CONFIG, val)
  1454. #define bfin_read_DMA35_X_COUNT() bfin_read32(DMA35_X_COUNT)
  1455. #define bfin_write_DMA35_X_COUNT(val) bfin_write32(DMA35_X_COUNT, val)
  1456. #define bfin_read_DMA35_X_MODIFY() bfin_read32(DMA35_X_MODIFY)
  1457. #define bfin_write_DMA35_X_MODIFY(val) bfin_write32(DMA35_X_MODIFY, val)
  1458. #define bfin_read_DMA35_Y_COUNT() bfin_read32(DMA35_Y_COUNT)
  1459. #define bfin_write_DMA35_Y_COUNT(val) bfin_write32(DMA35_Y_COUNT, val)
  1460. #define bfin_read_DMA35_Y_MODIFY() bfin_read32(DMA35_Y_MODIFY)
  1461. #define bfin_write_DMA35_Y_MODIFY(val) bfin_write32(DMA35_Y_MODIFY, val)
  1462. #define bfin_read_DMA35_CURR_DESC_PTR() bfin_read32(DMA35_CURR_DESC_PTR)
  1463. #define bfin_write_DMA35_CURR_DESC_PTR(val) bfin_write32(DMA35_CURR_DESC_PTR, val)
  1464. #define bfin_read_DMA35_PREV_DESC_PTR() bfin_read32(DMA35_PREV_DESC_PTR)
  1465. #define bfin_write_DMA35_PREV_DESC_PTR(val) bfin_write32(DMA35_PREV_DESC_PTR, val)
  1466. #define bfin_read_DMA35_CURR_ADDR() bfin_read32(DMA35_CURR_ADDR)
  1467. #define bfin_write_DMA35_CURR_ADDR(val) bfin_write32(DMA35_CURR_ADDR, val)
  1468. #define bfin_read_DMA35_IRQ_STATUS() bfin_read32(DMA35_IRQ_STATUS)
  1469. #define bfin_write_DMA35_IRQ_STATUS(val) bfin_write32(DMA35_IRQ_STATUS, val)
  1470. #define bfin_read_DMA35_CURR_X_COUNT() bfin_read32(DMA35_CURR_X_COUNT)
  1471. #define bfin_write_DMA35_CURR_X_COUNT(val) bfin_write32(DMA35_CURR_X_COUNT, val)
  1472. #define bfin_read_DMA35_CURR_Y_COUNT() bfin_read32(DMA35_CURR_Y_COUNT)
  1473. #define bfin_write_DMA35_CURR_Y_COUNT(val) bfin_write32(DMA35_CURR_Y_COUNT, val)
  1474. #define bfin_read_DMA35_BWL_COUNT() bfin_read32(DMA35_BWL_COUNT)
  1475. #define bfin_write_DMA35_BWL_COUNT(val) bfin_write32(DMA35_BWL_COUNT, val)
  1476. #define bfin_read_DMA35_CURR_BWL_COUNT() bfin_read32(DMA35_CURR_BWL_COUNT)
  1477. #define bfin_write_DMA35_CURR_BWL_COUNT(val) bfin_write32(DMA35_CURR_BWL_COUNT, val)
  1478. #define bfin_read_DMA35_BWM_COUNT() bfin_read32(DMA35_BWM_COUNT)
  1479. #define bfin_write_DMA35_BWM_COUNT(val) bfin_write32(DMA35_BWM_COUNT, val)
  1480. #define bfin_read_DMA35_CURR_BWM_COUNT() bfin_read32(DMA35_CURR_BWM_COUNT)
  1481. #define bfin_write_DMA35_CURR_BWM_COUNT(val) bfin_write32(DMA35_CURR_BWM_COUNT, val)
  1482. /* DMA Channel 36 Registers */
  1483. #define bfin_read_DMA36_NEXT_DESC_PTR() bfin_read32(DMA36_NEXT_DESC_PTR)
  1484. #define bfin_write_DMA36_NEXT_DESC_PTR(val) bfin_write32(DMA36_NEXT_DESC_PTR, val)
  1485. #define bfin_read_DMA36_START_ADDR() bfin_read32(DMA36_START_ADDR)
  1486. #define bfin_write_DMA36_START_ADDR(val) bfin_write32(DMA36_START_ADDR, val)
  1487. #define bfin_read_DMA36_CONFIG() bfin_read32(DMA36_CONFIG)
  1488. #define bfin_write_DMA36_CONFIG(val) bfin_write32(DMA36_CONFIG, val)
  1489. #define bfin_read_DMA36_X_COUNT() bfin_read32(DMA36_X_COUNT)
  1490. #define bfin_write_DMA36_X_COUNT(val) bfin_write32(DMA36_X_COUNT, val)
  1491. #define bfin_read_DMA36_X_MODIFY() bfin_read32(DMA36_X_MODIFY)
  1492. #define bfin_write_DMA36_X_MODIFY(val) bfin_write32(DMA36_X_MODIFY, val)
  1493. #define bfin_read_DMA36_Y_COUNT() bfin_read32(DMA36_Y_COUNT)
  1494. #define bfin_write_DMA36_Y_COUNT(val) bfin_write32(DMA36_Y_COUNT, val)
  1495. #define bfin_read_DMA36_Y_MODIFY() bfin_read32(DMA36_Y_MODIFY)
  1496. #define bfin_write_DMA36_Y_MODIFY(val) bfin_write32(DMA36_Y_MODIFY, val)
  1497. #define bfin_read_DMA36_CURR_DESC_PTR() bfin_read32(DMA36_CURR_DESC_PTR)
  1498. #define bfin_write_DMA36_CURR_DESC_PTR(val) bfin_write32(DMA36_CURR_DESC_PTR, val)
  1499. #define bfin_read_DMA36_PREV_DESC_PTR() bfin_read32(DMA36_PREV_DESC_PTR)
  1500. #define bfin_write_DMA36_PREV_DESC_PTR(val) bfin_write32(DMA36_PREV_DESC_PTR, val)
  1501. #define bfin_read_DMA36_CURR_ADDR() bfin_read32(DMA36_CURR_ADDR)
  1502. #define bfin_write_DMA36_CURR_ADDR(val) bfin_write32(DMA36_CURR_ADDR, val)
  1503. #define bfin_read_DMA36_IRQ_STATUS() bfin_read32(DMA36_IRQ_STATUS)
  1504. #define bfin_write_DMA36_IRQ_STATUS(val) bfin_write32(DMA36_IRQ_STATUS, val)
  1505. #define bfin_read_DMA36_CURR_X_COUNT() bfin_read32(DMA36_CURR_X_COUNT)
  1506. #define bfin_write_DMA36_CURR_X_COUNT(val) bfin_write32(DMA36_CURR_X_COUNT, val)
  1507. #define bfin_read_DMA36_CURR_Y_COUNT() bfin_read32(DMA36_CURR_Y_COUNT)
  1508. #define bfin_write_DMA36_CURR_Y_COUNT(val) bfin_write32(DMA36_CURR_Y_COUNT, val)
  1509. #define bfin_read_DMA36_BWL_COUNT() bfin_read32(DMA36_BWL_COUNT)
  1510. #define bfin_write_DMA36_BWL_COUNT(val) bfin_write32(DMA36_BWL_COUNT, val)
  1511. #define bfin_read_DMA36_CURR_BWL_COUNT() bfin_read32(DMA36_CURR_BWL_COUNT)
  1512. #define bfin_write_DMA36_CURR_BWL_COUNT(val) bfin_write32(DMA36_CURR_BWL_COUNT, val)
  1513. #define bfin_read_DMA36_BWM_COUNT() bfin_read32(DMA36_BWM_COUNT)
  1514. #define bfin_write_DMA36_BWM_COUNT(val) bfin_write32(DMA36_BWM_COUNT, val)
  1515. #define bfin_read_DMA36_CURR_BWM_COUNT() bfin_read32(DMA36_CURR_BWM_COUNT)
  1516. #define bfin_write_DMA36_CURR_BWM_COUNT(val) bfin_write32(DMA36_CURR_BWM_COUNT, val)
  1517. /* DMA Channel 37 Registers */
  1518. #define bfin_read_DMA37_NEXT_DESC_PTR() bfin_read32(DMA37_NEXT_DESC_PTR)
  1519. #define bfin_write_DMA37_NEXT_DESC_PTR(val) bfin_write32(DMA37_NEXT_DESC_PTR, val)
  1520. #define bfin_read_DMA37_START_ADDR() bfin_read32(DMA37_START_ADDR)
  1521. #define bfin_write_DMA37_START_ADDR(val) bfin_write32(DMA37_START_ADDR, val)
  1522. #define bfin_read_DMA37_CONFIG() bfin_read32(DMA37_CONFIG)
  1523. #define bfin_write_DMA37_CONFIG(val) bfin_write32(DMA37_CONFIG, val)
  1524. #define bfin_read_DMA37_X_COUNT() bfin_read32(DMA37_X_COUNT)
  1525. #define bfin_write_DMA37_X_COUNT(val) bfin_write32(DMA37_X_COUNT, val)
  1526. #define bfin_read_DMA37_X_MODIFY() bfin_read32(DMA37_X_MODIFY)
  1527. #define bfin_write_DMA37_X_MODIFY(val) bfin_write32(DMA37_X_MODIFY, val)
  1528. #define bfin_read_DMA37_Y_COUNT() bfin_read32(DMA37_Y_COUNT)
  1529. #define bfin_write_DMA37_Y_COUNT(val) bfin_write32(DMA37_Y_COUNT, val)
  1530. #define bfin_read_DMA37_Y_MODIFY() bfin_read32(DMA37_Y_MODIFY)
  1531. #define bfin_write_DMA37_Y_MODIFY(val) bfin_write32(DMA37_Y_MODIFY, val)
  1532. #define bfin_read_DMA37_CURR_DESC_PTR() bfin_read32(DMA37_CURR_DESC_PTR)
  1533. #define bfin_write_DMA37_CURR_DESC_PTR(val) bfin_write32(DMA37_CURR_DESC_PTR, val)
  1534. #define bfin_read_DMA37_PREV_DESC_PTR() bfin_read32(DMA37_PREV_DESC_PTR)
  1535. #define bfin_write_DMA37_PREV_DESC_PTR(val) bfin_write32(DMA37_PREV_DESC_PTR, val)
  1536. #define bfin_read_DMA37_CURR_ADDR() bfin_read32(DMA37_CURR_ADDR)
  1537. #define bfin_write_DMA37_CURR_ADDR(val) bfin_write32(DMA37_CURR_ADDR, val)
  1538. #define bfin_read_DMA37_IRQ_STATUS() bfin_read32(DMA37_IRQ_STATUS)
  1539. #define bfin_write_DMA37_IRQ_STATUS(val) bfin_write32(DMA37_IRQ_STATUS, val)
  1540. #define bfin_read_DMA37_CURR_X_COUNT() bfin_read32(DMA37_CURR_X_COUNT)
  1541. #define bfin_write_DMA37_CURR_X_COUNT(val) bfin_write32(DMA37_CURR_X_COUNT, val)
  1542. #define bfin_read_DMA37_CURR_Y_COUNT() bfin_read32(DMA37_CURR_Y_COUNT)
  1543. #define bfin_write_DMA37_CURR_Y_COUNT(val) bfin_write32(DMA37_CURR_Y_COUNT, val)
  1544. #define bfin_read_DMA37_BWL_COUNT() bfin_read32(DMA37_BWL_COUNT)
  1545. #define bfin_write_DMA37_BWL_COUNT(val) bfin_write32(DMA37_BWL_COUNT, val)
  1546. #define bfin_read_DMA37_CURR_BWL_COUNT() bfin_read32(DMA37_CURR_BWL_COUNT)
  1547. #define bfin_write_DMA37_CURR_BWL_COUNT(val) bfin_write32(DMA37_CURR_BWL_COUNT, val)
  1548. #define bfin_read_DMA37_BWM_COUNT() bfin_read32(DMA37_BWM_COUNT)
  1549. #define bfin_write_DMA37_BWM_COUNT(val) bfin_write32(DMA37_BWM_COUNT, val)
  1550. #define bfin_read_DMA37_CURR_BWM_COUNT() bfin_read32(DMA37_CURR_BWM_COUNT)
  1551. #define bfin_write_DMA37_CURR_BWM_COUNT(val) bfin_write32(DMA37_CURR_BWM_COUNT, val)
  1552. /* DMA Channel 38 Registers */
  1553. #define bfin_read_DMA38_NEXT_DESC_PTR() bfin_read32(DMA38_NEXT_DESC_PTR)
  1554. #define bfin_write_DMA38_NEXT_DESC_PTR(val) bfin_write32(DMA38_NEXT_DESC_PTR, val)
  1555. #define bfin_read_DMA38_START_ADDR() bfin_read32(DMA38_START_ADDR)
  1556. #define bfin_write_DMA38_START_ADDR(val) bfin_write32(DMA38_START_ADDR, val)
  1557. #define bfin_read_DMA38_CONFIG() bfin_read32(DMA38_CONFIG)
  1558. #define bfin_write_DMA38_CONFIG(val) bfin_write32(DMA38_CONFIG, val)
  1559. #define bfin_read_DMA38_X_COUNT() bfin_read32(DMA38_X_COUNT)
  1560. #define bfin_write_DMA38_X_COUNT(val) bfin_write32(DMA38_X_COUNT, val)
  1561. #define bfin_read_DMA38_X_MODIFY() bfin_read32(DMA38_X_MODIFY)
  1562. #define bfin_write_DMA38_X_MODIFY(val) bfin_write32(DMA38_X_MODIFY, val)
  1563. #define bfin_read_DMA38_Y_COUNT() bfin_read32(DMA38_Y_COUNT)
  1564. #define bfin_write_DMA38_Y_COUNT(val) bfin_write32(DMA38_Y_COUNT, val)
  1565. #define bfin_read_DMA38_Y_MODIFY() bfin_read32(DMA38_Y_MODIFY)
  1566. #define bfin_write_DMA38_Y_MODIFY(val) bfin_write32(DMA38_Y_MODIFY, val)
  1567. #define bfin_read_DMA38_CURR_DESC_PTR() bfin_read32(DMA38_CURR_DESC_PTR)
  1568. #define bfin_write_DMA38_CURR_DESC_PTR(val) bfin_write32(DMA38_CURR_DESC_PTR, val)
  1569. #define bfin_read_DMA38_PREV_DESC_PTR() bfin_read32(DMA38_PREV_DESC_PTR)
  1570. #define bfin_write_DMA38_PREV_DESC_PTR(val) bfin_write32(DMA38_PREV_DESC_PTR, val)
  1571. #define bfin_read_DMA38_CURR_ADDR() bfin_read32(DMA38_CURR_ADDR)
  1572. #define bfin_write_DMA38_CURR_ADDR(val) bfin_write32(DMA38_CURR_ADDR, val)
  1573. #define bfin_read_DMA38_IRQ_STATUS() bfin_read32(DMA38_IRQ_STATUS)
  1574. #define bfin_write_DMA38_IRQ_STATUS(val) bfin_write32(DMA38_IRQ_STATUS, val)
  1575. #define bfin_read_DMA38_CURR_X_COUNT() bfin_read32(DMA38_CURR_X_COUNT)
  1576. #define bfin_write_DMA38_CURR_X_COUNT(val) bfin_write32(DMA38_CURR_X_COUNT, val)
  1577. #define bfin_read_DMA38_CURR_Y_COUNT() bfin_read32(DMA38_CURR_Y_COUNT)
  1578. #define bfin_write_DMA38_CURR_Y_COUNT(val) bfin_write32(DMA38_CURR_Y_COUNT, val)
  1579. #define bfin_read_DMA38_BWL_COUNT() bfin_read32(DMA38_BWL_COUNT)
  1580. #define bfin_write_DMA38_BWL_COUNT(val) bfin_write32(DMA38_BWL_COUNT, val)
  1581. #define bfin_read_DMA38_CURR_BWL_COUNT() bfin_read32(DMA38_CURR_BWL_COUNT)
  1582. #define bfin_write_DMA38_CURR_BWL_COUNT(val) bfin_write32(DMA38_CURR_BWL_COUNT, val)
  1583. #define bfin_read_DMA38_BWM_COUNT() bfin_read32(DMA38_BWM_COUNT)
  1584. #define bfin_write_DMA38_BWM_COUNT(val) bfin_write32(DMA38_BWM_COUNT, val)
  1585. #define bfin_read_DMA38_CURR_BWM_COUNT() bfin_read32(DMA38_CURR_BWM_COUNT)
  1586. #define bfin_write_DMA38_CURR_BWM_COUNT(val) bfin_write32(DMA38_CURR_BWM_COUNT, val)
  1587. /* DMA Channel 39 Registers */
  1588. #define bfin_read_DMA39_NEXT_DESC_PTR() bfin_read32(DMA39_NEXT_DESC_PTR)
  1589. #define bfin_write_DMA39_NEXT_DESC_PTR(val) bfin_write32(DMA39_NEXT_DESC_PTR, val)
  1590. #define bfin_read_DMA39_START_ADDR() bfin_read32(DMA39_START_ADDR)
  1591. #define bfin_write_DMA39_START_ADDR(val) bfin_write32(DMA39_START_ADDR, val)
  1592. #define bfin_read_DMA39_CONFIG() bfin_read32(DMA39_CONFIG)
  1593. #define bfin_write_DMA39_CONFIG(val) bfin_write32(DMA39_CONFIG, val)
  1594. #define bfin_read_DMA39_X_COUNT() bfin_read32(DMA39_X_COUNT)
  1595. #define bfin_write_DMA39_X_COUNT(val) bfin_write32(DMA39_X_COUNT, val)
  1596. #define bfin_read_DMA39_X_MODIFY() bfin_read32(DMA39_X_MODIFY)
  1597. #define bfin_write_DMA39_X_MODIFY(val) bfin_write32(DMA39_X_MODIFY, val)
  1598. #define bfin_read_DMA39_Y_COUNT() bfin_read32(DMA39_Y_COUNT)
  1599. #define bfin_write_DMA39_Y_COUNT(val) bfin_write32(DMA39_Y_COUNT, val)
  1600. #define bfin_read_DMA39_Y_MODIFY() bfin_read32(DMA39_Y_MODIFY)
  1601. #define bfin_write_DMA39_Y_MODIFY(val) bfin_write32(DMA39_Y_MODIFY, val)
  1602. #define bfin_read_DMA39_CURR_DESC_PTR() bfin_read32(DMA39_CURR_DESC_PTR)
  1603. #define bfin_write_DMA39_CURR_DESC_PTR(val) bfin_write32(DMA39_CURR_DESC_PTR, val)
  1604. #define bfin_read_DMA39_PREV_DESC_PTR() bfin_read32(DMA39_PREV_DESC_PTR)
  1605. #define bfin_write_DMA39_PREV_DESC_PTR(val) bfin_write32(DMA39_PREV_DESC_PTR, val)
  1606. #define bfin_read_DMA39_CURR_ADDR() bfin_read32(DMA39_CURR_ADDR)
  1607. #define bfin_write_DMA39_CURR_ADDR(val) bfin_write32(DMA39_CURR_ADDR, val)
  1608. #define bfin_read_DMA39_IRQ_STATUS() bfin_read32(DMA39_IRQ_STATUS)
  1609. #define bfin_write_DMA39_IRQ_STATUS(val) bfin_write32(DMA39_IRQ_STATUS, val)
  1610. #define bfin_read_DMA39_CURR_X_COUNT() bfin_read32(DMA39_CURR_X_COUNT)
  1611. #define bfin_write_DMA39_CURR_X_COUNT(val) bfin_write32(DMA39_CURR_X_COUNT, val)
  1612. #define bfin_read_DMA39_CURR_Y_COUNT() bfin_read32(DMA39_CURR_Y_COUNT)
  1613. #define bfin_write_DMA39_CURR_Y_COUNT(val) bfin_write32(DMA39_CURR_Y_COUNT, val)
  1614. #define bfin_read_DMA39_BWL_COUNT() bfin_read32(DMA39_BWL_COUNT)
  1615. #define bfin_write_DMA39_BWL_COUNT(val) bfin_write32(DMA39_BWL_COUNT, val)
  1616. #define bfin_read_DMA39_CURR_BWL_COUNT() bfin_read32(DMA39_CURR_BWL_COUNT)
  1617. #define bfin_write_DMA39_CURR_BWL_COUNT(val) bfin_write32(DMA39_CURR_BWL_COUNT, val)
  1618. #define bfin_read_DMA39_BWM_COUNT() bfin_read32(DMA39_BWM_COUNT)
  1619. #define bfin_write_DMA39_BWM_COUNT(val) bfin_write32(DMA39_BWM_COUNT, val)
  1620. #define bfin_read_DMA39_CURR_BWM_COUNT() bfin_read32(DMA39_CURR_BWM_COUNT)
  1621. #define bfin_write_DMA39_CURR_BWM_COUNT(val) bfin_write32(DMA39_CURR_BWM_COUNT, val)
  1622. /* DMA Channel 40 Registers */
  1623. #define bfin_read_DMA40_NEXT_DESC_PTR() bfin_read32(DMA40_NEXT_DESC_PTR)
  1624. #define bfin_write_DMA40_NEXT_DESC_PTR(val) bfin_write32(DMA40_NEXT_DESC_PTR, val)
  1625. #define bfin_read_DMA40_START_ADDR() bfin_read32(DMA40_START_ADDR)
  1626. #define bfin_write_DMA40_START_ADDR(val) bfin_write32(DMA40_START_ADDR, val)
  1627. #define bfin_read_DMA40_CONFIG() bfin_read32(DMA40_CONFIG)
  1628. #define bfin_write_DMA40_CONFIG(val) bfin_write32(DMA40_CONFIG, val)
  1629. #define bfin_read_DMA40_X_COUNT() bfin_read32(DMA40_X_COUNT)
  1630. #define bfin_write_DMA40_X_COUNT(val) bfin_write32(DMA40_X_COUNT, val)
  1631. #define bfin_read_DMA40_X_MODIFY() bfin_read32(DMA40_X_MODIFY)
  1632. #define bfin_write_DMA40_X_MODIFY(val) bfin_write32(DMA40_X_MODIFY, val)
  1633. #define bfin_read_DMA40_Y_COUNT() bfin_read32(DMA40_Y_COUNT)
  1634. #define bfin_write_DMA40_Y_COUNT(val) bfin_write32(DMA40_Y_COUNT, val)
  1635. #define bfin_read_DMA40_Y_MODIFY() bfin_read32(DMA40_Y_MODIFY)
  1636. #define bfin_write_DMA40_Y_MODIFY(val) bfin_write32(DMA40_Y_MODIFY, val)
  1637. #define bfin_read_DMA40_CURR_DESC_PTR() bfin_read32(DMA40_CURR_DESC_PTR)
  1638. #define bfin_write_DMA40_CURR_DESC_PTR(val) bfin_write32(DMA40_CURR_DESC_PTR, val)
  1639. #define bfin_read_DMA40_PREV_DESC_PTR() bfin_read32(DMA40_PREV_DESC_PTR)
  1640. #define bfin_write_DMA40_PREV_DESC_PTR(val) bfin_write32(DMA40_PREV_DESC_PTR, val)
  1641. #define bfin_read_DMA40_CURR_ADDR() bfin_read32(DMA40_CURR_ADDR)
  1642. #define bfin_write_DMA40_CURR_ADDR(val) bfin_write32(DMA40_CURR_ADDR, val)
  1643. #define bfin_read_DMA40_IRQ_STATUS() bfin_read32(DMA40_IRQ_STATUS)
  1644. #define bfin_write_DMA40_IRQ_STATUS(val) bfin_write32(DMA40_IRQ_STATUS, val)
  1645. #define bfin_read_DMA40_CURR_X_COUNT() bfin_read32(DMA40_CURR_X_COUNT)
  1646. #define bfin_write_DMA40_CURR_X_COUNT(val) bfin_write32(DMA40_CURR_X_COUNT, val)
  1647. #define bfin_read_DMA40_CURR_Y_COUNT() bfin_read32(DMA40_CURR_Y_COUNT)
  1648. #define bfin_write_DMA40_CURR_Y_COUNT(val) bfin_write32(DMA40_CURR_Y_COUNT, val)
  1649. #define bfin_read_DMA40_BWL_COUNT() bfin_read32(DMA40_BWL_COUNT)
  1650. #define bfin_write_DMA40_BWL_COUNT(val) bfin_write32(DMA40_BWL_COUNT, val)
  1651. #define bfin_read_DMA40_CURR_BWL_COUNT() bfin_read32(DMA40_CURR_BWL_COUNT)
  1652. #define bfin_write_DMA40_CURR_BWL_COUNT(val) bfin_write32(DMA40_CURR_BWL_COUNT, val)
  1653. #define bfin_read_DMA40_BWM_COUNT() bfin_read32(DMA40_BWM_COUNT)
  1654. #define bfin_write_DMA40_BWM_COUNT(val) bfin_write32(DMA40_BWM_COUNT, val)
  1655. #define bfin_read_DMA40_CURR_BWM_COUNT() bfin_read32(DMA40_CURR_BWM_COUNT)
  1656. #define bfin_write_DMA40_CURR_BWM_COUNT(val) bfin_write32(DMA40_CURR_BWM_COUNT, val)
  1657. /* DMA Channel 41 Registers */
  1658. #define bfin_read_DMA41_NEXT_DESC_PTR() bfin_read32(DMA41_NEXT_DESC_PTR)
  1659. #define bfin_write_DMA41_NEXT_DESC_PTR(val) bfin_write32(DMA41_NEXT_DESC_PTR, val)
  1660. #define bfin_read_DMA41_START_ADDR() bfin_read32(DMA41_START_ADDR)
  1661. #define bfin_write_DMA41_START_ADDR(val) bfin_write32(DMA41_START_ADDR, val)
  1662. #define bfin_read_DMA41_CONFIG() bfin_read32(DMA41_CONFIG)
  1663. #define bfin_write_DMA41_CONFIG(val) bfin_write32(DMA41_CONFIG, val)
  1664. #define bfin_read_DMA41_X_COUNT() bfin_read32(DMA41_X_COUNT)
  1665. #define bfin_write_DMA41_X_COUNT(val) bfin_write32(DMA41_X_COUNT, val)
  1666. #define bfin_read_DMA41_X_MODIFY() bfin_read32(DMA41_X_MODIFY)
  1667. #define bfin_write_DMA41_X_MODIFY(val) bfin_write32(DMA41_X_MODIFY, val)
  1668. #define bfin_read_DMA41_Y_COUNT() bfin_read32(DMA41_Y_COUNT)
  1669. #define bfin_write_DMA41_Y_COUNT(val) bfin_write32(DMA41_Y_COUNT, val)
  1670. #define bfin_read_DMA41_Y_MODIFY() bfin_read32(DMA41_Y_MODIFY)
  1671. #define bfin_write_DMA41_Y_MODIFY(val) bfin_write32(DMA41_Y_MODIFY, val)
  1672. #define bfin_read_DMA41_CURR_DESC_PTR() bfin_read32(DMA41_CURR_DESC_PTR)
  1673. #define bfin_write_DMA41_CURR_DESC_PTR(val) bfin_write32(DMA41_CURR_DESC_PTR, val)
  1674. #define bfin_read_DMA41_PREV_DESC_PTR() bfin_read32(DMA41_PREV_DESC_PTR)
  1675. #define bfin_write_DMA41_PREV_DESC_PTR(val) bfin_write32(DMA41_PREV_DESC_PTR, val)
  1676. #define bfin_read_DMA41_CURR_ADDR() bfin_read32(DMA41_CURR_ADDR)
  1677. #define bfin_write_DMA41_CURR_ADDR(val) bfin_write32(DMA41_CURR_ADDR, val)
  1678. #define bfin_read_DMA41_IRQ_STATUS() bfin_read32(DMA41_IRQ_STATUS)
  1679. #define bfin_write_DMA41_IRQ_STATUS(val) bfin_write32(DMA41_IRQ_STATUS, val)
  1680. #define bfin_read_DMA41_CURR_X_COUNT() bfin_read32(DMA41_CURR_X_COUNT)
  1681. #define bfin_write_DMA41_CURR_X_COUNT(val) bfin_write32(DMA41_CURR_X_COUNT, val)
  1682. #define bfin_read_DMA41_CURR_Y_COUNT() bfin_read32(DMA41_CURR_Y_COUNT)
  1683. #define bfin_write_DMA41_CURR_Y_COUNT(val) bfin_write32(DMA41_CURR_Y_COUNT, val)
  1684. #define bfin_read_DMA41_BWL_COUNT() bfin_read32(DMA41_BWL_COUNT)
  1685. #define bfin_write_DMA41_BWL_COUNT(val) bfin_write32(DMA41_BWL_COUNT, val)
  1686. #define bfin_read_DMA41_CURR_BWL_COUNT() bfin_read32(DMA41_CURR_BWL_COUNT)
  1687. #define bfin_write_DMA41_CURR_BWL_COUNT(val) bfin_write32(DMA41_CURR_BWL_COUNT, val)
  1688. #define bfin_read_DMA41_BWM_COUNT() bfin_read32(DMA41_BWM_COUNT)
  1689. #define bfin_write_DMA41_BWM_COUNT(val) bfin_write32(DMA41_BWM_COUNT, val)
  1690. #define bfin_read_DMA41_CURR_BWM_COUNT() bfin_read32(DMA41_CURR_BWM_COUNT)
  1691. #define bfin_write_DMA41_CURR_BWM_COUNT(val) bfin_write32(DMA41_CURR_BWM_COUNT, val)
  1692. /* DMA Channel 42 Registers */
  1693. #define bfin_read_DMA42_NEXT_DESC_PTR() bfin_read32(DMA42_NEXT_DESC_PTR)
  1694. #define bfin_write_DMA42_NEXT_DESC_PTR(val) bfin_write32(DMA42_NEXT_DESC_PTR, val)
  1695. #define bfin_read_DMA42_START_ADDR() bfin_read32(DMA42_START_ADDR)
  1696. #define bfin_write_DMA42_START_ADDR(val) bfin_write32(DMA42_START_ADDR, val)
  1697. #define bfin_read_DMA42_CONFIG() bfin_read32(DMA42_CONFIG)
  1698. #define bfin_write_DMA42_CONFIG(val) bfin_write32(DMA42_CONFIG, val)
  1699. #define bfin_read_DMA42_X_COUNT() bfin_read32(DMA42_X_COUNT)
  1700. #define bfin_write_DMA42_X_COUNT(val) bfin_write32(DMA42_X_COUNT, val)
  1701. #define bfin_read_DMA42_X_MODIFY() bfin_read32(DMA42_X_MODIFY)
  1702. #define bfin_write_DMA42_X_MODIFY(val) bfin_write32(DMA42_X_MODIFY, val)
  1703. #define bfin_read_DMA42_Y_COUNT() bfin_read32(DMA42_Y_COUNT)
  1704. #define bfin_write_DMA42_Y_COUNT(val) bfin_write32(DMA42_Y_COUNT, val)
  1705. #define bfin_read_DMA42_Y_MODIFY() bfin_read32(DMA42_Y_MODIFY)
  1706. #define bfin_write_DMA42_Y_MODIFY(val) bfin_write32(DMA42_Y_MODIFY, val)
  1707. #define bfin_read_DMA42_CURR_DESC_PTR() bfin_read32(DMA42_CURR_DESC_PTR)
  1708. #define bfin_write_DMA42_CURR_DESC_PTR(val) bfin_write32(DMA42_CURR_DESC_PTR, val)
  1709. #define bfin_read_DMA42_PREV_DESC_PTR() bfin_read32(DMA42_PREV_DESC_PTR)
  1710. #define bfin_write_DMA42_PREV_DESC_PTR(val) bfin_write32(DMA42_PREV_DESC_PTR, val)
  1711. #define bfin_read_DMA42_CURR_ADDR() bfin_read32(DMA42_CURR_ADDR)
  1712. #define bfin_write_DMA42_CURR_ADDR(val) bfin_write32(DMA42_CURR_ADDR, val)
  1713. #define bfin_read_DMA42_IRQ_STATUS() bfin_read32(DMA42_IRQ_STATUS)
  1714. #define bfin_write_DMA42_IRQ_STATUS(val) bfin_write32(DMA42_IRQ_STATUS, val)
  1715. #define bfin_read_DMA42_CURR_X_COUNT() bfin_read32(DMA42_CURR_X_COUNT)
  1716. #define bfin_write_DMA42_CURR_X_COUNT(val) bfin_write32(DMA42_CURR_X_COUNT, val)
  1717. #define bfin_read_DMA42_CURR_Y_COUNT() bfin_read32(DMA42_CURR_Y_COUNT)
  1718. #define bfin_write_DMA42_CURR_Y_COUNT(val) bfin_write32(DMA42_CURR_Y_COUNT, val)
  1719. #define bfin_read_DMA42_BWL_COUNT() bfin_read32(DMA42_BWL_COUNT)
  1720. #define bfin_write_DMA42_BWL_COUNT(val) bfin_write32(DMA42_BWL_COUNT, val)
  1721. #define bfin_read_DMA42_CURR_BWL_COUNT() bfin_read32(DMA42_CURR_BWL_COUNT)
  1722. #define bfin_write_DMA42_CURR_BWL_COUNT(val) bfin_write32(DMA42_CURR_BWL_COUNT, val)
  1723. #define bfin_read_DMA42_BWM_COUNT() bfin_read32(DMA42_BWM_COUNT)
  1724. #define bfin_write_DMA42_BWM_COUNT(val) bfin_write32(DMA42_BWM_COUNT, val)
  1725. #define bfin_read_DMA42_CURR_BWM_COUNT() bfin_read32(DMA42_CURR_BWM_COUNT)
  1726. #define bfin_write_DMA42_CURR_BWM_COUNT(val) bfin_write32(DMA42_CURR_BWM_COUNT, val)
  1727. /* DMA Channel 43 Registers */
  1728. #define bfin_read_DMA43_NEXT_DESC_PTR() bfin_read32(DMA43_NEXT_DESC_PTR)
  1729. #define bfin_write_DMA43_NEXT_DESC_PTR(val) bfin_write32(DMA43_NEXT_DESC_PTR, val)
  1730. #define bfin_read_DMA43_START_ADDR() bfin_read32(DMA43_START_ADDR)
  1731. #define bfin_write_DMA43_START_ADDR(val) bfin_write32(DMA43_START_ADDR, val)
  1732. #define bfin_read_DMA43_CONFIG() bfin_read32(DMA43_CONFIG)
  1733. #define bfin_write_DMA43_CONFIG(val) bfin_write32(DMA43_CONFIG, val)
  1734. #define bfin_read_DMA43_X_COUNT() bfin_read32(DMA43_X_COUNT)
  1735. #define bfin_write_DMA43_X_COUNT(val) bfin_write32(DMA43_X_COUNT, val)
  1736. #define bfin_read_DMA43_X_MODIFY() bfin_read32(DMA43_X_MODIFY)
  1737. #define bfin_write_DMA43_X_MODIFY(val) bfin_write32(DMA43_X_MODIFY, val)
  1738. #define bfin_read_DMA43_Y_COUNT() bfin_read32(DMA43_Y_COUNT)
  1739. #define bfin_write_DMA43_Y_COUNT(val) bfin_write32(DMA43_Y_COUNT, val)
  1740. #define bfin_read_DMA43_Y_MODIFY() bfin_read32(DMA43_Y_MODIFY)
  1741. #define bfin_write_DMA43_Y_MODIFY(val) bfin_write32(DMA43_Y_MODIFY, val)
  1742. #define bfin_read_DMA43_CURR_DESC_PTR() bfin_read32(DMA43_CURR_DESC_PTR)
  1743. #define bfin_write_DMA43_CURR_DESC_PTR(val) bfin_write32(DMA43_CURR_DESC_PTR, val)
  1744. #define bfin_read_DMA43_PREV_DESC_PTR() bfin_read32(DMA43_PREV_DESC_PTR)
  1745. #define bfin_write_DMA43_PREV_DESC_PTR(val) bfin_write32(DMA43_PREV_DESC_PTR, val)
  1746. #define bfin_read_DMA43_CURR_ADDR() bfin_read32(DMA43_CURR_ADDR)
  1747. #define bfin_write_DMA43_CURR_ADDR(val) bfin_write32(DMA43_CURR_ADDR, val)
  1748. #define bfin_read_DMA43_IRQ_STATUS() bfin_read32(DMA43_IRQ_STATUS)
  1749. #define bfin_write_DMA43_IRQ_STATUS(val) bfin_write32(DMA43_IRQ_STATUS, val)
  1750. #define bfin_read_DMA43_CURR_X_COUNT() bfin_read32(DMA43_CURR_X_COUNT)
  1751. #define bfin_write_DMA43_CURR_X_COUNT(val) bfin_write32(DMA43_CURR_X_COUNT, val)
  1752. #define bfin_read_DMA43_CURR_Y_COUNT() bfin_read32(DMA43_CURR_Y_COUNT)
  1753. #define bfin_write_DMA43_CURR_Y_COUNT(val) bfin_write32(DMA43_CURR_Y_COUNT, val)
  1754. #define bfin_read_DMA43_BWL_COUNT() bfin_read32(DMA43_BWL_COUNT)
  1755. #define bfin_write_DMA43_BWL_COUNT(val) bfin_write32(DMA43_BWL_COUNT, val)
  1756. #define bfin_read_DMA43_CURR_BWL_COUNT() bfin_read32(DMA43_CURR_BWL_COUNT)
  1757. #define bfin_write_DMA43_CURR_BWL_COUNT(val) bfin_write32(DMA43_CURR_BWL_COUNT, val)
  1758. #define bfin_read_DMA43_BWM_COUNT() bfin_read32(DMA43_BWM_COUNT)
  1759. #define bfin_write_DMA43_BWM_COUNT(val) bfin_write32(DMA43_BWM_COUNT, val)
  1760. #define bfin_read_DMA43_CURR_BWM_COUNT() bfin_read32(DMA43_CURR_BWM_COUNT)
  1761. #define bfin_write_DMA43_CURR_BWM_COUNT(val) bfin_write32(DMA43_CURR_BWM_COUNT, val)
  1762. /* DMA Channel 44 Registers */
  1763. #define bfin_read_DMA44_NEXT_DESC_PTR() bfin_read32(DMA44_NEXT_DESC_PTR)
  1764. #define bfin_write_DMA44_NEXT_DESC_PTR(val) bfin_write32(DMA44_NEXT_DESC_PTR, val)
  1765. #define bfin_read_DMA44_START_ADDR() bfin_read32(DMA44_START_ADDR)
  1766. #define bfin_write_DMA44_START_ADDR(val) bfin_write32(DMA44_START_ADDR, val)
  1767. #define bfin_read_DMA44_CONFIG() bfin_read32(DMA44_CONFIG)
  1768. #define bfin_write_DMA44_CONFIG(val) bfin_write32(DMA44_CONFIG, val)
  1769. #define bfin_read_DMA44_X_COUNT() bfin_read32(DMA44_X_COUNT)
  1770. #define bfin_write_DMA44_X_COUNT(val) bfin_write32(DMA44_X_COUNT, val)
  1771. #define bfin_read_DMA44_X_MODIFY() bfin_read32(DMA44_X_MODIFY)
  1772. #define bfin_write_DMA44_X_MODIFY(val) bfin_write32(DMA44_X_MODIFY, val)
  1773. #define bfin_read_DMA44_Y_COUNT() bfin_read32(DMA44_Y_COUNT)
  1774. #define bfin_write_DMA44_Y_COUNT(val) bfin_write32(DMA44_Y_COUNT, val)
  1775. #define bfin_read_DMA44_Y_MODIFY() bfin_read32(DMA44_Y_MODIFY)
  1776. #define bfin_write_DMA44_Y_MODIFY(val) bfin_write32(DMA44_Y_MODIFY, val)
  1777. #define bfin_read_DMA44_CURR_DESC_PTR() bfin_read32(DMA44_CURR_DESC_PTR)
  1778. #define bfin_write_DMA44_CURR_DESC_PTR(val) bfin_write32(DMA44_CURR_DESC_PTR, val)
  1779. #define bfin_read_DMA44_PREV_DESC_PTR() bfin_read32(DMA44_PREV_DESC_PTR)
  1780. #define bfin_write_DMA44_PREV_DESC_PTR(val) bfin_write32(DMA44_PREV_DESC_PTR, val)
  1781. #define bfin_read_DMA44_CURR_ADDR() bfin_read32(DMA44_CURR_ADDR)
  1782. #define bfin_write_DMA44_CURR_ADDR(val) bfin_write32(DMA44_CURR_ADDR, val)
  1783. #define bfin_read_DMA44_IRQ_STATUS() bfin_read32(DMA44_IRQ_STATUS)
  1784. #define bfin_write_DMA44_IRQ_STATUS(val) bfin_write32(DMA44_IRQ_STATUS, val)
  1785. #define bfin_read_DMA44_CURR_X_COUNT() bfin_read32(DMA44_CURR_X_COUNT)
  1786. #define bfin_write_DMA44_CURR_X_COUNT(val) bfin_write32(DMA44_CURR_X_COUNT, val)
  1787. #define bfin_read_DMA44_CURR_Y_COUNT() bfin_read32(DMA44_CURR_Y_COUNT)
  1788. #define bfin_write_DMA44_CURR_Y_COUNT(val) bfin_write32(DMA44_CURR_Y_COUNT, val)
  1789. #define bfin_read_DMA44_BWL_COUNT() bfin_read32(DMA44_BWL_COUNT)
  1790. #define bfin_write_DMA44_BWL_COUNT(val) bfin_write32(DMA44_BWL_COUNT, val)
  1791. #define bfin_read_DMA44_CURR_BWL_COUNT() bfin_read32(DMA44_CURR_BWL_COUNT)
  1792. #define bfin_write_DMA44_CURR_BWL_COUNT(val) bfin_write32(DMA44_CURR_BWL_COUNT, val)
  1793. #define bfin_read_DMA44_BWM_COUNT() bfin_read32(DMA44_BWM_COUNT)
  1794. #define bfin_write_DMA44_BWM_COUNT(val) bfin_write32(DMA44_BWM_COUNT, val)
  1795. #define bfin_read_DMA44_CURR_BWM_COUNT() bfin_read32(DMA44_CURR_BWM_COUNT)
  1796. #define bfin_write_DMA44_CURR_BWM_COUNT(val) bfin_write32(DMA44_CURR_BWM_COUNT, val)
  1797. /* DMA Channel 45 Registers */
  1798. #define bfin_read_DMA45_NEXT_DESC_PTR() bfin_read32(DMA45_NEXT_DESC_PTR)
  1799. #define bfin_write_DMA45_NEXT_DESC_PTR(val) bfin_write32(DMA45_NEXT_DESC_PTR, val)
  1800. #define bfin_read_DMA45_START_ADDR() bfin_read32(DMA45_START_ADDR)
  1801. #define bfin_write_DMA45_START_ADDR(val) bfin_write32(DMA45_START_ADDR, val)
  1802. #define bfin_read_DMA45_CONFIG() bfin_read32(DMA45_CONFIG)
  1803. #define bfin_write_DMA45_CONFIG(val) bfin_write32(DMA45_CONFIG, val)
  1804. #define bfin_read_DMA45_X_COUNT() bfin_read32(DMA45_X_COUNT)
  1805. #define bfin_write_DMA45_X_COUNT(val) bfin_write32(DMA45_X_COUNT, val)
  1806. #define bfin_read_DMA45_X_MODIFY() bfin_read32(DMA45_X_MODIFY)
  1807. #define bfin_write_DMA45_X_MODIFY(val) bfin_write32(DMA45_X_MODIFY, val)
  1808. #define bfin_read_DMA45_Y_COUNT() bfin_read32(DMA45_Y_COUNT)
  1809. #define bfin_write_DMA45_Y_COUNT(val) bfin_write32(DMA45_Y_COUNT, val)
  1810. #define bfin_read_DMA45_Y_MODIFY() bfin_read32(DMA45_Y_MODIFY)
  1811. #define bfin_write_DMA45_Y_MODIFY(val) bfin_write32(DMA45_Y_MODIFY, val)
  1812. #define bfin_read_DMA45_CURR_DESC_PTR() bfin_read32(DMA45_CURR_DESC_PTR)
  1813. #define bfin_write_DMA45_CURR_DESC_PTR(val) bfin_write32(DMA45_CURR_DESC_PTR, val)
  1814. #define bfin_read_DMA45_PREV_DESC_PTR() bfin_read32(DMA45_PREV_DESC_PTR)
  1815. #define bfin_write_DMA45_PREV_DESC_PTR(val) bfin_write32(DMA45_PREV_DESC_PTR, val)
  1816. #define bfin_read_DMA45_CURR_ADDR() bfin_read32(DMA45_CURR_ADDR)
  1817. #define bfin_write_DMA45_CURR_ADDR(val) bfin_write32(DMA45_CURR_ADDR, val)
  1818. #define bfin_read_DMA45_IRQ_STATUS() bfin_read32(DMA45_IRQ_STATUS)
  1819. #define bfin_write_DMA45_IRQ_STATUS(val) bfin_write32(DMA45_IRQ_STATUS, val)
  1820. #define bfin_read_DMA45_CURR_X_COUNT() bfin_read32(DMA45_CURR_X_COUNT)
  1821. #define bfin_write_DMA45_CURR_X_COUNT(val) bfin_write32(DMA45_CURR_X_COUNT, val)
  1822. #define bfin_read_DMA45_CURR_Y_COUNT() bfin_read32(DMA45_CURR_Y_COUNT)
  1823. #define bfin_write_DMA45_CURR_Y_COUNT(val) bfin_write32(DMA45_CURR_Y_COUNT, val)
  1824. #define bfin_read_DMA45_BWL_COUNT() bfin_read32(DMA45_BWL_COUNT)
  1825. #define bfin_write_DMA45_BWL_COUNT(val) bfin_write32(DMA45_BWL_COUNT, val)
  1826. #define bfin_read_DMA45_CURR_BWL_COUNT() bfin_read32(DMA45_CURR_BWL_COUNT)
  1827. #define bfin_write_DMA45_CURR_BWL_COUNT(val) bfin_write32(DMA45_CURR_BWL_COUNT, val)
  1828. #define bfin_read_DMA45_BWM_COUNT() bfin_read32(DMA45_BWM_COUNT)
  1829. #define bfin_write_DMA45_BWM_COUNT(val) bfin_write32(DMA45_BWM_COUNT, val)
  1830. #define bfin_read_DMA45_CURR_BWM_COUNT() bfin_read32(DMA45_CURR_BWM_COUNT)
  1831. #define bfin_write_DMA45_CURR_BWM_COUNT(val) bfin_write32(DMA45_CURR_BWM_COUNT, val)
  1832. /* DMA Channel 46 Registers */
  1833. #define bfin_read_DMA46_NEXT_DESC_PTR() bfin_read32(DMA46_NEXT_DESC_PTR)
  1834. #define bfin_write_DMA46_NEXT_DESC_PTR(val) bfin_write32(DMA46_NEXT_DESC_PTR, val)
  1835. #define bfin_read_DMA46_START_ADDR() bfin_read32(DMA46_START_ADDR)
  1836. #define bfin_write_DMA46_START_ADDR(val) bfin_write32(DMA46_START_ADDR, val)
  1837. #define bfin_read_DMA46_CONFIG() bfin_read32(DMA46_CONFIG)
  1838. #define bfin_write_DMA46_CONFIG(val) bfin_write32(DMA46_CONFIG, val)
  1839. #define bfin_read_DMA46_X_COUNT() bfin_read32(DMA46_X_COUNT)
  1840. #define bfin_write_DMA46_X_COUNT(val) bfin_write32(DMA46_X_COUNT, val)
  1841. #define bfin_read_DMA46_X_MODIFY() bfin_read32(DMA46_X_MODIFY)
  1842. #define bfin_write_DMA46_X_MODIFY(val) bfin_write32(DMA46_X_MODIFY, val)
  1843. #define bfin_read_DMA46_Y_COUNT() bfin_read32(DMA46_Y_COUNT)
  1844. #define bfin_write_DMA46_Y_COUNT(val) bfin_write32(DMA46_Y_COUNT, val)
  1845. #define bfin_read_DMA46_Y_MODIFY() bfin_read32(DMA46_Y_MODIFY)
  1846. #define bfin_write_DMA46_Y_MODIFY(val) bfin_write32(DMA46_Y_MODIFY, val)
  1847. #define bfin_read_DMA46_CURR_DESC_PTR() bfin_read32(DMA46_CURR_DESC_PTR)
  1848. #define bfin_write_DMA46_CURR_DESC_PTR(val) bfin_write32(DMA46_CURR_DESC_PTR, val)
  1849. #define bfin_read_DMA46_PREV_DESC_PTR() bfin_read32(DMA46_PREV_DESC_PTR)
  1850. #define bfin_write_DMA46_PREV_DESC_PTR(val) bfin_write32(DMA46_PREV_DESC_PTR, val)
  1851. #define bfin_read_DMA46_CURR_ADDR() bfin_read32(DMA46_CURR_ADDR)
  1852. #define bfin_write_DMA46_CURR_ADDR(val) bfin_write32(DMA46_CURR_ADDR, val)
  1853. #define bfin_read_DMA46_IRQ_STATUS() bfin_read32(DMA46_IRQ_STATUS)
  1854. #define bfin_write_DMA46_IRQ_STATUS(val) bfin_write32(DMA46_IRQ_STATUS, val)
  1855. #define bfin_read_DMA46_CURR_X_COUNT() bfin_read32(DMA46_CURR_X_COUNT)
  1856. #define bfin_write_DMA46_CURR_X_COUNT(val) bfin_write32(DMA46_CURR_X_COUNT, val)
  1857. #define bfin_read_DMA46_CURR_Y_COUNT() bfin_read32(DMA46_CURR_Y_COUNT)
  1858. #define bfin_write_DMA46_CURR_Y_COUNT(val) bfin_write32(DMA46_CURR_Y_COUNT, val)
  1859. #define bfin_read_DMA46_BWL_COUNT() bfin_read32(DMA46_BWL_COUNT)
  1860. #define bfin_write_DMA46_BWL_COUNT(val) bfin_write32(DMA46_BWL_COUNT, val)
  1861. #define bfin_read_DMA46_CURR_BWL_COUNT() bfin_read32(DMA46_CURR_BWL_COUNT)
  1862. #define bfin_write_DMA46_CURR_BWL_COUNT(val) bfin_write32(DMA46_CURR_BWL_COUNT, val)
  1863. #define bfin_read_DMA46_BWM_COUNT() bfin_read32(DMA46_BWM_COUNT)
  1864. #define bfin_write_DMA46_BWM_COUNT(val) bfin_write32(DMA46_BWM_COUNT, val)
  1865. #define bfin_read_DMA46_CURR_BWM_COUNT() bfin_read32(DMA46_CURR_BWM_COUNT)
  1866. #define bfin_write_DMA46_CURR_BWM_COUNT(val) bfin_write32(DMA46_CURR_BWM_COUNT, val)
  1867. /* EPPI1 Registers */
  1868. /* Port Interrubfin_read_()t 0 Registers (32-bit) */
  1869. #define bfin_read_PINT0_MASK_SET() bfin_read32(PINT0_MASK_SET)
  1870. #define bfin_write_PINT0_MASK_SET(val) bfin_write32(PINT0_MASK_SET, val)
  1871. #define bfin_read_PINT0_MASK_CLEAR() bfin_read32(PINT0_MASK_CLEAR)
  1872. #define bfin_write_PINT0_MASK_CLEAR(val) bfin_write32(PINT0_MASK_CLEAR, val)
  1873. #define bfin_read_PINT0_REQUEST() bfin_read32(PINT0_REQUEST)
  1874. #define bfin_write_PINT0_REQUEST(val) bfin_write32(PINT0_REQUEST, val)
  1875. #define bfin_read_PINT0_ASSIGN() bfin_read32(PINT0_ASSIGN)
  1876. #define bfin_write_PINT0_ASSIGN(val) bfin_write32(PINT0_ASSIGN, val)
  1877. #define bfin_read_PINT0_EDGE_SET() bfin_read32(PINT0_EDGE_SET)
  1878. #define bfin_write_PINT0_EDGE_SET(val) bfin_write32(PINT0_EDGE_SET, val)
  1879. #define bfin_read_PINT0_EDGE_CLEAR() bfin_read32(PINT0_EDGE_CLEAR)
  1880. #define bfin_write_PINT0_EDGE_CLEAR(val) bfin_write32(PINT0_EDGE_CLEAR, val)
  1881. #define bfin_read_PINT0_INVERT_SET() bfin_read32(PINT0_INVERT_SET)
  1882. #define bfin_write_PINT0_INVERT_SET(val) bfin_write32(PINT0_INVERT_SET, val)
  1883. #define bfin_read_PINT0_INVERT_CLEAR() bfin_read32(PINT0_INVERT_CLEAR)
  1884. #define bfin_write_PINT0_INVERT_CLEAR(val) bfin_write32(PINT0_INVERT_CLEAR, val)
  1885. #define bfin_read_PINT0_PINSTATE() bfin_read32(PINT0_PINSTATE)
  1886. #define bfin_write_PINT0_PINSTATE(val) bfin_write32(PINT0_PINSTATE, val)
  1887. #define bfin_read_PINT0_LATCH() bfin_read32(PINT0_LATCH)
  1888. #define bfin_write_PINT0_LATCH(val) bfin_write32(PINT0_LATCH, val)
  1889. /* Port Interrubfin_read_()t 1 Registers (32-bit) */
  1890. #define bfin_read_PINT1_MASK_SET() bfin_read32(PINT1_MASK_SET)
  1891. #define bfin_write_PINT1_MASK_SET(val) bfin_write32(PINT1_MASK_SET, val)
  1892. #define bfin_read_PINT1_MASK_CLEAR() bfin_read32(PINT1_MASK_CLEAR)
  1893. #define bfin_write_PINT1_MASK_CLEAR(val) bfin_write32(PINT1_MASK_CLEAR, val)
  1894. #define bfin_read_PINT1_REQUEST() bfin_read32(PINT1_REQUEST)
  1895. #define bfin_write_PINT1_REQUEST(val) bfin_write32(PINT1_REQUEST, val)
  1896. #define bfin_read_PINT1_ASSIGN() bfin_read32(PINT1_ASSIGN)
  1897. #define bfin_write_PINT1_ASSIGN(val) bfin_write32(PINT1_ASSIGN, val)
  1898. #define bfin_read_PINT1_EDGE_SET() bfin_read32(PINT1_EDGE_SET)
  1899. #define bfin_write_PINT1_EDGE_SET(val) bfin_write32(PINT1_EDGE_SET, val)
  1900. #define bfin_read_PINT1_EDGE_CLEAR() bfin_read32(PINT1_EDGE_CLEAR)
  1901. #define bfin_write_PINT1_EDGE_CLEAR(val) bfin_write32(PINT1_EDGE_CLEAR, val)
  1902. #define bfin_read_PINT1_INVERT_SET() bfin_read32(PINT1_INVERT_SET)
  1903. #define bfin_write_PINT1_INVERT_SET(val) bfin_write32(PINT1_INVERT_SET, val)
  1904. #define bfin_read_PINT1_INVERT_CLEAR() bfin_read32(PINT1_INVERT_CLEAR)
  1905. #define bfin_write_PINT1_INVERT_CLEAR(val) bfin_write32(PINT1_INVERT_CLEAR, val)
  1906. #define bfin_read_PINT1_PINSTATE() bfin_read32(PINT1_PINSTATE)
  1907. #define bfin_write_PINT1_PINSTATE(val) bfin_write32(PINT1_PINSTATE, val)
  1908. #define bfin_read_PINT1_LATCH() bfin_read32(PINT1_LATCH)
  1909. #define bfin_write_PINT1_LATCH(val) bfin_write32(PINT1_LATCH, val)
  1910. /* Port Interrubfin_read_()t 2 Registers (32-bit) */
  1911. #define bfin_read_PINT2_MASK_SET() bfin_read32(PINT2_MASK_SET)
  1912. #define bfin_write_PINT2_MASK_SET(val) bfin_write32(PINT2_MASK_SET, val)
  1913. #define bfin_read_PINT2_MASK_CLEAR() bfin_read32(PINT2_MASK_CLEAR)
  1914. #define bfin_write_PINT2_MASK_CLEAR(val) bfin_write32(PINT2_MASK_CLEAR, val)
  1915. #define bfin_read_PINT2_REQUEST() bfin_read32(PINT2_REQUEST)
  1916. #define bfin_write_PINT2_REQUEST(val) bfin_write32(PINT2_REQUEST, val)
  1917. #define bfin_read_PINT2_ASSIGN() bfin_read32(PINT2_ASSIGN)
  1918. #define bfin_write_PINT2_ASSIGN(val) bfin_write32(PINT2_ASSIGN, val)
  1919. #define bfin_read_PINT2_EDGE_SET() bfin_read32(PINT2_EDGE_SET)
  1920. #define bfin_write_PINT2_EDGE_SET(val) bfin_write32(PINT2_EDGE_SET, val)
  1921. #define bfin_read_PINT2_EDGE_CLEAR() bfin_read32(PINT2_EDGE_CLEAR)
  1922. #define bfin_write_PINT2_EDGE_CLEAR(val) bfin_write32(PINT2_EDGE_CLEAR, val)
  1923. #define bfin_read_PINT2_INVERT_SET() bfin_read32(PINT2_INVERT_SET)
  1924. #define bfin_write_PINT2_INVERT_SET(val) bfin_write32(PINT2_INVERT_SET, val)
  1925. #define bfin_read_PINT2_INVERT_CLEAR() bfin_read32(PINT2_INVERT_CLEAR)
  1926. #define bfin_write_PINT2_INVERT_CLEAR(val) bfin_write32(PINT2_INVERT_CLEAR, val)
  1927. #define bfin_read_PINT2_PINSTATE() bfin_read32(PINT2_PINSTATE)
  1928. #define bfin_write_PINT2_PINSTATE(val) bfin_write32(PINT2_PINSTATE, val)
  1929. #define bfin_read_PINT2_LATCH() bfin_read32(PINT2_LATCH)
  1930. #define bfin_write_PINT2_LATCH(val) bfin_write32(PINT2_LATCH, val)
  1931. /* Port Interrubfin_read_()t 3 Registers (32-bit) */
  1932. #define bfin_read_PINT3_MASK_SET() bfin_read32(PINT3_MASK_SET)
  1933. #define bfin_write_PINT3_MASK_SET(val) bfin_write32(PINT3_MASK_SET, val)
  1934. #define bfin_read_PINT3_MASK_CLEAR() bfin_read32(PINT3_MASK_CLEAR)
  1935. #define bfin_write_PINT3_MASK_CLEAR(val) bfin_write32(PINT3_MASK_CLEAR, val)
  1936. #define bfin_read_PINT3_REQUEST() bfin_read32(PINT3_REQUEST)
  1937. #define bfin_write_PINT3_REQUEST(val) bfin_write32(PINT3_REQUEST, val)
  1938. #define bfin_read_PINT3_ASSIGN() bfin_read32(PINT3_ASSIGN)
  1939. #define bfin_write_PINT3_ASSIGN(val) bfin_write32(PINT3_ASSIGN, val)
  1940. #define bfin_read_PINT3_EDGE_SET() bfin_read32(PINT3_EDGE_SET)
  1941. #define bfin_write_PINT3_EDGE_SET(val) bfin_write32(PINT3_EDGE_SET, val)
  1942. #define bfin_read_PINT3_EDGE_CLEAR() bfin_read32(PINT3_EDGE_CLEAR)
  1943. #define bfin_write_PINT3_EDGE_CLEAR(val) bfin_write32(PINT3_EDGE_CLEAR, val)
  1944. #define bfin_read_PINT3_INVERT_SET() bfin_read32(PINT3_INVERT_SET)
  1945. #define bfin_write_PINT3_INVERT_SET(val) bfin_write32(PINT3_INVERT_SET, val)
  1946. #define bfin_read_PINT3_INVERT_CLEAR() bfin_read32(PINT3_INVERT_CLEAR)
  1947. #define bfin_write_PINT3_INVERT_CLEAR(val) bfin_write32(PINT3_INVERT_CLEAR, val)
  1948. #define bfin_read_PINT3_PINSTATE() bfin_read32(PINT3_PINSTATE)
  1949. #define bfin_write_PINT3_PINSTATE(val) bfin_write32(PINT3_PINSTATE, val)
  1950. #define bfin_read_PINT3_LATCH() bfin_read32(PINT3_LATCH)
  1951. #define bfin_write_PINT3_LATCH(val) bfin_write32(PINT3_LATCH, val)
  1952. /* Port Interrubfin_read_()t 4 Registers (32-bit) */
  1953. #define bfin_read_PINT4_MASK_SET() bfin_read32(PINT4_MASK_SET)
  1954. #define bfin_write_PINT4_MASK_SET(val) bfin_write32(PINT4_MASK_SET, val)
  1955. #define bfin_read_PINT4_MASK_CLEAR() bfin_read32(PINT4_MASK_CLEAR)
  1956. #define bfin_write_PINT4_MASK_CLEAR(val) bfin_write32(PINT4_MASK_CLEAR, val)
  1957. #define bfin_read_PINT4_REQUEST() bfin_read32(PINT4_REQUEST)
  1958. #define bfin_write_PINT4_REQUEST(val) bfin_write32(PINT4_REQUEST, val)
  1959. #define bfin_read_PINT4_ASSIGN() bfin_read32(PINT4_ASSIGN)
  1960. #define bfin_write_PINT4_ASSIGN(val) bfin_write32(PINT4_ASSIGN, val)
  1961. #define bfin_read_PINT4_EDGE_SET() bfin_read32(PINT4_EDGE_SET)
  1962. #define bfin_write_PINT4_EDGE_SET(val) bfin_write32(PINT4_EDGE_SET, val)
  1963. #define bfin_read_PINT4_EDGE_CLEAR() bfin_read32(PINT4_EDGE_CLEAR)
  1964. #define bfin_write_PINT4_EDGE_CLEAR(val) bfin_write32(PINT4_EDGE_CLEAR, val)
  1965. #define bfin_read_PINT4_INVERT_SET() bfin_read32(PINT4_INVERT_SET)
  1966. #define bfin_write_PINT4_INVERT_SET(val) bfin_write32(PINT4_INVERT_SET, val)
  1967. #define bfin_read_PINT4_INVERT_CLEAR() bfin_read32(PINT4_INVERT_CLEAR)
  1968. #define bfin_write_PINT4_INVERT_CLEAR(val) bfin_write32(PINT4_INVERT_CLEAR, val)
  1969. #define bfin_read_PINT4_PINSTATE() bfin_read32(PINT4_PINSTATE)
  1970. #define bfin_write_PINT4_PINSTATE(val) bfin_write32(PINT4_PINSTATE, val)
  1971. #define bfin_read_PINT4_LATCH() bfin_read32(PINT4_LATCH)
  1972. #define bfin_write_PINT4_LATCH(val) bfin_write32(PINT4_LATCH, val)
  1973. /* Port Interrubfin_read_()t 5 Registers (32-bit) */
  1974. #define bfin_read_PINT5_MASK_SET() bfin_read32(PINT5_MASK_SET)
  1975. #define bfin_write_PINT5_MASK_SET(val) bfin_write32(PINT5_MASK_SET, val)
  1976. #define bfin_read_PINT5_MASK_CLEAR() bfin_read32(PINT5_MASK_CLEAR)
  1977. #define bfin_write_PINT5_MASK_CLEAR(val) bfin_write32(PINT5_MASK_CLEAR, val)
  1978. #define bfin_read_PINT5_REQUEST() bfin_read32(PINT5_REQUEST)
  1979. #define bfin_write_PINT5_REQUEST(val) bfin_write32(PINT5_REQUEST, val)
  1980. #define bfin_read_PINT5_ASSIGN() bfin_read32(PINT5_ASSIGN)
  1981. #define bfin_write_PINT5_ASSIGN(val) bfin_write32(PINT5_ASSIGN, val)
  1982. #define bfin_read_PINT5_EDGE_SET() bfin_read32(PINT5_EDGE_SET)
  1983. #define bfin_write_PINT5_EDGE_SET(val) bfin_write32(PINT5_EDGE_SET, val)
  1984. #define bfin_read_PINT5_EDGE_CLEAR() bfin_read32(PINT5_EDGE_CLEAR)
  1985. #define bfin_write_PINT5_EDGE_CLEAR(val) bfin_write32(PINT5_EDGE_CLEAR, val)
  1986. #define bfin_read_PINT5_INVERT_SET() bfin_read32(PINT5_INVERT_SET)
  1987. #define bfin_write_PINT5_INVERT_SET(val) bfin_write32(PINT5_INVERT_SET, val)
  1988. #define bfin_read_PINT5_INVERT_CLEAR() bfin_read32(PINT5_INVERT_CLEAR)
  1989. #define bfin_write_PINT5_INVERT_CLEAR(val) bfin_write32(PINT5_INVERT_CLEAR, val)
  1990. #define bfin_read_PINT5_PINSTATE() bfin_read32(PINT5_PINSTATE)
  1991. #define bfin_write_PINT5_PINSTATE(val) bfin_write32(PINT5_PINSTATE, val)
  1992. #define bfin_read_PINT5_LATCH() bfin_read32(PINT5_LATCH)
  1993. #define bfin_write_PINT5_LATCH(val) bfin_write32(PINT5_LATCH, val)
  1994. /* Port A Registers */
  1995. #define bfin_read_PORTA_FER() bfin_read32(PORTA_FER)
  1996. #define bfin_write_PORTA_FER(val) bfin_write32(PORTA_FER, val)
  1997. #define bfin_read_PORTA_FER_SET() bfin_read32(PORTA_FER_SET)
  1998. #define bfin_write_PORTA_FER_SET(val) bfin_write32(PORTA_FER_SET, val)
  1999. #define bfin_read_PORTA_FER_CLEAR() bfin_read32(PORTA_FER_CLEAR)
  2000. #define bfin_write_PORTA_FER_CLEAR(val) bfin_write32(PORTA_FER_CLEAR, val)
  2001. #define bfin_read_PORTA() bfin_read32(PORTA)
  2002. #define bfin_write_PORTA(val) bfin_write32(PORTA, val)
  2003. #define bfin_read_PORTA_SET() bfin_read32(PORTA_SET)
  2004. #define bfin_write_PORTA_SET(val) bfin_write32(PORTA_SET, val)
  2005. #define bfin_read_PORTA_CLEAR() bfin_read32(PORTA_CLEAR)
  2006. #define bfin_write_PORTA_CLEAR(val) bfin_write32(PORTA_CLEAR, val)
  2007. #define bfin_read_PORTA_DIR() bfin_read32(PORTA_DIR)
  2008. #define bfin_write_PORTA_DIR(val) bfin_write32(PORTA_DIR, val)
  2009. #define bfin_read_PORTA_DIR_SET() bfin_read32(PORTA_DIR_SET)
  2010. #define bfin_write_PORTA_DIR_SET(val) bfin_write32(PORTA_DIR_SET, val)
  2011. #define bfin_read_PORTA_DIR_CLEAR() bfin_read32(PORTA_DIR_CLEAR)
  2012. #define bfin_write_PORTA_DIR_CLEAR(val) bfin_write32(PORTA_DIR_CLEAR, val)
  2013. #define bfin_read_PORTA_INEN() bfin_read32(PORTA_INEN)
  2014. #define bfin_write_PORTA_INEN(val) bfin_write32(PORTA_INEN, val)
  2015. #define bfin_read_PORTA_INEN_SET() bfin_read32(PORTA_INEN_SET)
  2016. #define bfin_write_PORTA_INEN_SET(val) bfin_write32(PORTA_INEN_SET, val)
  2017. #define bfin_read_PORTA_INEN_CLEAR() bfin_read32(PORTA_INEN_CLEAR)
  2018. #define bfin_write_PORTA_INEN_CLEAR(val) bfin_write32(PORTA_INEN_CLEAR, val)
  2019. #define bfin_read_PORTA_MUX() bfin_read32(PORTA_MUX)
  2020. #define bfin_write_PORTA_MUX(val) bfin_write32(PORTA_MUX, val)
  2021. #define bfin_read_PORTA_DATA_TGL() bfin_read32(PORTA_DATA_TGL)
  2022. #define bfin_write_PORTA_DATA_TGL(val) bfin_write32(PORTA_DATA_TGL, val)
  2023. #define bfin_read_PORTA_POL() bfin_read32(PORTA_POL)
  2024. #define bfin_write_PORTA_POL(val) bfin_write32(PORTA_POL, val)
  2025. #define bfin_read_PORTA_POL_SET() bfin_read32(PORTA_POL_SET)
  2026. #define bfin_write_PORTA_POL_SET(val) bfin_write32(PORTA_POL_SET, val)
  2027. #define bfin_read_PORTA_POL_CLEAR() bfin_read32(PORTA_POL_CLEAR)
  2028. #define bfin_write_PORTA_POL_CLEAR(val) bfin_write32(PORTA_POL_CLEAR, val)
  2029. #define bfin_read_PORTA_LOCK() bfin_read32(PORTA_LOCK)
  2030. #define bfin_write_PORTA_LOCK(val) bfin_write32(PORTA_LOCK, val)
  2031. #define bfin_read_PORTA_REVID() bfin_read32(PORTA_REVID)
  2032. #define bfin_write_PORTA_REVID(val) bfin_write32(PORTA_REVID, val)
  2033. /* Port B Registers */
  2034. #define bfin_read_PORTB_FER() bfin_read32(PORTB_FER)
  2035. #define bfin_write_PORTB_FER(val) bfin_write32(PORTB_FER, val)
  2036. #define bfin_read_PORTB_FER_SET() bfin_read32(PORTB_FER_SET)
  2037. #define bfin_write_PORTB_FER_SET(val) bfin_write32(PORTB_FER_SET, val)
  2038. #define bfin_read_PORTB_FER_CLEAR() bfin_read32(PORTB_FER_CLEAR)
  2039. #define bfin_write_PORTB_FER_CLEAR(val) bfin_write32(PORTB_FER_CLEAR, val)
  2040. #define bfin_read_PORTB() bfin_read32(PORTB)
  2041. #define bfin_write_PORTB(val) bfin_write32(PORTB, val)
  2042. #define bfin_read_PORTB_SET() bfin_read32(PORTB_SET)
  2043. #define bfin_write_PORTB_SET(val) bfin_write32(PORTB_SET, val)
  2044. #define bfin_read_PORTB_CLEAR() bfin_read32(PORTB_CLEAR)
  2045. #define bfin_write_PORTB_CLEAR(val) bfin_write32(PORTB_CLEAR, val)
  2046. #define bfin_read_PORTB_DIR() bfin_read32(PORTB_DIR)
  2047. #define bfin_write_PORTB_DIR(val) bfin_write32(PORTB_DIR, val)
  2048. #define bfin_read_PORTB_DIR_SET() bfin_read32(PORTB_DIR_SET)
  2049. #define bfin_write_PORTB_DIR_SET(val) bfin_write32(PORTB_DIR_SET, val)
  2050. #define bfin_read_PORTB_DIR_CLEAR() bfin_read32(PORTB_DIR_CLEAR)
  2051. #define bfin_write_PORTB_DIR_CLEAR(val) bfin_write32(PORTB_DIR_CLEAR, val)
  2052. #define bfin_read_PORTB_INEN() bfin_read32(PORTB_INEN)
  2053. #define bfin_write_PORTB_INEN(val) bfin_write32(PORTB_INEN, val)
  2054. #define bfin_read_PORTB_INEN_SET() bfin_read32(PORTB_INEN_SET)
  2055. #define bfin_write_PORTB_INEN_SET(val) bfin_write32(PORTB_INEN_SET, val)
  2056. #define bfin_read_PORTB_INEN_CLEAR() bfin_read32(PORTB_INEN_CLEAR)
  2057. #define bfin_write_PORTB_INEN_CLEAR(val) bfin_write32(PORTB_INEN_CLEAR, val)
  2058. #define bfin_read_PORTB_MUX() bfin_read32(PORTB_MUX)
  2059. #define bfin_write_PORTB_MUX(val) bfin_write32(PORTB_MUX, val)
  2060. #define bfin_read_PORTB_DATA_TGL() bfin_read32(PORTB_DATA_TGL)
  2061. #define bfin_write_PORTB_DATA_TGL(val) bfin_write32(PORTB_DATA_TGL, val)
  2062. #define bfin_read_PORTB_POL() bfin_read32(PORTB_POL)
  2063. #define bfin_write_PORTB_POL(val) bfin_write32(PORTB_POL, val)
  2064. #define bfin_read_PORTB_POL_SET() bfin_read32(PORTB_POL_SET)
  2065. #define bfin_write_PORTB_POL_SET(val) bfin_write32(PORTB_POL_SET, val)
  2066. #define bfin_read_PORTB_POL_CLEAR() bfin_read32(PORTB_POL_CLEAR)
  2067. #define bfin_write_PORTB_POL_CLEAR(val) bfin_write32(PORTB_POL_CLEAR, val)
  2068. #define bfin_read_PORTB_LOCK() bfin_read32(PORTB_LOCK)
  2069. #define bfin_write_PORTB_LOCK(val) bfin_write32(PORTB_LOCK, val)
  2070. #define bfin_read_PORTB_REVID() bfin_read32(PORTB_REVID)
  2071. #define bfin_write_PORTB_REVID(val) bfin_write32(PORTB_REVID, val)
  2072. /* Port C Registers */
  2073. #define bfin_read_PORTC_FER() bfin_read32(PORTC_FER)
  2074. #define bfin_write_PORTC_FER(val) bfin_write32(PORTC_FER, val)
  2075. #define bfin_read_PORTC_FER_SET() bfin_read32(PORTC_FER_SET)
  2076. #define bfin_write_PORTC_FER_SET(val) bfin_write32(PORTC_FER_SET, val)
  2077. #define bfin_read_PORTC_FER_CLEAR() bfin_read32(PORTC_FER_CLEAR)
  2078. #define bfin_write_PORTC_FER_CLEAR(val) bfin_write32(PORTC_FER_CLEAR, val)
  2079. #define bfin_read_PORTC() bfin_read32(PORTC)
  2080. #define bfin_write_PORTC(val) bfin_write32(PORTC, val)
  2081. #define bfin_read_PORTC_SET() bfin_read32(PORTC_SET)
  2082. #define bfin_write_PORTC_SET(val) bfin_write32(PORTC_SET, val)
  2083. #define bfin_read_PORTC_CLEAR() bfin_read32(PORTC_CLEAR)
  2084. #define bfin_write_PORTC_CLEAR(val) bfin_write32(PORTC_CLEAR, val)
  2085. #define bfin_read_PORTC_DIR() bfin_read32(PORTC_DIR)
  2086. #define bfin_write_PORTC_DIR(val) bfin_write32(PORTC_DIR, val)
  2087. #define bfin_read_PORTC_DIR_SET() bfin_read32(PORTC_DIR_SET)
  2088. #define bfin_write_PORTC_DIR_SET(val) bfin_write32(PORTC_DIR_SET, val)
  2089. #define bfin_read_PORTC_DIR_CLEAR() bfin_read32(PORTC_DIR_CLEAR)
  2090. #define bfin_write_PORTC_DIR_CLEAR(val) bfin_write32(PORTC_DIR_CLEAR, val)
  2091. #define bfin_read_PORTC_INEN() bfin_read32(PORTC_INEN)
  2092. #define bfin_write_PORTC_INEN(val) bfin_write32(PORTC_INEN, val)
  2093. #define bfin_read_PORTC_INEN_SET() bfin_read32(PORTC_INEN_SET)
  2094. #define bfin_write_PORTC_INEN_SET(val) bfin_write32(PORTC_INEN_SET, val)
  2095. #define bfin_read_PORTC_INEN_CLEAR() bfin_read32(PORTC_INEN_CLEAR)
  2096. #define bfin_write_PORTC_INEN_CLEAR(val) bfin_write32(PORTC_INEN_CLEAR, val)
  2097. #define bfin_read_PORTC_MUX() bfin_read32(PORTC_MUX)
  2098. #define bfin_write_PORTC_MUX(val) bfin_write32(PORTC_MUX, val)
  2099. #define bfin_read_PORTC_DATA_TGL() bfin_read32(PORTC_DATA_TGL)
  2100. #define bfin_write_PORTC_DATA_TGL(val) bfin_write32(PORTC_DATA_TGL, val)
  2101. #define bfin_read_PORTC_POL() bfin_read32(PORTC_POL)
  2102. #define bfin_write_PORTC_POL(val) bfin_write32(PORTC_POL, val)
  2103. #define bfin_read_PORTC_POL_SET() bfin_read32(PORTC_POL_SET)
  2104. #define bfin_write_PORTC_POL_SET(val) bfin_write32(PORTC_POL_SET, val)
  2105. #define bfin_read_PORTC_POL_CLEAR() bfin_read32(PORTC_POL_CLEAR)
  2106. #define bfin_write_PORTC_POL_CLEAR(val) bfin_write32(PORTC_POL_CLEAR, val)
  2107. #define bfin_read_PORTC_LOCK() bfin_read32(PORTC_LOCK)
  2108. #define bfin_write_PORTC_LOCK(val) bfin_write32(PORTC_LOCK, val)
  2109. #define bfin_read_PORTC_REVID() bfin_read32(PORTC_REVID)
  2110. #define bfin_write_PORTC_REVID(val) bfin_write32(PORTC_REVID, val)
  2111. /* Port D Registers */
  2112. #define bfin_read_PORTD_FER() bfin_read32(PORTD_FER)
  2113. #define bfin_write_PORTD_FER(val) bfin_write32(PORTD_FER, val)
  2114. #define bfin_read_PORTD_FER_SET() bfin_read32(PORTD_FER_SET)
  2115. #define bfin_write_PORTD_FER_SET(val) bfin_write32(PORTD_FER_SET, val)
  2116. #define bfin_read_PORTD_FER_CLEAR() bfin_read32(PORTD_FER_CLEAR)
  2117. #define bfin_write_PORTD_FER_CLEAR(val) bfin_write32(PORTD_FER_CLEAR, val)
  2118. #define bfin_read_PORTD() bfin_read32(PORTD)
  2119. #define bfin_write_PORTD(val) bfin_write32(PORTD, val)
  2120. #define bfin_read_PORTD_SET() bfin_read32(PORTD_SET)
  2121. #define bfin_write_PORTD_SET(val) bfin_write32(PORTD_SET, val)
  2122. #define bfin_read_PORTD_CLEAR() bfin_read32(PORTD_CLEAR)
  2123. #define bfin_write_PORTD_CLEAR(val) bfin_write32(PORTD_CLEAR, val)
  2124. #define bfin_read_PORTD_DIR() bfin_read32(PORTD_DIR)
  2125. #define bfin_write_PORTD_DIR(val) bfin_write32(PORTD_DIR, val)
  2126. #define bfin_read_PORTD_DIR_SET() bfin_read32(PORTD_DIR_SET)
  2127. #define bfin_write_PORTD_DIR_SET(val) bfin_write32(PORTD_DIR_SET, val)
  2128. #define bfin_read_PORTD_DIR_CLEAR() bfin_read32(PORTD_DIR_CLEAR)
  2129. #define bfin_write_PORTD_DIR_CLEAR(val) bfin_write32(PORTD_DIR_CLEAR, val)
  2130. #define bfin_read_PORTD_INEN() bfin_read32(PORTD_INEN)
  2131. #define bfin_write_PORTD_INEN(val) bfin_write32(PORTD_INEN, val)
  2132. #define bfin_read_PORTD_INEN_SET() bfin_read32(PORTD_INEN_SET)
  2133. #define bfin_write_PORTD_INEN_SET(val) bfin_write32(PORTD_INEN_SET, val)
  2134. #define bfin_read_PORTD_INEN_CLEAR() bfin_read32(PORTD_INEN_CLEAR)
  2135. #define bfin_write_PORTD_INEN_CLEAR(val) bfin_write32(PORTD_INEN_CLEAR, val)
  2136. #define bfin_read_PORTD_MUX() bfin_read32(PORTD_MUX)
  2137. #define bfin_write_PORTD_MUX(val) bfin_write32(PORTD_MUX, val)
  2138. #define bfin_read_PORTD_DATA_TGL() bfin_read32(PORTD_DATA_TGL)
  2139. #define bfin_write_PORTD_DATA_TGL(val) bfin_write32(PORTD_DATA_TGL, val)
  2140. #define bfin_read_PORTD_POL() bfin_read32(PORTD_POL)
  2141. #define bfin_write_PORTD_POL(val) bfin_write32(PORTD_POL, val)
  2142. #define bfin_read_PORTD_POL_SET() bfin_read32(PORTD_POL_SET)
  2143. #define bfin_write_PORTD_POL_SET(val) bfin_write32(PORTD_POL_SET, val)
  2144. #define bfin_read_PORTD_POL_CLEAR() bfin_read32(PORTD_POL_CLEAR)
  2145. #define bfin_write_PORTD_POL_CLEAR(val) bfin_write32(PORTD_POL_CLEAR, val)
  2146. #define bfin_read_PORTD_LOCK() bfin_read32(PORTD_LOCK)
  2147. #define bfin_write_PORTD_LOCK(val) bfin_write32(PORTD_LOCK, val)
  2148. #define bfin_read_PORTD_REVID() bfin_read32(PORTD_REVID)
  2149. #define bfin_write_PORTD_REVID(val) bfin_write32(PORTD_REVID, val)
  2150. /* Port E Registers */
  2151. #define bfin_read_PORTE_FER() bfin_read32(PORTE_FER)
  2152. #define bfin_write_PORTE_FER(val) bfin_write32(PORTE_FER, val)
  2153. #define bfin_read_PORTE_FER_SET() bfin_read32(PORTE_FER_SET)
  2154. #define bfin_write_PORTE_FER_SET(val) bfin_write32(PORTE_FER_SET, val)
  2155. #define bfin_read_PORTE_FER_CLEAR() bfin_read32(PORTE_FER_CLEAR)
  2156. #define bfin_write_PORTE_FER_CLEAR(val) bfin_write32(PORTE_FER_CLEAR, val)
  2157. #define bfin_read_PORTE() bfin_read32(PORTE)
  2158. #define bfin_write_PORTE(val) bfin_write32(PORTE, val)
  2159. #define bfin_read_PORTE_SET() bfin_read32(PORTE_SET)
  2160. #define bfin_write_PORTE_SET(val) bfin_write32(PORTE_SET, val)
  2161. #define bfin_read_PORTE_CLEAR() bfin_read32(PORTE_CLEAR)
  2162. #define bfin_write_PORTE_CLEAR(val) bfin_write32(PORTE_CLEAR, val)
  2163. #define bfin_read_PORTE_DIR() bfin_read32(PORTE_DIR)
  2164. #define bfin_write_PORTE_DIR(val) bfin_write32(PORTE_DIR, val)
  2165. #define bfin_read_PORTE_DIR_SET() bfin_read32(PORTE_DIR_SET)
  2166. #define bfin_write_PORTE_DIR_SET(val) bfin_write32(PORTE_DIR_SET, val)
  2167. #define bfin_read_PORTE_DIR_CLEAR() bfin_read32(PORTE_DIR_CLEAR)
  2168. #define bfin_write_PORTE_DIR_CLEAR(val) bfin_write32(PORTE_DIR_CLEAR, val)
  2169. #define bfin_read_PORTE_INEN() bfin_read32(PORTE_INEN)
  2170. #define bfin_write_PORTE_INEN(val) bfin_write32(PORTE_INEN, val)
  2171. #define bfin_read_PORTE_INEN_SET() bfin_read32(PORTE_INEN_SET)
  2172. #define bfin_write_PORTE_INEN_SET(val) bfin_write32(PORTE_INEN_SET, val)
  2173. #define bfin_read_PORTE_INEN_CLEAR() bfin_read32(PORTE_INEN_CLEAR)
  2174. #define bfin_write_PORTE_INEN_CLEAR(val) bfin_write32(PORTE_INEN_CLEAR, val)
  2175. #define bfin_read_PORTE_MUX() bfin_read32(PORTE_MUX)
  2176. #define bfin_write_PORTE_MUX(val) bfin_write32(PORTE_MUX, val)
  2177. #define bfin_read_PORTE_DATA_TGL() bfin_read32(PORTE_DATA_TGL)
  2178. #define bfin_write_PORTE_DATA_TGL(val) bfin_write32(PORTE_DATA_TGL, val)
  2179. #define bfin_read_PORTE_POL() bfin_read32(PORTE_POL)
  2180. #define bfin_write_PORTE_POL(val) bfin_write32(PORTE_POL, val)
  2181. #define bfin_read_PORTE_POL_SET() bfin_read32(PORTE_POL_SET)
  2182. #define bfin_write_PORTE_POL_SET(val) bfin_write32(PORTE_POL_SET, val)
  2183. #define bfin_read_PORTE_POL_CLEAR() bfin_read32(PORTE_POL_CLEAR)
  2184. #define bfin_write_PORTE_POL_CLEAR(val) bfin_write32(PORTE_POL_CLEAR, val)
  2185. #define bfin_read_PORTE_LOCK() bfin_read32(PORTE_LOCK)
  2186. #define bfin_write_PORTE_LOCK(val) bfin_write32(PORTE_LOCK, val)
  2187. #define bfin_read_PORTE_REVID() bfin_read32(PORTE_REVID)
  2188. #define bfin_write_PORTE_REVID(val) bfin_write32(PORTE_REVID, val)
  2189. /* Port F Registers */
  2190. #define bfin_read_PORTF_FER() bfin_read32(PORTF_FER)
  2191. #define bfin_write_PORTF_FER(val) bfin_write32(PORTF_FER, val)
  2192. #define bfin_read_PORTF_FER_SET() bfin_read32(PORTF_FER_SET)
  2193. #define bfin_write_PORTF_FER_SET(val) bfin_write32(PORTF_FER_SET, val)
  2194. #define bfin_read_PORTF_FER_CLEAR() bfin_read32(PORTF_FER_CLEAR)
  2195. #define bfin_write_PORTF_FER_CLEAR(val) bfin_write32(PORTF_FER_CLEAR, val)
  2196. #define bfin_read_PORTF() bfin_read32(PORTF)
  2197. #define bfin_write_PORTF(val) bfin_write32(PORTF, val)
  2198. #define bfin_read_PORTF_SET() bfin_read32(PORTF_SET)
  2199. #define bfin_write_PORTF_SET(val) bfin_write32(PORTF_SET, val)
  2200. #define bfin_read_PORTF_CLEAR() bfin_read32(PORTF_CLEAR)
  2201. #define bfin_write_PORTF_CLEAR(val) bfin_write32(PORTF_CLEAR, val)
  2202. #define bfin_read_PORTF_DIR() bfin_read32(PORTF_DIR)
  2203. #define bfin_write_PORTF_DIR(val) bfin_write32(PORTF_DIR, val)
  2204. #define bfin_read_PORTF_DIR_SET() bfin_read32(PORTF_DIR_SET)
  2205. #define bfin_write_PORTF_DIR_SET(val) bfin_write32(PORTF_DIR_SET, val)
  2206. #define bfin_read_PORTF_DIR_CLEAR() bfin_read32(PORTF_DIR_CLEAR)
  2207. #define bfin_write_PORTF_DIR_CLEAR(val) bfin_write32(PORTF_DIR_CLEAR, val)
  2208. #define bfin_read_PORTF_INEN() bfin_read32(PORTF_INEN)
  2209. #define bfin_write_PORTF_INEN(val) bfin_write32(PORTF_INEN, val)
  2210. #define bfin_read_PORTF_INEN_SET() bfin_read32(PORTF_INEN_SET)
  2211. #define bfin_write_PORTF_INEN_SET(val) bfin_write32(PORTF_INEN_SET, val)
  2212. #define bfin_read_PORTF_INEN_CLEAR() bfin_read32(PORTF_INEN_CLEAR)
  2213. #define bfin_write_PORTF_INEN_CLEAR(val) bfin_write32(PORTF_INEN_CLEAR, val)
  2214. #define bfin_read_PORTF_MUX() bfin_read32(PORTF_MUX)
  2215. #define bfin_write_PORTF_MUX(val) bfin_write32(PORTF_MUX, val)
  2216. #define bfin_read_PORTF_DATA_TGL() bfin_read32(PORTF_DATA_TGL)
  2217. #define bfin_write_PORTF_DATA_TGL(val) bfin_write32(PORTF_DATA_TGL, val)
  2218. #define bfin_read_PORTF_POL() bfin_read32(PORTF_POL)
  2219. #define bfin_write_PORTF_POL(val) bfin_write32(PORTF_POL, val)
  2220. #define bfin_read_PORTF_POL_SET() bfin_read32(PORTF_POL_SET)
  2221. #define bfin_write_PORTF_POL_SET(val) bfin_write32(PORTF_POL_SET, val)
  2222. #define bfin_read_PORTF_POL_CLEAR() bfin_read32(PORTF_POL_CLEAR)
  2223. #define bfin_write_PORTF_POL_CLEAR(val) bfin_write32(PORTF_POL_CLEAR, val)
  2224. #define bfin_read_PORTF_LOCK() bfin_read32(PORTF_LOCK)
  2225. #define bfin_write_PORTF_LOCK(val) bfin_write32(PORTF_LOCK, val)
  2226. #define bfin_read_PORTF_REVID() bfin_read32(PORTF_REVID)
  2227. #define bfin_write_PORTF_REVID(val) bfin_write32(PORTF_REVID, val)
  2228. /* Port G Registers */
  2229. #define bfin_read_PORTG_FER() bfin_read32(PORTG_FER)
  2230. #define bfin_write_PORTG_FER(val) bfin_write32(PORTG_FER, val)
  2231. #define bfin_read_PORTG_FER_SET() bfin_read32(PORTG_FER_SET)
  2232. #define bfin_write_PORTG_FER_SET(val) bfin_write32(PORTG_FER_SET, val)
  2233. #define bfin_read_PORTG_FER_CLEAR() bfin_read32(PORTG_FER_CLEAR)
  2234. #define bfin_write_PORTG_FER_CLEAR(val) bfin_write32(PORTG_FER_CLEAR, val)
  2235. #define bfin_read_PORTG() bfin_read32(PORTG)
  2236. #define bfin_write_PORTG(val) bfin_write32(PORTG, val)
  2237. #define bfin_read_PORTG_SET() bfin_read32(PORTG_SET)
  2238. #define bfin_write_PORTG_SET(val) bfin_write32(PORTG_SET, val)
  2239. #define bfin_read_PORTG_CLEAR() bfin_read32(PORTG_CLEAR)
  2240. #define bfin_write_PORTG_CLEAR(val) bfin_write32(PORTG_CLEAR, val)
  2241. #define bfin_read_PORTG_DIR() bfin_read32(PORTG_DIR)
  2242. #define bfin_write_PORTG_DIR(val) bfin_write32(PORTG_DIR, val)
  2243. #define bfin_read_PORTG_DIR_SET() bfin_read32(PORTG_DIR_SET)
  2244. #define bfin_write_PORTG_DIR_SET(val) bfin_write32(PORTG_DIR_SET, val)
  2245. #define bfin_read_PORTG_DIR_CLEAR() bfin_read32(PORTG_DIR_CLEAR)
  2246. #define bfin_write_PORTG_DIR_CLEAR(val) bfin_write32(PORTG_DIR_CLEAR, val)
  2247. #define bfin_read_PORTG_INEN() bfin_read32(PORTG_INEN)
  2248. #define bfin_write_PORTG_INEN(val) bfin_write32(PORTG_INEN, val)
  2249. #define bfin_read_PORTG_INEN_SET() bfin_read32(PORTG_INEN_SET)
  2250. #define bfin_write_PORTG_INEN_SET(val) bfin_write32(PORTG_INEN_SET, val)
  2251. #define bfin_read_PORTG_INEN_CLEAR() bfin_read32(PORTG_INEN_CLEAR)
  2252. #define bfin_write_PORTG_INEN_CLEAR(val) bfin_write32(PORTG_INEN_CLEAR, val)
  2253. #define bfin_read_PORTG_MUX() bfin_read32(PORTG_MUX)
  2254. #define bfin_write_PORTG_MUX(val) bfin_write32(PORTG_MUX, val)
  2255. #define bfin_read_PORTG_DATA_TGL() bfin_read32(PORTG_DATA_TGL)
  2256. #define bfin_write_PORTG_DATA_TGL(val) bfin_write32(PORTG_DATA_TGL, val)
  2257. #define bfin_read_PORTG_POL() bfin_read32(PORTG_POL)
  2258. #define bfin_write_PORTG_POL(val) bfin_write32(PORTG_POL, val)
  2259. #define bfin_read_PORTG_POL_SET() bfin_read32(PORTG_POL_SET)
  2260. #define bfin_write_PORTG_POL_SET(val) bfin_write32(PORTG_POL_SET, val)
  2261. #define bfin_read_PORTG_POL_CLEAR() bfin_read32(PORTG_POL_CLEAR)
  2262. #define bfin_write_PORTG_POL_CLEAR(val) bfin_write32(PORTG_POL_CLEAR, val)
  2263. #define bfin_read_PORTG_LOCK() bfin_read32(PORTG_LOCK)
  2264. #define bfin_write_PORTG_LOCK(val) bfin_write32(PORTG_LOCK, val)
  2265. #define bfin_read_PORTG_REVID() bfin_read32(PORTG_REVID)
  2266. #define bfin_write_PORTG_REVID(val) bfin_write32(PORTG_REVID, val)
  2267. /* CAN Controller 0 Config 1 Registers */
  2268. #define bfin_read_CAN0_MC1() bfin_read16(CAN0_MC1)
  2269. #define bfin_write_CAN0_MC1(val) bfin_write16(CAN0_MC1, val)
  2270. #define bfin_read_CAN0_MD1() bfin_read16(CAN0_MD1)
  2271. #define bfin_write_CAN0_MD1(val) bfin_write16(CAN0_MD1, val)
  2272. #define bfin_read_CAN0_TRS1() bfin_read16(CAN0_TRS1)
  2273. #define bfin_write_CAN0_TRS1(val) bfin_write16(CAN0_TRS1, val)
  2274. #define bfin_read_CAN0_TRR1() bfin_read16(CAN0_TRR1)
  2275. #define bfin_write_CAN0_TRR1(val) bfin_write16(CAN0_TRR1, val)
  2276. #define bfin_read_CAN0_TA1() bfin_read16(CAN0_TA1)
  2277. #define bfin_write_CAN0_TA1(val) bfin_write16(CAN0_TA1, val)
  2278. #define bfin_read_CAN0_AA1() bfin_read16(CAN0_AA1)
  2279. #define bfin_write_CAN0_AA1(val) bfin_write16(CAN0_AA1, val)