rtuTemperatureHumidityDataOperation.c 46 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402
  1. /*
  2. * OMAP4 Clock data
  3. *
  4. * Copyright (C) 2009-2012 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley (paul@pwsan.com)
  8. * Rajendra Nayak (rnayak@ti.com)
  9. * Benoit Cousson (b-cousson@ti.com)
  10. * Mike Turquette (mturquette@ti.com)
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. *
  16. * XXX Some of the ES1 clocks have been removed/changed; once support
  17. * is added for discriminating clocks by ES level, these should be added back
  18. * in.
  19. */
  20. #include <linux/kernel.h>
  21. #include <linux/list.h>
  22. #include <linux/clk-private.h>
  23. #include <linux/clkdev.h>
  24. #include <linux/io.h>
  25. #include "soc.h"
  26. #include "iomap.h"
  27. #include "clock.h"
  28. #include "clock44xx.h"
  29. #include "cm1_44xx.h"
  30. #include "cm2_44xx.h"
  31. #include "cm-regbits-44xx.h"
  32. #include "prm44xx.h"
  33. #include "prm-regbits-44xx.h"
  34. #include "control.h"
  35. #include "scrm44xx.h"
  36. /* OMAP4 modulemode control */
  37. #define OMAP4430_MODULEMODE_HWCTRL_SHIFT 0
  38. #define OMAP4430_MODULEMODE_SWCTRL_SHIFT 1
  39. /*
  40. * OMAP4 ABE DPLL default frequency. In OMAP4460 TRM version V, section
  41. * "3.6.3.2.3 CM1_ABE Clock Generator" states that the "DPLL_ABE_X2_CLK
  42. * must be set to 196.608 MHz" and hence, the DPLL locked frequency is
  43. * half of this value.
  44. */
  45. #define OMAP4_DPLL_ABE_DEFFREQ 98304000
  46. /* Root clocks */
  47. DEFINE_CLK_FIXED_RATE(extalt_clkin_ck, CLK_IS_ROOT, 59000000, 0x0);
  48. DEFINE_CLK_FIXED_RATE(pad_clks_src_ck, CLK_IS_ROOT, 12000000, 0x0);
  49. DEFINE_CLK_GATE(pad_clks_ck, "pad_clks_src_ck", &pad_clks_src_ck, 0x0,
  50. OMAP4430_CM_CLKSEL_ABE, OMAP4430_PAD_CLKS_GATE_SHIFT,
  51. 0x0, NULL);
  52. DEFINE_CLK_FIXED_RATE(pad_slimbus_core_clks_ck, CLK_IS_ROOT, 12000000, 0x0);
  53. DEFINE_CLK_FIXED_RATE(secure_32k_clk_src_ck, CLK_IS_ROOT, 32768, 0x0);
  54. DEFINE_CLK_FIXED_RATE(slimbus_src_clk, CLK_IS_ROOT, 12000000, 0x0);
  55. DEFINE_CLK_GATE(slimbus_clk, "slimbus_src_clk", &slimbus_src_clk, 0x0,
  56. OMAP4430_CM_CLKSEL_ABE, OMAP4430_SLIMBUS_CLK_GATE_SHIFT,
  57. 0x0, NULL);
  58. DEFINE_CLK_FIXED_RATE(sys_32k_ck, CLK_IS_ROOT, 32768, 0x0);
  59. DEFINE_CLK_FIXED_RATE(virt_12000000_ck, CLK_IS_ROOT, 12000000, 0x0);
  60. DEFINE_CLK_FIXED_RATE(virt_13000000_ck, CLK_IS_ROOT, 13000000, 0x0);
  61. DEFINE_CLK_FIXED_RATE(virt_16800000_ck, CLK_IS_ROOT, 16800000, 0x0);
  62. DEFINE_CLK_FIXED_RATE(virt_19200000_ck, CLK_IS_ROOT, 19200000, 0x0);
  63. DEFINE_CLK_FIXED_RATE(virt_26000000_ck, CLK_IS_ROOT, 26000000, 0x0);
  64. DEFINE_CLK_FIXED_RATE(virt_27000000_ck, CLK_IS_ROOT, 27000000, 0x0);
  65. DEFINE_CLK_FIXED_RATE(virt_38400000_ck, CLK_IS_ROOT, 38400000, 0x0);
  66. static const char *sys_clkin_ck_parents[] = {
  67. "virt_12000000_ck", "virt_13000000_ck", "virt_16800000_ck",
  68. "virt_19200000_ck", "virt_26000000_ck", "virt_27000000_ck",
  69. "virt_38400000_ck",
  70. };
  71. DEFINE_CLK_MUX(sys_clkin_ck, sys_clkin_ck_parents, NULL, 0x0,
  72. OMAP4430_CM_SYS_CLKSEL, OMAP4430_SYS_CLKSEL_SHIFT,
  73. OMAP4430_SYS_CLKSEL_WIDTH, CLK_MUX_INDEX_ONE, NULL);
  74. DEFINE_CLK_FIXED_RATE(tie_low_clock_ck, CLK_IS_ROOT, 0, 0x0);
  75. DEFINE_CLK_FIXED_RATE(utmi_phy_clkout_ck, CLK_IS_ROOT, 60000000, 0x0);
  76. DEFINE_CLK_FIXED_RATE(xclk60mhsp1_ck, CLK_IS_ROOT, 60000000, 0x0);
  77. DEFINE_CLK_FIXED_RATE(xclk60mhsp2_ck, CLK_IS_ROOT, 60000000, 0x0);
  78. DEFINE_CLK_FIXED_RATE(xclk60motg_ck, CLK_IS_ROOT, 60000000, 0x0);
  79. /* Module clocks and DPLL outputs */
  80. static const char *abe_dpll_bypass_clk_mux_ck_parents[] = {
  81. "sys_clkin_ck", "sys_32k_ck",
  82. };
  83. DEFINE_CLK_MUX(abe_dpll_bypass_clk_mux_ck, abe_dpll_bypass_clk_mux_ck_parents,
  84. NULL, 0x0, OMAP4430_CM_L4_WKUP_CLKSEL, OMAP4430_CLKSEL_SHIFT,
  85. OMAP4430_CLKSEL_WIDTH, 0x0, NULL);
  86. DEFINE_CLK_MUX(abe_dpll_refclk_mux_ck, abe_dpll_bypass_clk_mux_ck_parents, NULL,
  87. 0x0, OMAP4430_CM_ABE_PLL_REF_CLKSEL, OMAP4430_CLKSEL_0_0_SHIFT,
  88. OMAP4430_CLKSEL_0_0_WIDTH, 0x0, NULL);
  89. /* DPLL_ABE */
  90. static struct dpll_data dpll_abe_dd = {
  91. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_ABE,
  92. .clk_bypass = &abe_dpll_bypass_clk_mux_ck,
  93. .clk_ref = &abe_dpll_refclk_mux_ck,
  94. .control_reg = OMAP4430_CM_CLKMODE_DPLL_ABE,
  95. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  96. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_ABE,
  97. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_ABE,
  98. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  99. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  100. .enable_mask = OMAP4430_DPLL_EN_MASK,
  101. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  102. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  103. .m4xen_mask = OMAP4430_DPLL_REGM4XEN_MASK,
  104. .lpmode_mask = OMAP4430_DPLL_LPMODE_EN_MASK,
  105. .max_multiplier = 2047,
  106. .max_divider = 128,
  107. .min_divider = 1,
  108. };
  109. static const char *dpll_abe_ck_parents[] = {
  110. "abe_dpll_refclk_mux_ck",
  111. };
  112. static struct clk dpll_abe_ck;
  113. static const struct clk_ops dpll_abe_ck_ops = {
  114. .enable = &omap3_noncore_dpll_enable,
  115. .disable = &omap3_noncore_dpll_disable,
  116. .recalc_rate = &omap4_dpll_regm4xen_recalc,
  117. .round_rate = &omap4_dpll_regm4xen_round_rate,
  118. .set_rate = &omap3_noncore_dpll_set_rate,
  119. .get_parent = &omap2_init_dpll_parent,
  120. };
  121. static struct clk_hw_omap dpll_abe_ck_hw = {
  122. .hw = {
  123. .clk = &dpll_abe_ck,
  124. },
  125. .dpll_data = &dpll_abe_dd,
  126. .ops = &clkhwops_omap3_dpll,
  127. };
  128. DEFINE_STRUCT_CLK(dpll_abe_ck, dpll_abe_ck_parents, dpll_abe_ck_ops);
  129. static const char *dpll_abe_x2_ck_parents[] = {
  130. "dpll_abe_ck",
  131. };
  132. static struct clk dpll_abe_x2_ck;
  133. static const struct clk_ops dpll_abe_x2_ck_ops = {
  134. .recalc_rate = &omap3_clkoutx2_recalc,
  135. };
  136. static struct clk_hw_omap dpll_abe_x2_ck_hw = {
  137. .hw = {
  138. .clk = &dpll_abe_x2_ck,
  139. },
  140. .flags = CLOCK_CLKOUTX2,
  141. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_ABE,
  142. .ops = &clkhwops_omap4_dpllmx,
  143. };
  144. DEFINE_STRUCT_CLK(dpll_abe_x2_ck, dpll_abe_x2_ck_parents, dpll_abe_x2_ck_ops);
  145. static const struct clk_ops omap_hsdivider_ops = {
  146. .set_rate = &omap2_clksel_set_rate,
  147. .recalc_rate = &omap2_clksel_recalc,
  148. .round_rate = &omap2_clksel_round_rate,
  149. };
  150. DEFINE_CLK_OMAP_HSDIVIDER(dpll_abe_m2x2_ck, "dpll_abe_x2_ck", &dpll_abe_x2_ck,
  151. 0x0, OMAP4430_CM_DIV_M2_DPLL_ABE,
  152. OMAP4430_DPLL_CLKOUT_DIV_MASK);
  153. DEFINE_CLK_FIXED_FACTOR(abe_24m_fclk, "dpll_abe_m2x2_ck", &dpll_abe_m2x2_ck,
  154. 0x0, 1, 8);
  155. DEFINE_CLK_DIVIDER(abe_clk, "dpll_abe_m2x2_ck", &dpll_abe_m2x2_ck, 0x0,
  156. OMAP4430_CM_CLKSEL_ABE, OMAP4430_CLKSEL_OPP_SHIFT,
  157. OMAP4430_CLKSEL_OPP_WIDTH, CLK_DIVIDER_POWER_OF_TWO, NULL);
  158. DEFINE_CLK_DIVIDER(aess_fclk, "abe_clk", &abe_clk, 0x0,
  159. OMAP4430_CM1_ABE_AESS_CLKCTRL,
  160. OMAP4430_CLKSEL_AESS_FCLK_SHIFT,
  161. OMAP4430_CLKSEL_AESS_FCLK_WIDTH,
  162. 0x0, NULL);
  163. DEFINE_CLK_OMAP_HSDIVIDER(dpll_abe_m3x2_ck, "dpll_abe_x2_ck", &dpll_abe_x2_ck,
  164. 0x0, OMAP4430_CM_DIV_M3_DPLL_ABE,
  165. OMAP4430_DPLL_CLKOUTHIF_DIV_MASK);
  166. static const char *core_hsd_byp_clk_mux_ck_parents[] = {
  167. "sys_clkin_ck", "dpll_abe_m3x2_ck",
  168. };
  169. DEFINE_CLK_MUX(core_hsd_byp_clk_mux_ck, core_hsd_byp_clk_mux_ck_parents, NULL,
  170. 0x0, OMAP4430_CM_CLKSEL_DPLL_CORE,
  171. OMAP4430_DPLL_BYP_CLKSEL_SHIFT, OMAP4430_DPLL_BYP_CLKSEL_WIDTH,
  172. 0x0, NULL);
  173. /* DPLL_CORE */
  174. static struct dpll_data dpll_core_dd = {
  175. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_CORE,
  176. .clk_bypass = &core_hsd_byp_clk_mux_ck,
  177. .clk_ref = &sys_clkin_ck,
  178. .control_reg = OMAP4430_CM_CLKMODE_DPLL_CORE,
  179. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  180. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_CORE,
  181. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_CORE,
  182. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  183. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  184. .enable_mask = OMAP4430_DPLL_EN_MASK,
  185. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  186. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  187. .max_multiplier = 2047,
  188. .max_divider = 128,
  189. .min_divider = 1,
  190. };
  191. static const char *dpll_core_ck_parents[] = {
  192. "sys_clkin_ck", "core_hsd_byp_clk_mux_ck"
  193. };
  194. static struct clk dpll_core_ck;
  195. static const struct clk_ops dpll_core_ck_ops = {
  196. .recalc_rate = &omap3_dpll_recalc,
  197. .get_parent = &omap2_init_dpll_parent,
  198. };
  199. static struct clk_hw_omap dpll_core_ck_hw = {
  200. .hw = {
  201. .clk = &dpll_core_ck,
  202. },
  203. .dpll_data = &dpll_core_dd,
  204. .ops = &clkhwops_omap3_dpll,
  205. };
  206. DEFINE_STRUCT_CLK(dpll_core_ck, dpll_core_ck_parents, dpll_core_ck_ops);
  207. static const char *dpll_core_x2_ck_parents[] = {
  208. "dpll_core_ck",
  209. };
  210. static struct clk dpll_core_x2_ck;
  211. static struct clk_hw_omap dpll_core_x2_ck_hw = {
  212. .hw = {
  213. .clk = &dpll_core_x2_ck,
  214. },
  215. };
  216. DEFINE_STRUCT_CLK(dpll_core_x2_ck, dpll_core_x2_ck_parents, dpll_abe_x2_ck_ops);
  217. DEFINE_CLK_OMAP_HSDIVIDER(dpll_core_m6x2_ck, "dpll_core_x2_ck",
  218. &dpll_core_x2_ck, 0x0, OMAP4430_CM_DIV_M6_DPLL_CORE,
  219. OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK);
  220. DEFINE_CLK_OMAP_HSDIVIDER(dpll_core_m2_ck, "dpll_core_ck", &dpll_core_ck, 0x0,
  221. OMAP4430_CM_DIV_M2_DPLL_CORE,
  222. OMAP4430_DPLL_CLKOUT_DIV_MASK);
  223. DEFINE_CLK_FIXED_FACTOR(ddrphy_ck, "dpll_core_m2_ck", &dpll_core_m2_ck, 0x0, 1,
  224. 2);
  225. DEFINE_CLK_OMAP_HSDIVIDER(dpll_core_m5x2_ck, "dpll_core_x2_ck",
  226. &dpll_core_x2_ck, 0x0, OMAP4430_CM_DIV_M5_DPLL_CORE,
  227. OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK);
  228. DEFINE_CLK_DIVIDER(div_core_ck, "dpll_core_m5x2_ck", &dpll_core_m5x2_ck, 0x0,
  229. OMAP4430_CM_CLKSEL_CORE, OMAP4430_CLKSEL_CORE_SHIFT,
  230. OMAP4430_CLKSEL_CORE_WIDTH, 0x0, NULL);
  231. DEFINE_CLK_DIVIDER(div_iva_hs_clk, "dpll_core_m5x2_ck", &dpll_core_m5x2_ck,
  232. 0x0, OMAP4430_CM_BYPCLK_DPLL_IVA, OMAP4430_CLKSEL_0_1_SHIFT,
  233. OMAP4430_CLKSEL_0_1_WIDTH, CLK_DIVIDER_POWER_OF_TWO, NULL);
  234. DEFINE_CLK_DIVIDER(div_mpu_hs_clk, "dpll_core_m5x2_ck", &dpll_core_m5x2_ck,
  235. 0x0, OMAP4430_CM_BYPCLK_DPLL_MPU, OMAP4430_CLKSEL_0_1_SHIFT,
  236. OMAP4430_CLKSEL_0_1_WIDTH, CLK_DIVIDER_POWER_OF_TWO, NULL);
  237. DEFINE_CLK_OMAP_HSDIVIDER(dpll_core_m4x2_ck, "dpll_core_x2_ck",
  238. &dpll_core_x2_ck, 0x0, OMAP4430_CM_DIV_M4_DPLL_CORE,
  239. OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK);
  240. DEFINE_CLK_FIXED_FACTOR(dll_clk_div_ck, "dpll_core_m4x2_ck", &dpll_core_m4x2_ck,
  241. 0x0, 1, 2);
  242. DEFINE_CLK_DIVIDER(dpll_abe_m2_ck, "dpll_abe_ck", &dpll_abe_ck, 0x0,
  243. OMAP4430_CM_DIV_M2_DPLL_ABE, OMAP4430_DPLL_CLKOUT_DIV_SHIFT,
  244. OMAP4430_DPLL_CLKOUT_DIV_WIDTH, CLK_DIVIDER_ONE_BASED, NULL);
  245. static const struct clk_ops dmic_fck_ops = {
  246. .enable = &omap2_dflt_clk_enable,
  247. .disable = &omap2_dflt_clk_disable,
  248. .is_enabled = &omap2_dflt_clk_is_enabled,
  249. .recalc_rate = &omap2_clksel_recalc,
  250. .get_parent = &omap2_clksel_find_parent_index,
  251. .set_parent = &omap2_clksel_set_parent,
  252. .init = &omap2_init_clk_clkdm,
  253. };
  254. static const char *dpll_core_m3x2_ck_parents[] = {
  255. "dpll_core_x2_ck",
  256. };
  257. static const struct clksel dpll_core_m3x2_div[] = {
  258. { .parent = &dpll_core_x2_ck, .rates = div31_1to31_rates },
  259. { .parent = NULL },
  260. };
  261. /* XXX Missing round_rate, set_rate in ops */
  262. DEFINE_CLK_OMAP_MUX_GATE(dpll_core_m3x2_ck, NULL, dpll_core_m3x2_div,
  263. OMAP4430_CM_DIV_M3_DPLL_CORE,
  264. OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  265. OMAP4430_CM_DIV_M3_DPLL_CORE,
  266. OMAP4430_DPLL_CLKOUTHIF_GATE_CTRL_SHIFT, NULL,
  267. dpll_core_m3x2_ck_parents, dmic_fck_ops);
  268. DEFINE_CLK_OMAP_HSDIVIDER(dpll_core_m7x2_ck, "dpll_core_x2_ck",
  269. &dpll_core_x2_ck, 0x0, OMAP4430_CM_DIV_M7_DPLL_CORE,
  270. OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK);
  271. static const char *iva_hsd_byp_clk_mux_ck_parents[] = {
  272. "sys_clkin_ck", "div_iva_hs_clk",
  273. };
  274. DEFINE_CLK_MUX(iva_hsd_byp_clk_mux_ck, iva_hsd_byp_clk_mux_ck_parents, NULL,
  275. 0x0, OMAP4430_CM_CLKSEL_DPLL_IVA, OMAP4430_DPLL_BYP_CLKSEL_SHIFT,
  276. OMAP4430_DPLL_BYP_CLKSEL_WIDTH, 0x0, NULL);
  277. /* DPLL_IVA */
  278. static struct dpll_data dpll_iva_dd = {
  279. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_IVA,
  280. .clk_bypass = &iva_hsd_byp_clk_mux_ck,
  281. .clk_ref = &sys_clkin_ck,
  282. .control_reg = OMAP4430_CM_CLKMODE_DPLL_IVA,
  283. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  284. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_IVA,
  285. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_IVA,
  286. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  287. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  288. .enable_mask = OMAP4430_DPLL_EN_MASK,
  289. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  290. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  291. .max_multiplier = 2047,
  292. .max_divider = 128,
  293. .min_divider = 1,
  294. };
  295. static const char *dpll_iva_ck_parents[] = {
  296. "sys_clkin_ck", "iva_hsd_byp_clk_mux_ck"
  297. };
  298. static struct clk dpll_iva_ck;
  299. static const struct clk_ops dpll_ck_ops = {
  300. .enable = &omap3_noncore_dpll_enable,
  301. .disable = &omap3_noncore_dpll_disable,
  302. .recalc_rate = &omap3_dpll_recalc,
  303. .round_rate = &omap2_dpll_round_rate,
  304. .set_rate = &omap3_noncore_dpll_set_rate,
  305. .get_parent = &omap2_init_dpll_parent,
  306. };
  307. static struct clk_hw_omap dpll_iva_ck_hw = {
  308. .hw = {
  309. .clk = &dpll_iva_ck,
  310. },
  311. .dpll_data = &dpll_iva_dd,
  312. .ops = &clkhwops_omap3_dpll,
  313. };
  314. DEFINE_STRUCT_CLK(dpll_iva_ck, dpll_iva_ck_parents, dpll_ck_ops);
  315. static const char *dpll_iva_x2_ck_parents[] = {
  316. "dpll_iva_ck",
  317. };
  318. static struct clk dpll_iva_x2_ck;
  319. static struct clk_hw_omap dpll_iva_x2_ck_hw = {
  320. .hw = {
  321. .clk = &dpll_iva_x2_ck,
  322. },
  323. };
  324. DEFINE_STRUCT_CLK(dpll_iva_x2_ck, dpll_iva_x2_ck_parents, dpll_abe_x2_ck_ops);
  325. DEFINE_CLK_OMAP_HSDIVIDER(dpll_iva_m4x2_ck, "dpll_iva_x2_ck", &dpll_iva_x2_ck,
  326. 0x0, OMAP4430_CM_DIV_M4_DPLL_IVA,
  327. OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK);
  328. DEFINE_CLK_OMAP_HSDIVIDER(dpll_iva_m5x2_ck, "dpll_iva_x2_ck", &dpll_iva_x2_ck,
  329. 0x0, OMAP4430_CM_DIV_M5_DPLL_IVA,
  330. OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK);
  331. /* DPLL_MPU */
  332. static struct dpll_data dpll_mpu_dd = {
  333. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_MPU,
  334. .clk_bypass = &div_mpu_hs_clk,
  335. .clk_ref = &sys_clkin_ck,
  336. .control_reg = OMAP4430_CM_CLKMODE_DPLL_MPU,
  337. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  338. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_MPU,
  339. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_MPU,
  340. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  341. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  342. .enable_mask = OMAP4430_DPLL_EN_MASK,
  343. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  344. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  345. .max_multiplier = 2047,
  346. .max_divider = 128,
  347. .min_divider = 1,
  348. };
  349. static const char *dpll_mpu_ck_parents[] = {
  350. "sys_clkin_ck", "div_mpu_hs_clk"
  351. };
  352. static struct clk dpll_mpu_ck;
  353. static struct clk_hw_omap dpll_mpu_ck_hw = {
  354. .hw = {
  355. .clk = &dpll_mpu_ck,
  356. },
  357. .dpll_data = &dpll_mpu_dd,
  358. .ops = &clkhwops_omap3_dpll,
  359. };
  360. DEFINE_STRUCT_CLK(dpll_mpu_ck, dpll_mpu_ck_parents, dpll_ck_ops);
  361. DEFINE_CLK_FIXED_FACTOR(mpu_periphclk, "dpll_mpu_ck", &dpll_mpu_ck, 0x0, 1, 2);
  362. DEFINE_CLK_OMAP_HSDIVIDER(dpll_mpu_m2_ck, "dpll_mpu_ck", &dpll_mpu_ck, 0x0,
  363. OMAP4430_CM_DIV_M2_DPLL_MPU,
  364. OMAP4430_DPLL_CLKOUT_DIV_MASK);
  365. DEFINE_CLK_FIXED_FACTOR(per_hs_clk_div_ck, "dpll_abe_m3x2_ck",
  366. &dpll_abe_m3x2_ck, 0x0, 1, 2);
  367. static const char *per_hsd_byp_clk_mux_ck_parents[] = {
  368. "sys_clkin_ck", "per_hs_clk_div_ck",
  369. };
  370. DEFINE_CLK_MUX(per_hsd_byp_clk_mux_ck, per_hsd_byp_clk_mux_ck_parents, NULL,
  371. 0x0, OMAP4430_CM_CLKSEL_DPLL_PER, OMAP4430_DPLL_BYP_CLKSEL_SHIFT,
  372. OMAP4430_DPLL_BYP_CLKSEL_WIDTH, 0x0, NULL);
  373. /* DPLL_PER */
  374. static struct dpll_data dpll_per_dd = {
  375. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_PER,
  376. .clk_bypass = &per_hsd_byp_clk_mux_ck,
  377. .clk_ref = &sys_clkin_ck,
  378. .control_reg = OMAP4430_CM_CLKMODE_DPLL_PER,
  379. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  380. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_PER,
  381. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_PER,
  382. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  383. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  384. .enable_mask = OMAP4430_DPLL_EN_MASK,
  385. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  386. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  387. .max_multiplier = 2047,
  388. .max_divider = 128,
  389. .min_divider = 1,
  390. };
  391. static const char *dpll_per_ck_parents[] = {
  392. "sys_clkin_ck", "per_hsd_byp_clk_mux_ck"
  393. };
  394. static struct clk dpll_per_ck;
  395. static struct clk_hw_omap dpll_per_ck_hw = {
  396. .hw = {
  397. .clk = &dpll_per_ck,
  398. },
  399. .dpll_data = &dpll_per_dd,
  400. .ops = &clkhwops_omap3_dpll,
  401. };
  402. DEFINE_STRUCT_CLK(dpll_per_ck, dpll_per_ck_parents, dpll_ck_ops);
  403. DEFINE_CLK_DIVIDER(dpll_per_m2_ck, "dpll_per_ck", &dpll_per_ck, 0x0,
  404. OMAP4430_CM_DIV_M2_DPLL_PER, OMAP4430_DPLL_CLKOUT_DIV_SHIFT,
  405. OMAP4430_DPLL_CLKOUT_DIV_WIDTH, CLK_DIVIDER_ONE_BASED, NULL);
  406. static const char *dpll_per_x2_ck_parents[] = {
  407. "dpll_per_ck",
  408. };
  409. static struct clk dpll_per_x2_ck;
  410. static struct clk_hw_omap dpll_per_x2_ck_hw = {
  411. .hw = {
  412. .clk = &dpll_per_x2_ck,
  413. },
  414. .flags = CLOCK_CLKOUTX2,
  415. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_PER,
  416. .ops = &clkhwops_omap4_dpllmx,
  417. };
  418. DEFINE_STRUCT_CLK(dpll_per_x2_ck, dpll_per_x2_ck_parents, dpll_abe_x2_ck_ops);
  419. DEFINE_CLK_OMAP_HSDIVIDER(dpll_per_m2x2_ck, "dpll_per_x2_ck", &dpll_per_x2_ck,
  420. 0x0, OMAP4430_CM_DIV_M2_DPLL_PER,
  421. OMAP4430_DPLL_CLKOUT_DIV_MASK);
  422. static const char *dpll_per_m3x2_ck_parents[] = {
  423. "dpll_per_x2_ck",
  424. };
  425. static const struct clksel dpll_per_m3x2_div[] = {
  426. { .parent = &dpll_per_x2_ck, .rates = div31_1to31_rates },
  427. { .parent = NULL },
  428. };
  429. /* XXX Missing round_rate, set_rate in ops */
  430. DEFINE_CLK_OMAP_MUX_GATE(dpll_per_m3x2_ck, NULL, dpll_per_m3x2_div,
  431. OMAP4430_CM_DIV_M3_DPLL_PER,
  432. OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  433. OMAP4430_CM_DIV_M3_DPLL_PER,
  434. OMAP4430_DPLL_CLKOUTHIF_GATE_CTRL_SHIFT, NULL,
  435. dpll_per_m3x2_ck_parents, dmic_fck_ops);
  436. DEFINE_CLK_OMAP_HSDIVIDER(dpll_per_m4x2_ck, "dpll_per_x2_ck", &dpll_per_x2_ck,
  437. 0x0, OMAP4430_CM_DIV_M4_DPLL_PER,
  438. OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK);
  439. DEFINE_CLK_OMAP_HSDIVIDER(dpll_per_m5x2_ck, "dpll_per_x2_ck", &dpll_per_x2_ck,
  440. 0x0, OMAP4430_CM_DIV_M5_DPLL_PER,
  441. OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK);
  442. DEFINE_CLK_OMAP_HSDIVIDER(dpll_per_m6x2_ck, "dpll_per_x2_ck", &dpll_per_x2_ck,
  443. 0x0, OMAP4430_CM_DIV_M6_DPLL_PER,
  444. OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK);
  445. DEFINE_CLK_OMAP_HSDIVIDER(dpll_per_m7x2_ck, "dpll_per_x2_ck", &dpll_per_x2_ck,
  446. 0x0, OMAP4430_CM_DIV_M7_DPLL_PER,
  447. OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK);
  448. DEFINE_CLK_FIXED_FACTOR(usb_hs_clk_div_ck, "dpll_abe_m3x2_ck",
  449. &dpll_abe_m3x2_ck, 0x0, 1, 3);
  450. /* DPLL_USB */
  451. static struct dpll_data dpll_usb_dd = {
  452. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_USB,
  453. .clk_bypass = &usb_hs_clk_div_ck,
  454. .flags = DPLL_J_TYPE,
  455. .clk_ref = &sys_clkin_ck,
  456. .control_reg = OMAP4430_CM_CLKMODE_DPLL_USB,
  457. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  458. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_USB,
  459. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_USB,
  460. .mult_mask = OMAP4430_DPLL_MULT_USB_MASK,
  461. .div1_mask = OMAP4430_DPLL_DIV_0_7_MASK,
  462. .enable_mask = OMAP4430_DPLL_EN_MASK,
  463. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  464. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  465. .sddiv_mask = OMAP4430_DPLL_SD_DIV_MASK,
  466. .max_multiplier = 4095,
  467. .max_divider = 256,
  468. .min_divider = 1,
  469. };
  470. static const char *dpll_usb_ck_parents[] = {
  471. "sys_clkin_ck", "usb_hs_clk_div_ck"
  472. };
  473. static struct clk dpll_usb_ck;
  474. static struct clk_hw_omap dpll_usb_ck_hw = {
  475. .hw = {
  476. .clk = &dpll_usb_ck,
  477. },
  478. .dpll_data = &dpll_usb_dd,
  479. .ops = &clkhwops_omap3_dpll,
  480. };
  481. DEFINE_STRUCT_CLK(dpll_usb_ck, dpll_usb_ck_parents, dpll_ck_ops);
  482. static const char *dpll_usb_clkdcoldo_ck_parents[] = {
  483. "dpll_usb_ck",
  484. };
  485. static struct clk dpll_usb_clkdcoldo_ck;
  486. static const struct clk_ops dpll_usb_clkdcoldo_ck_ops = {
  487. };
  488. static struct clk_hw_omap dpll_usb_clkdcoldo_ck_hw = {
  489. .hw = {
  490. .clk = &dpll_usb_clkdcoldo_ck,
  491. },
  492. .clksel_reg = OMAP4430_CM_CLKDCOLDO_DPLL_USB,
  493. .ops = &clkhwops_omap4_dpllmx,
  494. };
  495. DEFINE_STRUCT_CLK(dpll_usb_clkdcoldo_ck, dpll_usb_clkdcoldo_ck_parents,
  496. dpll_usb_clkdcoldo_ck_ops);
  497. DEFINE_CLK_OMAP_HSDIVIDER(dpll_usb_m2_ck, "dpll_usb_ck", &dpll_usb_ck, 0x0,
  498. OMAP4430_CM_DIV_M2_DPLL_USB,
  499. OMAP4430_DPLL_CLKOUT_DIV_0_6_MASK);
  500. static const char *ducati_clk_mux_ck_parents[] = {
  501. "div_core_ck", "dpll_per_m6x2_ck",
  502. };
  503. DEFINE_CLK_MUX(ducati_clk_mux_ck, ducati_clk_mux_ck_parents, NULL, 0x0,
  504. OMAP4430_CM_CLKSEL_DUCATI_ISS_ROOT, OMAP4430_CLKSEL_0_0_SHIFT,
  505. OMAP4430_CLKSEL_0_0_WIDTH, 0x0, NULL);
  506. DEFINE_CLK_FIXED_FACTOR(func_12m_fclk, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck,
  507. 0x0, 1, 16);
  508. DEFINE_CLK_FIXED_FACTOR(func_24m_clk, "dpll_per_m2_ck", &dpll_per_m2_ck, 0x0,
  509. 1, 4);
  510. DEFINE_CLK_FIXED_FACTOR(func_24mc_fclk, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck,
  511. 0x0, 1, 8);
  512. static const struct clk_div_table func_48m_fclk_rates[] = {
  513. { .div = 4, .val = 0 },
  514. { .div = 8, .val = 1 },
  515. { .div = 0 },
  516. };
  517. DEFINE_CLK_DIVIDER_TABLE(func_48m_fclk, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck,
  518. 0x0, OMAP4430_CM_SCALE_FCLK, OMAP4430_SCALE_FCLK_SHIFT,
  519. OMAP4430_SCALE_FCLK_WIDTH, 0x0, func_48m_fclk_rates,
  520. NULL);
  521. DEFINE_CLK_FIXED_FACTOR(func_48mc_fclk, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck,
  522. 0x0, 1, 4);
  523. static const struct clk_div_table func_64m_fclk_rates[] = {
  524. { .div = 2, .val = 0 },
  525. { .div = 4, .val = 1 },
  526. { .div = 0 },
  527. };
  528. DEFINE_CLK_DIVIDER_TABLE(func_64m_fclk, "dpll_per_m4x2_ck", &dpll_per_m4x2_ck,
  529. 0x0, OMAP4430_CM_SCALE_FCLK, OMAP4430_SCALE_FCLK_SHIFT,
  530. OMAP4430_SCALE_FCLK_WIDTH, 0x0, func_64m_fclk_rates,
  531. NULL);
  532. static const struct clk_div_table func_96m_fclk_rates[] = {
  533. { .div = 2, .val = 0 },
  534. { .div = 4, .val = 1 },
  535. { .div = 0 },
  536. };
  537. DEFINE_CLK_DIVIDER_TABLE(func_96m_fclk, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck,
  538. 0x0, OMAP4430_CM_SCALE_FCLK, OMAP4430_SCALE_FCLK_SHIFT,
  539. OMAP4430_SCALE_FCLK_WIDTH, 0x0, func_96m_fclk_rates,
  540. NULL);
  541. static const struct clk_div_table init_60m_fclk_rates[] = {
  542. { .div = 1, .val = 0 },
  543. { .div = 8, .val = 1 },
  544. { .div = 0 },
  545. };
  546. DEFINE_CLK_DIVIDER_TABLE(init_60m_fclk, "dpll_usb_m2_ck", &dpll_usb_m2_ck,
  547. 0x0, OMAP4430_CM_CLKSEL_USB_60MHZ,
  548. OMAP4430_CLKSEL_0_0_SHIFT, OMAP4430_CLKSEL_0_0_WIDTH,
  549. 0x0, init_60m_fclk_rates, NULL);
  550. DEFINE_CLK_DIVIDER(l3_div_ck, "div_core_ck", &div_core_ck, 0x0,
  551. OMAP4430_CM_CLKSEL_CORE, OMAP4430_CLKSEL_L3_SHIFT,
  552. OMAP4430_CLKSEL_L3_WIDTH, 0x0, NULL);
  553. DEFINE_CLK_DIVIDER(l4_div_ck, "l3_div_ck", &l3_div_ck, 0x0,
  554. OMAP4430_CM_CLKSEL_CORE, OMAP4430_CLKSEL_L4_SHIFT,
  555. OMAP4430_CLKSEL_L4_WIDTH, 0x0, NULL);
  556. DEFINE_CLK_FIXED_FACTOR(lp_clk_div_ck, "dpll_abe_m2x2_ck", &dpll_abe_m2x2_ck,
  557. 0x0, 1, 16);
  558. static const char *l4_wkup_clk_mux_ck_parents[] = {
  559. "sys_clkin_ck", "lp_clk_div_ck",
  560. };
  561. DEFINE_CLK_MUX(l4_wkup_clk_mux_ck, l4_wkup_clk_mux_ck_parents, NULL, 0x0,
  562. OMAP4430_CM_L4_WKUP_CLKSEL, OMAP4430_CLKSEL_0_0_SHIFT,
  563. OMAP4430_CLKSEL_0_0_WIDTH, 0x0, NULL);
  564. static const struct clk_div_table ocp_abe_iclk_rates[] = {
  565. { .div = 2, .val = 0 },
  566. { .div = 1, .val = 1 },
  567. { .div = 0 },
  568. };
  569. DEFINE_CLK_DIVIDER_TABLE(ocp_abe_iclk, "aess_fclk", &aess_fclk, 0x0,
  570. OMAP4430_CM1_ABE_AESS_CLKCTRL,
  571. OMAP4430_CLKSEL_AESS_FCLK_SHIFT,
  572. OMAP4430_CLKSEL_AESS_FCLK_WIDTH,
  573. 0x0, ocp_abe_iclk_rates, NULL);
  574. DEFINE_CLK_FIXED_FACTOR(per_abe_24m_fclk, "dpll_abe_m2_ck", &dpll_abe_m2_ck,
  575. 0x0, 1, 4);
  576. DEFINE_CLK_DIVIDER(per_abe_nc_fclk, "dpll_abe_m2_ck", &dpll_abe_m2_ck, 0x0,
  577. OMAP4430_CM_SCALE_FCLK, OMAP4430_SCALE_FCLK_SHIFT,
  578. OMAP4430_SCALE_FCLK_WIDTH, 0x0, NULL);
  579. DEFINE_CLK_DIVIDER(syc_clk_div_ck, "sys_clkin_ck", &sys_clkin_ck, 0x0,
  580. OMAP4430_CM_ABE_DSS_SYS_CLKSEL, OMAP4430_CLKSEL_0_0_SHIFT,
  581. OMAP4430_CLKSEL_0_0_WIDTH, 0x0, NULL);
  582. static const char *dbgclk_mux_ck_parents[] = {
  583. "sys_clkin_ck"
  584. };
  585. static struct clk dbgclk_mux_ck;
  586. DEFINE_STRUCT_CLK_HW_OMAP(dbgclk_mux_ck, NULL);
  587. DEFINE_STRUCT_CLK(dbgclk_mux_ck, dbgclk_mux_ck_parents,
  588. dpll_usb_clkdcoldo_ck_ops);
  589. /* Leaf clocks controlled by modules */
  590. DEFINE_CLK_GATE(aes1_fck, "l3_div_ck", &l3_div_ck, 0x0,
  591. OMAP4430_CM_L4SEC_AES1_CLKCTRL,
  592. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  593. DEFINE_CLK_GATE(aes2_fck, "l3_div_ck", &l3_div_ck, 0x0,
  594. OMAP4430_CM_L4SEC_AES2_CLKCTRL,
  595. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  596. DEFINE_CLK_GATE(aess_fck, "aess_fclk", &aess_fclk, 0x0,
  597. OMAP4430_CM1_ABE_AESS_CLKCTRL, OMAP4430_MODULEMODE_SWCTRL_SHIFT,
  598. 0x0, NULL);
  599. DEFINE_CLK_GATE(bandgap_fclk, "sys_32k_ck", &sys_32k_ck, 0x0,
  600. OMAP4430_CM_WKUP_BANDGAP_CLKCTRL,
  601. OMAP4430_OPTFCLKEN_BGAP_32K_SHIFT, 0x0, NULL);
  602. static const struct clk_div_table div_ts_ck_rates[] = {
  603. { .div = 8, .val = 0 },
  604. { .div = 16, .val = 1 },
  605. { .div = 32, .val = 2 },
  606. { .div = 0 },
  607. };
  608. DEFINE_CLK_DIVIDER_TABLE(div_ts_ck, "l4_wkup_clk_mux_ck", &l4_wkup_clk_mux_ck,
  609. 0x0, OMAP4430_CM_WKUP_BANDGAP_CLKCTRL,
  610. OMAP4430_CLKSEL_24_25_SHIFT,
  611. OMAP4430_CLKSEL_24_25_WIDTH, 0x0, div_ts_ck_rates,
  612. NULL);
  613. DEFINE_CLK_GATE(bandgap_ts_fclk, "div_ts_ck", &div_ts_ck, 0x0,
  614. OMAP4430_CM_WKUP_BANDGAP_CLKCTRL,
  615. OMAP4460_OPTFCLKEN_TS_FCLK_SHIFT,
  616. 0x0, NULL);
  617. DEFINE_CLK_GATE(des3des_fck, "l4_div_ck", &l4_div_ck, 0x0,
  618. OMAP4430_CM_L4SEC_DES3DES_CLKCTRL,
  619. OMAP4430_MODULEMODE_SWCTRL_SHIFT,
  620. 0x0, NULL);
  621. static const char *dmic_sync_mux_ck_parents[] = {
  622. "abe_24m_fclk", "syc_clk_div_ck", "func_24m_clk",
  623. };
  624. DEFINE_CLK_MUX(dmic_sync_mux_ck, dmic_sync_mux_ck_parents, NULL,
  625. 0x0, OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  626. OMAP4430_CLKSEL_INTERNAL_SOURCE_SHIFT,
  627. OMAP4430_CLKSEL_INTERNAL_SOURCE_WIDTH, 0x0, NULL);
  628. static const struct clksel func_dmic_abe_gfclk_sel[] = {
  629. { .parent = &dmic_sync_mux_ck, .rates = div_1_0_rates },
  630. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  631. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  632. { .parent = NULL },
  633. };
  634. static const char *dmic_fck_parents[] = {
  635. "dmic_sync_mux_ck", "pad_clks_ck", "slimbus_clk",
  636. };
  637. /* Merged func_dmic_abe_gfclk into dmic */
  638. static struct clk dmic_fck;
  639. DEFINE_CLK_OMAP_MUX_GATE(dmic_fck, "abe_clkdm", func_dmic_abe_gfclk_sel,
  640. OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  641. OMAP4430_CLKSEL_SOURCE_MASK,
  642. OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  643. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  644. dmic_fck_parents, dmic_fck_ops);
  645. DEFINE_CLK_GATE(dsp_fck, "dpll_iva_m4x2_ck", &dpll_iva_m4x2_ck, 0x0,
  646. OMAP4430_CM_TESLA_TESLA_CLKCTRL,
  647. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  648. DEFINE_CLK_GATE(dss_sys_clk, "syc_clk_div_ck", &syc_clk_div_ck, 0x0,
  649. OMAP4430_CM_DSS_DSS_CLKCTRL,
  650. OMAP4430_OPTFCLKEN_SYS_CLK_SHIFT, 0x0, NULL);
  651. DEFINE_CLK_GATE(dss_tv_clk, "extalt_clkin_ck", &extalt_clkin_ck, 0x0,
  652. OMAP4430_CM_DSS_DSS_CLKCTRL,
  653. OMAP4430_OPTFCLKEN_TV_CLK_SHIFT, 0x0, NULL);
  654. DEFINE_CLK_GATE(dss_dss_clk, "dpll_per_m5x2_ck", &dpll_per_m5x2_ck, 0x0,
  655. OMAP4430_CM_DSS_DSS_CLKCTRL, OMAP4430_OPTFCLKEN_DSSCLK_SHIFT,
  656. 0x0, NULL);
  657. DEFINE_CLK_GATE(dss_48mhz_clk, "func_48mc_fclk", &func_48mc_fclk, 0x0,
  658. OMAP4430_CM_DSS_DSS_CLKCTRL, OMAP4430_OPTFCLKEN_48MHZ_CLK_SHIFT,
  659. 0x0, NULL);
  660. DEFINE_CLK_GATE(dss_fck, "l3_div_ck", &l3_div_ck, 0x0,
  661. OMAP4430_CM_DSS_DSS_CLKCTRL, OMAP4430_MODULEMODE_SWCTRL_SHIFT,
  662. 0x0, NULL);
  663. DEFINE_CLK_GATE(efuse_ctrl_cust_fck, "sys_clkin_ck", &sys_clkin_ck, 0x0,
  664. OMAP4430_CM_CEFUSE_CEFUSE_CLKCTRL,
  665. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  666. DEFINE_CLK_GATE(emif1_fck, "ddrphy_ck", &ddrphy_ck, 0x0,
  667. OMAP4430_CM_MEMIF_EMIF_1_CLKCTRL,
  668. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  669. DEFINE_CLK_GATE(emif2_fck, "ddrphy_ck", &ddrphy_ck, 0x0,
  670. OMAP4430_CM_MEMIF_EMIF_2_CLKCTRL,
  671. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  672. DEFINE_CLK_DIVIDER(fdif_fck, "dpll_per_m4x2_ck", &dpll_per_m4x2_ck, 0x0,
  673. OMAP4430_CM_CAM_FDIF_CLKCTRL, OMAP4430_CLKSEL_FCLK_SHIFT,
  674. OMAP4430_CLKSEL_FCLK_WIDTH, CLK_DIVIDER_POWER_OF_TWO, NULL);
  675. DEFINE_CLK_GATE(fpka_fck, "l4_div_ck", &l4_div_ck, 0x0,
  676. OMAP4430_CM_L4SEC_PKAEIP29_CLKCTRL,
  677. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  678. DEFINE_CLK_GATE(gpio1_dbclk, "sys_32k_ck", &sys_32k_ck, 0x0,
  679. OMAP4430_CM_WKUP_GPIO1_CLKCTRL,
  680. OMAP4430_OPTFCLKEN_DBCLK_SHIFT, 0x0, NULL);
  681. DEFINE_CLK_GATE(gpio1_ick, "l4_wkup_clk_mux_ck", &l4_wkup_clk_mux_ck, 0x0,
  682. OMAP4430_CM_WKUP_GPIO1_CLKCTRL,
  683. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  684. DEFINE_CLK_GATE(gpio2_dbclk, "sys_32k_ck", &sys_32k_ck, 0x0,
  685. OMAP4430_CM_L4PER_GPIO2_CLKCTRL, OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  686. 0x0, NULL);
  687. DEFINE_CLK_GATE(gpio2_ick, "l4_div_ck", &l4_div_ck, 0x0,
  688. OMAP4430_CM_L4PER_GPIO2_CLKCTRL,
  689. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  690. DEFINE_CLK_GATE(gpio3_dbclk, "sys_32k_ck", &sys_32k_ck, 0x0,
  691. OMAP4430_CM_L4PER_GPIO3_CLKCTRL,
  692. OMAP4430_OPTFCLKEN_DBCLK_SHIFT, 0x0, NULL);
  693. DEFINE_CLK_GATE(gpio3_ick, "l4_div_ck", &l4_div_ck, 0x0,
  694. OMAP4430_CM_L4PER_GPIO3_CLKCTRL,
  695. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  696. DEFINE_CLK_GATE(gpio4_dbclk, "sys_32k_ck", &sys_32k_ck, 0x0,
  697. OMAP4430_CM_L4PER_GPIO4_CLKCTRL, OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  698. 0x0, NULL);
  699. DEFINE_CLK_GATE(gpio4_ick, "l4_div_ck", &l4_div_ck, 0x0,
  700. OMAP4430_CM_L4PER_GPIO4_CLKCTRL,
  701. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  702. DEFINE_CLK_GATE(gpio5_dbclk, "sys_32k_ck", &sys_32k_ck, 0x0,
  703. OMAP4430_CM_L4PER_GPIO5_CLKCTRL, OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  704. 0x0, NULL);
  705. DEFINE_CLK_GATE(gpio5_ick, "l4_div_ck", &l4_div_ck, 0x0,
  706. OMAP4430_CM_L4PER_GPIO5_CLKCTRL,
  707. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  708. DEFINE_CLK_GATE(gpio6_dbclk, "sys_32k_ck", &sys_32k_ck, 0x0,
  709. OMAP4430_CM_L4PER_GPIO6_CLKCTRL, OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  710. 0x0, NULL);
  711. DEFINE_CLK_GATE(gpio6_ick, "l4_div_ck", &l4_div_ck, 0x0,
  712. OMAP4430_CM_L4PER_GPIO6_CLKCTRL,
  713. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  714. DEFINE_CLK_GATE(gpmc_ick, "l3_div_ck", &l3_div_ck, 0x0,
  715. OMAP4430_CM_L3_2_GPMC_CLKCTRL, OMAP4430_MODULEMODE_HWCTRL_SHIFT,
  716. 0x0, NULL);
  717. static const struct clksel sgx_clk_mux_sel[] = {
  718. { .parent = &dpll_core_m7x2_ck, .rates = div_1_0_rates },
  719. { .parent = &dpll_per_m7x2_ck, .rates = div_1_1_rates },
  720. { .parent = NULL },
  721. };
  722. static const char *gpu_fck_parents[] = {
  723. "dpll_core_m7x2_ck", "dpll_per_m7x2_ck",
  724. };
  725. /* Merged sgx_clk_mux into gpu */
  726. DEFINE_CLK_OMAP_MUX_GATE(gpu_fck, "l3_gfx_clkdm", sgx_clk_mux_sel,
  727. OMAP4430_CM_GFX_GFX_CLKCTRL,
  728. OMAP4430_CLKSEL_SGX_FCLK_MASK,
  729. OMAP4430_CM_GFX_GFX_CLKCTRL,
  730. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  731. gpu_fck_parents, dmic_fck_ops);
  732. DEFINE_CLK_GATE(hdq1w_fck, "func_12m_fclk", &func_12m_fclk, 0x0,
  733. OMAP4430_CM_L4PER_HDQ1W_CLKCTRL,
  734. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  735. DEFINE_CLK_DIVIDER(hsi_fck, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck, 0x0,
  736. OMAP4430_CM_L3INIT_HSI_CLKCTRL, OMAP4430_CLKSEL_24_25_SHIFT,
  737. OMAP4430_CLKSEL_24_25_WIDTH, CLK_DIVIDER_POWER_OF_TWO,
  738. NULL);
  739. DEFINE_CLK_GATE(i2c1_fck, "func_96m_fclk", &func_96m_fclk, 0x0,
  740. OMAP4430_CM_L4PER_I2C1_CLKCTRL,
  741. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  742. DEFINE_CLK_GATE(i2c2_fck, "func_96m_fclk", &func_96m_fclk, 0x0,
  743. OMAP4430_CM_L4PER_I2C2_CLKCTRL,
  744. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  745. DEFINE_CLK_GATE(i2c3_fck, "func_96m_fclk", &func_96m_fclk, 0x0,
  746. OMAP4430_CM_L4PER_I2C3_CLKCTRL,
  747. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  748. DEFINE_CLK_GATE(i2c4_fck, "func_96m_fclk", &func_96m_fclk, 0x0,
  749. OMAP4430_CM_L4PER_I2C4_CLKCTRL,
  750. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  751. DEFINE_CLK_GATE(ipu_fck, "ducati_clk_mux_ck", &ducati_clk_mux_ck, 0x0,
  752. OMAP4430_CM_DUCATI_DUCATI_CLKCTRL,
  753. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  754. DEFINE_CLK_GATE(iss_ctrlclk, "func_96m_fclk", &func_96m_fclk, 0x0,
  755. OMAP4430_CM_CAM_ISS_CLKCTRL, OMAP4430_OPTFCLKEN_CTRLCLK_SHIFT,
  756. 0x0, NULL);
  757. DEFINE_CLK_GATE(iss_fck, "ducati_clk_mux_ck", &ducati_clk_mux_ck, 0x0,
  758. OMAP4430_CM_CAM_ISS_CLKCTRL, OMAP4430_MODULEMODE_SWCTRL_SHIFT,
  759. 0x0, NULL);
  760. DEFINE_CLK_GATE(iva_fck, "dpll_iva_m5x2_ck", &dpll_iva_m5x2_ck, 0x0,
  761. OMAP4430_CM_IVAHD_IVAHD_CLKCTRL,
  762. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  763. DEFINE_CLK_GATE(kbd_fck, "sys_32k_ck", &sys_32k_ck, 0x0,
  764. OMAP4430_CM_WKUP_KEYBOARD_CLKCTRL,
  765. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  766. static struct clk l3_instr_ick;
  767. static const char *l3_instr_ick_parent_names[] = {
  768. "l3_div_ck",
  769. };
  770. static const struct clk_ops l3_instr_ick_ops = {
  771. .enable = &omap2_dflt_clk_enable,
  772. .disable = &omap2_dflt_clk_disable,
  773. .is_enabled = &omap2_dflt_clk_is_enabled,
  774. .init = &omap2_init_clk_clkdm,
  775. };
  776. static struct clk_hw_omap l3_instr_ick_hw = {
  777. .hw = {
  778. .clk = &l3_instr_ick,
  779. },
  780. .enable_reg = OMAP4430_CM_L3INSTR_L3_INSTR_CLKCTRL,
  781. .enable_bit = OMAP4430_MODULEMODE_HWCTRL_SHIFT,
  782. .clkdm_name = "l3_instr_clkdm",
  783. };
  784. DEFINE_STRUCT_CLK(l3_instr_ick, l3_instr_ick_parent_names, l3_instr_ick_ops);
  785. static struct clk l3_main_3_ick;
  786. static struct clk_hw_omap l3_main_3_ick_hw = {
  787. .hw = {
  788. .clk = &l3_main_3_ick,
  789. },
  790. .enable_reg = OMAP4430_CM_L3INSTR_L3_3_CLKCTRL,
  791. .enable_bit = OMAP4430_MODULEMODE_HWCTRL_SHIFT,
  792. .clkdm_name = "l3_instr_clkdm",
  793. };
  794. DEFINE_STRUCT_CLK(l3_main_3_ick, l3_instr_ick_parent_names, l3_instr_ick_ops);
  795. DEFINE_CLK_MUX(mcasp_sync_mux_ck, dmic_sync_mux_ck_parents, NULL, 0x0,
  796. OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  797. OMAP4430_CLKSEL_INTERNAL_SOURCE_SHIFT,
  798. OMAP4430_CLKSEL_INTERNAL_SOURCE_WIDTH, 0x0, NULL);
  799. static const struct clksel func_mcasp_abe_gfclk_sel[] = {
  800. { .parent = &mcasp_sync_mux_ck, .rates = div_1_0_rates },
  801. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  802. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  803. { .parent = NULL },
  804. };
  805. static const char *mcasp_fck_parents[] = {
  806. "mcasp_sync_mux_ck", "pad_clks_ck", "slimbus_clk",
  807. };
  808. /* Merged func_mcasp_abe_gfclk into mcasp */
  809. DEFINE_CLK_OMAP_MUX_GATE(mcasp_fck, "abe_clkdm", func_mcasp_abe_gfclk_sel,
  810. OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  811. OMAP4430_CLKSEL_SOURCE_MASK,
  812. OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  813. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  814. mcasp_fck_parents, dmic_fck_ops);
  815. DEFINE_CLK_MUX(mcbsp1_sync_mux_ck, dmic_sync_mux_ck_parents, NULL, 0x0,
  816. OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  817. OMAP4430_CLKSEL_INTERNAL_SOURCE_SHIFT,
  818. OMAP4430_CLKSEL_INTERNAL_SOURCE_WIDTH, 0x0, NULL);
  819. static const struct clksel func_mcbsp1_gfclk_sel[] = {
  820. { .parent = &mcbsp1_sync_mux_ck, .rates = div_1_0_rates },
  821. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  822. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  823. { .parent = NULL },
  824. };
  825. static const char *mcbsp1_fck_parents[] = {
  826. "mcbsp1_sync_mux_ck", "pad_clks_ck", "slimbus_clk",
  827. };
  828. /* Merged func_mcbsp1_gfclk into mcbsp1 */
  829. DEFINE_CLK_OMAP_MUX_GATE(mcbsp1_fck, "abe_clkdm", func_mcbsp1_gfclk_sel,
  830. OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  831. OMAP4430_CLKSEL_SOURCE_MASK,
  832. OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  833. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  834. mcbsp1_fck_parents, dmic_fck_ops);
  835. DEFINE_CLK_MUX(mcbsp2_sync_mux_ck, dmic_sync_mux_ck_parents, NULL, 0x0,
  836. OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  837. OMAP4430_CLKSEL_INTERNAL_SOURCE_SHIFT,
  838. OMAP4430_CLKSEL_INTERNAL_SOURCE_WIDTH, 0x0, NULL);
  839. static const struct clksel func_mcbsp2_gfclk_sel[] = {
  840. { .parent = &mcbsp2_sync_mux_ck, .rates = div_1_0_rates },
  841. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  842. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  843. { .parent = NULL },
  844. };
  845. static const char *mcbsp2_fck_parents[] = {
  846. "mcbsp2_sync_mux_ck", "pad_clks_ck", "slimbus_clk",
  847. };
  848. /* Merged func_mcbsp2_gfclk into mcbsp2 */
  849. DEFINE_CLK_OMAP_MUX_GATE(mcbsp2_fck, "abe_clkdm", func_mcbsp2_gfclk_sel,
  850. OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  851. OMAP4430_CLKSEL_SOURCE_MASK,
  852. OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  853. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  854. mcbsp2_fck_parents, dmic_fck_ops);
  855. DEFINE_CLK_MUX(mcbsp3_sync_mux_ck, dmic_sync_mux_ck_parents, NULL, 0x0,
  856. OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  857. OMAP4430_CLKSEL_INTERNAL_SOURCE_SHIFT,
  858. OMAP4430_CLKSEL_INTERNAL_SOURCE_WIDTH, 0x0, NULL);
  859. static const struct clksel func_mcbsp3_gfclk_sel[] = {
  860. { .parent = &mcbsp3_sync_mux_ck, .rates = div_1_0_rates },
  861. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  862. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  863. { .parent = NULL },
  864. };
  865. static const char *mcbsp3_fck_parents[] = {
  866. "mcbsp3_sync_mux_ck", "pad_clks_ck", "slimbus_clk",
  867. };
  868. /* Merged func_mcbsp3_gfclk into mcbsp3 */
  869. DEFINE_CLK_OMAP_MUX_GATE(mcbsp3_fck, "abe_clkdm", func_mcbsp3_gfclk_sel,
  870. OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  871. OMAP4430_CLKSEL_SOURCE_MASK,
  872. OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  873. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  874. mcbsp3_fck_parents, dmic_fck_ops);
  875. static const char *mcbsp4_sync_mux_ck_parents[] = {
  876. "func_96m_fclk", "per_abe_nc_fclk",
  877. };
  878. DEFINE_CLK_MUX(mcbsp4_sync_mux_ck, mcbsp4_sync_mux_ck_parents, NULL, 0x0,
  879. OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  880. OMAP4430_CLKSEL_INTERNAL_SOURCE_SHIFT,
  881. OMAP4430_CLKSEL_INTERNAL_SOURCE_WIDTH, 0x0, NULL);
  882. static const struct clksel per_mcbsp4_gfclk_sel[] = {
  883. { .parent = &mcbsp4_sync_mux_ck, .rates = div_1_0_rates },
  884. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  885. { .parent = NULL },
  886. };
  887. static const char *mcbsp4_fck_parents[] = {
  888. "mcbsp4_sync_mux_ck", "pad_clks_ck",
  889. };
  890. /* Merged per_mcbsp4_gfclk into mcbsp4 */
  891. DEFINE_CLK_OMAP_MUX_GATE(mcbsp4_fck, "l4_per_clkdm", per_mcbsp4_gfclk_sel,
  892. OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  893. OMAP4430_CLKSEL_SOURCE_24_24_MASK,
  894. OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  895. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  896. mcbsp4_fck_parents, dmic_fck_ops);
  897. DEFINE_CLK_GATE(mcpdm_fck, "pad_clks_ck", &pad_clks_ck, 0x0,
  898. OMAP4430_CM1_ABE_PDM_CLKCTRL, OMAP4430_MODULEMODE_SWCTRL_SHIFT,
  899. 0x0, NULL);
  900. DEFINE_CLK_GATE(mcspi1_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
  901. OMAP4430_CM_L4PER_MCSPI1_CLKCTRL,
  902. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  903. DEFINE_CLK_GATE(mcspi2_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
  904. OMAP4430_CM_L4PER_MCSPI2_CLKCTRL,
  905. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  906. DEFINE_CLK_GATE(mcspi3_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
  907. OMAP4430_CM_L4PER_MCSPI3_CLKCTRL,
  908. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  909. DEFINE_CLK_GATE(mcspi4_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
  910. OMAP4430_CM_L4PER_MCSPI4_CLKCTRL,
  911. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  912. static const struct clksel hsmmc1_fclk_sel[] = {
  913. { .parent = &func_64m_fclk, .rates = div_1_0_rates },
  914. { .parent = &func_96m_fclk, .rates = div_1_1_rates },
  915. { .parent = NULL },
  916. };
  917. static const char *mmc1_fck_parents[] = {
  918. "func_64m_fclk", "func_96m_fclk",
  919. };
  920. /* Merged hsmmc1_fclk into mmc1 */
  921. DEFINE_CLK_OMAP_MUX_GATE(mmc1_fck, "l3_init_clkdm", hsmmc1_fclk_sel,
  922. OMAP4430_CM_L3INIT_MMC1_CLKCTRL, OMAP4430_CLKSEL_MASK,
  923. OMAP4430_CM_L3INIT_MMC1_CLKCTRL,
  924. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  925. mmc1_fck_parents, dmic_fck_ops);
  926. /* Merged hsmmc2_fclk into mmc2 */
  927. DEFINE_CLK_OMAP_MUX_GATE(mmc2_fck, "l3_init_clkdm", hsmmc1_fclk_sel,
  928. OMAP4430_CM_L3INIT_MMC2_CLKCTRL, OMAP4430_CLKSEL_MASK,
  929. OMAP4430_CM_L3INIT_MMC2_CLKCTRL,
  930. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  931. mmc1_fck_parents, dmic_fck_ops);
  932. DEFINE_CLK_GATE(mmc3_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
  933. OMAP4430_CM_L4PER_MMCSD3_CLKCTRL,
  934. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  935. DEFINE_CLK_GATE(mmc4_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
  936. OMAP4430_CM_L4PER_MMCSD4_CLKCTRL,
  937. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  938. DEFINE_CLK_GATE(mmc5_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
  939. OMAP4430_CM_L4PER_MMCSD5_CLKCTRL,
  940. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  941. DEFINE_CLK_GATE(ocp2scp_usb_phy_phy_48m, "func_48m_fclk", &func_48m_fclk, 0x0,
  942. OMAP4430_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL,
  943. OMAP4430_OPTFCLKEN_PHY_48M_SHIFT, 0x0, NULL);
  944. DEFINE_CLK_GATE(ocp2scp_usb_phy_ick, "l4_div_ck", &l4_div_ck, 0x0,
  945. OMAP4430_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL,
  946. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  947. static struct clk ocp_wp_noc_ick;
  948. static struct clk_hw_omap ocp_wp_noc_ick_hw = {
  949. .hw = {
  950. .clk = &ocp_wp_noc_ick,
  951. },
  952. .enable_reg = OMAP4430_CM_L3INSTR_OCP_WP1_CLKCTRL,
  953. .enable_bit = OMAP4430_MODULEMODE_HWCTRL_SHIFT,
  954. .clkdm_name = "l3_instr_clkdm",
  955. };
  956. DEFINE_STRUCT_CLK(ocp_wp_noc_ick, l3_instr_ick_parent_names, l3_instr_ick_ops);
  957. DEFINE_CLK_GATE(rng_ick, "l4_div_ck", &l4_div_ck, 0x0,
  958. OMAP4430_CM_L4SEC_RNG_CLKCTRL, OMAP4430_MODULEMODE_HWCTRL_SHIFT,
  959. 0x0, NULL);
  960. DEFINE_CLK_GATE(sha2md5_fck, "l3_div_ck", &l3_div_ck, 0x0,
  961. OMAP4430_CM_L4SEC_SHA2MD51_CLKCTRL,
  962. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  963. DEFINE_CLK_GATE(sl2if_ick, "dpll_iva_m5x2_ck", &dpll_iva_m5x2_ck, 0x0,
  964. OMAP4430_CM_IVAHD_SL2_CLKCTRL, OMAP4430_MODULEMODE_HWCTRL_SHIFT,
  965. 0x0, NULL);
  966. DEFINE_CLK_GATE(slimbus1_fclk_1, "func_24m_clk", &func_24m_clk, 0x0,
  967. OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  968. OMAP4430_OPTFCLKEN_FCLK1_SHIFT, 0x0, NULL);
  969. DEFINE_CLK_GATE(slimbus1_fclk_0, "abe_24m_fclk", &abe_24m_fclk, 0x0,
  970. OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  971. OMAP4430_OPTFCLKEN_FCLK0_SHIFT, 0x0, NULL);
  972. DEFINE_CLK_GATE(slimbus1_fclk_2, "pad_clks_ck", &pad_clks_ck, 0x0,
  973. OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  974. OMAP4430_OPTFCLKEN_FCLK2_SHIFT, 0x0, NULL);
  975. DEFINE_CLK_GATE(slimbus1_slimbus_clk, "slimbus_clk", &slimbus_clk, 0x0,
  976. OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  977. OMAP4430_OPTFCLKEN_SLIMBUS_CLK_11_11_SHIFT, 0x0, NULL);
  978. DEFINE_CLK_GATE(slimbus1_fck, "ocp_abe_iclk", &ocp_abe_iclk, 0x0,
  979. OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  980. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  981. DEFINE_CLK_GATE(slimbus2_fclk_1, "per_abe_24m_fclk", &per_abe_24m_fclk, 0x0,
  982. OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  983. OMAP4430_OPTFCLKEN_PERABE24M_GFCLK_SHIFT, 0x0, NULL);
  984. DEFINE_CLK_GATE(slimbus2_fclk_0, "func_24mc_fclk", &func_24mc_fclk, 0x0,
  985. OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  986. OMAP4430_OPTFCLKEN_PER24MC_GFCLK_SHIFT, 0x0, NULL);
  987. DEFINE_CLK_GATE(slimbus2_slimbus_clk, "pad_slimbus_core_clks_ck",
  988. &pad_slimbus_core_clks_ck, 0x0,
  989. OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  990. OMAP4430_OPTFCLKEN_SLIMBUS_CLK_SHIFT, 0x0, NULL);
  991. DEFINE_CLK_GATE(slimbus2_fck, "l4_div_ck", &l4_div_ck, 0x0,
  992. OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  993. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  994. DEFINE_CLK_GATE(smartreflex_core_fck, "l4_wkup_clk_mux_ck", &l4_wkup_clk_mux_ck,
  995. 0x0, OMAP4430_CM_ALWON_SR_CORE_CLKCTRL,
  996. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  997. DEFINE_CLK_GATE(smartreflex_iva_fck, "l4_wkup_clk_mux_ck", &l4_wkup_clk_mux_ck,
  998. 0x0, OMAP4430_CM_ALWON_SR_IVA_CLKCTRL,
  999. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  1000. DEFINE_CLK_GATE(smartreflex_mpu_fck, "l4_wkup_clk_mux_ck", &l4_wkup_clk_mux_ck,
  1001. 0x0, OMAP4430_CM_ALWON_SR_MPU_CLKCTRL,
  1002. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  1003. static const struct clksel dmt1_clk_mux_sel[] = {
  1004. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  1005. { .parent = &sys_32k_ck, .rates = div_1_1_rates },
  1006. { .parent = NULL },
  1007. };
  1008. /* Merged dmt1_clk_mux into timer1 */
  1009. DEFINE_CLK_OMAP_MUX_GATE(timer1_fck, "l4_wkup_clkdm", dmt1_clk_mux_sel,
  1010. OMAP4430_CM_WKUP_TIMER1_CLKCTRL, OMAP4430_CLKSEL_MASK,
  1011. OMAP4430_CM_WKUP_TIMER1_CLKCTRL,
  1012. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  1013. abe_dpll_bypass_clk_mux_ck_parents, dmic_fck_ops);
  1014. /* Merged cm2_dm10_mux into timer10 */
  1015. DEFINE_CLK_OMAP_MUX_GATE(timer10_fck, "l4_per_clkdm", dmt1_clk_mux_sel,
  1016. OMAP4430_CM_L4PER_DMTIMER10_CLKCTRL,
  1017. OMAP4430_CLKSEL_MASK,
  1018. OMAP4430_CM_L4PER_DMTIMER10_CLKCTRL,
  1019. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  1020. abe_dpll_bypass_clk_mux_ck_parents, dmic_fck_ops);
  1021. /* Merged cm2_dm11_mux into timer11 */
  1022. DEFINE_CLK_OMAP_MUX_GATE(timer11_fck, "l4_per_clkdm", dmt1_clk_mux_sel,
  1023. OMAP4430_CM_L4PER_DMTIMER11_CLKCTRL,
  1024. OMAP4430_CLKSEL_MASK,
  1025. OMAP4430_CM_L4PER_DMTIMER11_CLKCTRL,
  1026. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  1027. abe_dpll_bypass_clk_mux_ck_parents, dmic_fck_ops);
  1028. /* Merged cm2_dm2_mux into timer2 */
  1029. DEFINE_CLK_OMAP_MUX_GATE(timer2_fck, "l4_per_clkdm", dmt1_clk_mux_sel,
  1030. OMAP4430_CM_L4PER_DMTIMER2_CLKCTRL,
  1031. OMAP4430_CLKSEL_MASK,
  1032. OMAP4430_CM_L4PER_DMTIMER2_CLKCTRL,
  1033. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  1034. abe_dpll_bypass_clk_mux_ck_parents, dmic_fck_ops);
  1035. /* Merged cm2_dm3_mux into timer3 */
  1036. DEFINE_CLK_OMAP_MUX_GATE(timer3_fck, "l4_per_clkdm", dmt1_clk_mux_sel,
  1037. OMAP4430_CM_L4PER_DMTIMER3_CLKCTRL,
  1038. OMAP4430_CLKSEL_MASK,
  1039. OMAP4430_CM_L4PER_DMTIMER3_CLKCTRL,
  1040. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  1041. abe_dpll_bypass_clk_mux_ck_parents, dmic_fck_ops);
  1042. /* Merged cm2_dm4_mux into timer4 */
  1043. DEFINE_CLK_OMAP_MUX_GATE(timer4_fck, "l4_per_clkdm", dmt1_clk_mux_sel,
  1044. OMAP4430_CM_L4PER_DMTIMER4_CLKCTRL,
  1045. OMAP4430_CLKSEL_MASK,
  1046. OMAP4430_CM_L4PER_DMTIMER4_CLKCTRL,
  1047. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  1048. abe_dpll_bypass_clk_mux_ck_parents, dmic_fck_ops);
  1049. static const struct clksel timer5_sync_mux_sel[] = {
  1050. { .parent = &syc_clk_div_ck, .rates = div_1_0_rates },
  1051. { .parent = &sys_32k_ck, .rates = div_1_1_rates },
  1052. { .parent = NULL },
  1053. };
  1054. static const char *timer5_fck_parents[] = {
  1055. "syc_clk_div_ck", "sys_32k_ck",
  1056. };
  1057. /* Merged timer5_sync_mux into timer5 */
  1058. DEFINE_CLK_OMAP_MUX_GATE(timer5_fck, "abe_clkdm", timer5_sync_mux_sel,
  1059. OMAP4430_CM1_ABE_TIMER5_CLKCTRL, OMAP4430_CLKSEL_MASK,
  1060. OMAP4430_CM1_ABE_TIMER5_CLKCTRL,
  1061. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  1062. timer5_fck_parents, dmic_fck_ops);
  1063. /* Merged timer6_sync_mux into timer6 */
  1064. DEFINE_CLK_OMAP_MUX_GATE(timer6_fck, "abe_clkdm", timer5_sync_mux_sel,
  1065. OMAP4430_CM1_ABE_TIMER6_CLKCTRL, OMAP4430_CLKSEL_MASK,
  1066. OMAP4430_CM1_ABE_TIMER6_CLKCTRL,
  1067. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  1068. timer5_fck_parents, dmic_fck_ops);
  1069. /* Merged timer7_sync_mux into timer7 */
  1070. DEFINE_CLK_OMAP_MUX_GATE(timer7_fck, "abe_clkdm", timer5_sync_mux_sel,
  1071. OMAP4430_CM1_ABE_TIMER7_CLKCTRL, OMAP4430_CLKSEL_MASK,
  1072. OMAP4430_CM1_ABE_TIMER7_CLKCTRL,
  1073. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  1074. timer5_fck_parents, dmic_fck_ops);
  1075. /* Merged timer8_sync_mux into timer8 */
  1076. DEFINE_CLK_OMAP_MUX_GATE(timer8_fck, "abe_clkdm", timer5_sync_mux_sel,
  1077. OMAP4430_CM1_ABE_TIMER8_CLKCTRL, OMAP4430_CLKSEL_MASK,
  1078. OMAP4430_CM1_ABE_TIMER8_CLKCTRL,
  1079. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  1080. timer5_fck_parents, dmic_fck_ops);
  1081. /* Merged cm2_dm9_mux into timer9 */
  1082. DEFINE_CLK_OMAP_MUX_GATE(timer9_fck, "l4_per_clkdm", dmt1_clk_mux_sel,
  1083. OMAP4430_CM_L4PER_DMTIMER9_CLKCTRL,
  1084. OMAP4430_CLKSEL_MASK,
  1085. OMAP4430_CM_L4PER_DMTIMER9_CLKCTRL,
  1086. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  1087. abe_dpll_bypass_clk_mux_ck_parents, dmic_fck_ops);
  1088. DEFINE_CLK_GATE(uart1_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
  1089. OMAP4430_CM_L4PER_UART1_CLKCTRL,
  1090. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  1091. DEFINE_CLK_GATE(uart2_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
  1092. OMAP4430_CM_L4PER_UART2_CLKCTRL,
  1093. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  1094. DEFINE_CLK_GATE(uart3_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
  1095. OMAP4430_CM_L4PER_UART3_CLKCTRL,
  1096. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  1097. DEFINE_CLK_GATE(uart4_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
  1098. OMAP4430_CM_L4PER_UART4_CLKCTRL,
  1099. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  1100. static struct clk usb_host_fs_fck;
  1101. static const char *usb_host_fs_fck_parent_names[] = {
  1102. "func_48mc_fclk",
  1103. };
  1104. static const struct clk_ops usb_host_fs_fck_ops = {
  1105. .enable = &omap2_dflt_clk_enable,
  1106. .disable = &omap2_dflt_clk_disable,
  1107. .is_enabled = &omap2_dflt_clk_is_enabled,
  1108. };
  1109. static struct clk_hw_omap usb_host_fs_fck_hw = {
  1110. .hw = {
  1111. .clk = &usb_host_fs_fck,
  1112. },
  1113. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_FS_CLKCTRL,
  1114. .enable_bit = OMAP4430_MODULEMODE_SWCTRL_SHIFT,
  1115. .clkdm_name = "l3_init_clkdm",
  1116. };