| 123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218 | /* * linux/arch/arm/mach-omap2/irq.c * * Interrupt handler for OMAP2 boards. * * Copyright (C) 2005 Nokia Corporation * Author: Paul Mundt <paul.mundt@nokia.com> * * This file is subject to the terms and conditions of the GNU General Public * License. See the file "COPYING" in the main directory of this archive * for more details. */#include <linux/kernel.h>#include <linux/module.h>#include <linux/init.h>#include <linux/interrupt.h>#include <linux/io.h>#include <asm/exception.h>#include <asm/mach/irq.h>#include <linux/irqdomain.h>#include <linux/of.h>#include <linux/of_address.h>#include <linux/of_irq.h>#include "soc.h"#include "iomap.h"#include "common.h"/* selected INTC register offsets */#define INTC_REVISION		0x0000#define INTC_SYSCONFIG		0x0010#define INTC_SYSSTATUS		0x0014#define INTC_SIR		0x0040#define INTC_CONTROL		0x0048#define INTC_PROTECTION		0x004C#define INTC_IDLE		0x0050#define INTC_THRESHOLD		0x0068#define INTC_MIR0		0x0084#define INTC_MIR_CLEAR0		0x0088#define INTC_MIR_SET0		0x008c#define INTC_PENDING_IRQ0	0x0098/* Number of IRQ state bits in each MIR register */#define IRQ_BITS_PER_REG	32#define OMAP2_IRQ_BASE		OMAP2_L4_IO_ADDRESS(OMAP24XX_IC_BASE)#define OMAP3_IRQ_BASE		OMAP2_L4_IO_ADDRESS(OMAP34XX_IC_BASE)#define INTCPS_SIR_IRQ_OFFSET	0x0040	/* omap2/3 active interrupt offset */#define ACTIVEIRQ_MASK		0x7f	/* omap2/3 active interrupt bits */#define INTCPS_NR_MIR_REGS	3#define INTCPS_NR_IRQS		96/* * OMAP2 has a number of different interrupt controllers, each interrupt * controller is identified as its own "bank". Register definitions are * fairly consistent for each bank, but not all registers are implemented * for each bank.. when in doubt, consult the TRM. */static struct omap_irq_bank {	void __iomem *base_reg;	unsigned int nr_irqs;} __attribute__ ((aligned(4))) irq_banks[] = {	{		/* MPU INTC */		.nr_irqs	= 96,	},};static struct irq_domain *domain;/* Structure to save interrupt controller context */struct omap3_intc_regs {	u32 sysconfig;	u32 protection;	u32 idle;	u32 threshold;	u32 ilr[INTCPS_NR_IRQS];	u32 mir[INTCPS_NR_MIR_REGS];};/* INTC bank register get/set */static void intc_bank_write_reg(u32 val, struct omap_irq_bank *bank, u16 reg){	__raw_writel(val, bank->base_reg + reg);}static u32 intc_bank_read_reg(struct omap_irq_bank *bank, u16 reg){	return __raw_readl(bank->base_reg + reg);}/* XXX: FIQ and additional INTC support (only MPU at the moment) */static void omap_ack_irq(struct irq_data *d){	intc_bank_write_reg(0x1, &irq_banks[0], INTC_CONTROL);}static void omap_mask_ack_irq(struct irq_data *d){	irq_gc_mask_disable_reg(d);	omap_ack_irq(d);}static void __init omap_irq_bank_init_one(struct omap_irq_bank *bank){	unsigned long tmp;	tmp = intc_bank_read_reg(bank, INTC_REVISION) & 0xff;	pr_info("IRQ: Found an INTC at 0x%p (revision %ld.%ld) with %d interrupts\n",		bank->base_reg, tmp >> 4, tmp & 0xf, bank->nr_irqs);	tmp = intc_bank_read_reg(bank, INTC_SYSCONFIG);	tmp |= 1 << 1;	/* soft reset */	intc_bank_write_reg(tmp, bank, INTC_SYSCONFIG);	while (!(intc_bank_read_reg(bank, INTC_SYSSTATUS) & 0x1))		/* Wait for reset to complete */;	/* Enable autoidle */	intc_bank_write_reg(1 << 0, bank, INTC_SYSCONFIG);}int omap_irq_pending(void){	int i;	for (i = 0; i < ARRAY_SIZE(irq_banks); i++) {		struct omap_irq_bank *bank = irq_banks + i;		int irq;		for (irq = 0; irq < bank->nr_irqs; irq += 32)			if (intc_bank_read_reg(bank, INTC_PENDING_IRQ0 +					       ((irq >> 5) << 5)))				return 1;	}	return 0;}static __init voidomap_alloc_gc(void __iomem *base, unsigned int irq_start, unsigned int num){	struct irq_chip_generic *gc;	struct irq_chip_type *ct;	gc = irq_alloc_generic_chip("INTC", 1, irq_start, base,					handle_level_irq);	ct = gc->chip_types;	ct->chip.irq_ack = omap_mask_ack_irq;	ct->chip.irq_mask = irq_gc_mask_disable_reg;	ct->chip.irq_unmask = irq_gc_unmask_enable_reg;	ct->chip.flags |= IRQCHIP_SKIP_SET_WAKE;	ct->regs.enable = INTC_MIR_CLEAR0;	ct->regs.disable = INTC_MIR_SET0;	irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,				IRQ_NOREQUEST | IRQ_NOPROBE, 0);}static void __init omap_init_irq(u32 base, int nr_irqs,				 struct device_node *node){	void __iomem *omap_irq_base;	unsigned long nr_of_irqs = 0;	unsigned int nr_banks = 0;	int i, j, irq_base;	omap_irq_base = ioremap(base, SZ_4K);	if (WARN_ON(!omap_irq_base))		return;	irq_base = irq_alloc_descs(-1, 0, nr_irqs, 0);	if (irq_base < 0) {		pr_warn("Couldn't allocate IRQ numbers\n");		irq_base = 0;	}	domain = irq_domain_add_legacy(node, nr_irqs, irq_base, 0,				       &irq_domain_simple_ops, NULL);	for (i = 0; i < ARRAY_SIZE(irq_banks); i++) {		struct omap_irq_bank *bank = irq_banks + i;		bank->nr_irqs = nr_irqs;		/* Static mapping, never released */		bank->base_reg = ioremap(base, SZ_4K);		if (!bank->base_reg) {			pr_err("Could not ioremap irq bank%i\n", i);			continue;		}		omap_irq_bank_init_one(bank);		for (j = 0; j < bank->nr_irqs; j += 32)			omap_alloc_gc(bank->base_reg + j, j + irq_base, 32);		nr_of_irqs += bank->nr_irqs;		nr_banks++;	}	pr_info("Total of %ld interrupts on %d active controller%s\n",		nr_of_irqs, nr_banks, nr_banks > 1 ? "s" : "");}void __init omap2_init_irq(void){	omap_init_irq(OMAP24XX_IC_BASE, 96, NULL);}void __init omap3_init_irq(void){	omap_init_irq(OMAP34XX_IC_BASE, 96, NULL);}void __init ti81xx_init_irq(void){
 |