| 123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126 | /* * omap_hwmod_3xxx_data.c - hardware modules present on the OMAP3xxx chips * * Copyright (C) 2009-2011 Nokia Corporation * Copyright (C) 2012 Texas Instruments, Inc. * Paul Walmsley * * This program is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License version 2 as * published by the Free Software Foundation. * * The data in this file should be completely autogeneratable from * the TI hardware database or other technical documentation. * * XXX these should be marked initdata for multi-OMAP kernels */#include <linux/i2c-omap.h>#include <linux/power/smartreflex.h>#include <linux/platform_data/gpio-omap.h>#include <linux/omap-dma.h>#include "l3_3xxx.h"#include "l4_3xxx.h"#include <linux/platform_data/asoc-ti-mcbsp.h>#include <linux/platform_data/spi-omap2-mcspi.h>#include <linux/platform_data/iommu-omap.h>#include <plat/dmtimer.h>#include "am35xx.h"#include "soc.h"#include "omap_hwmod.h"#include "omap_hwmod_common_data.h"#include "prm-regbits-34xx.h"#include "cm-regbits-34xx.h"#include "dma.h"#include "i2c.h"#include "mmc.h"#include "wd_timer.h"#include "serial.h"/* * OMAP3xxx hardware module integration data * * All of the data in this section should be autogeneratable from the * TI hardware database or other technical documentation.  Data that * is driver-specific or driver-kernel integration-specific belongs * elsewhere. *//* * IP blocks *//* L3 */static struct omap_hwmod_irq_info omap3xxx_l3_main_irqs[] = {	{ .irq = 9 + OMAP_INTC_START, },	{ .irq = 10 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod omap3xxx_l3_main_hwmod = {	.name		= "l3_main",	.class		= &l3_hwmod_class,	.mpu_irqs	= omap3xxx_l3_main_irqs,	.flags		= HWMOD_NO_IDLEST,};/* L4 CORE */static struct omap_hwmod omap3xxx_l4_core_hwmod = {	.name		= "l4_core",	.class		= &l4_hwmod_class,	.flags		= HWMOD_NO_IDLEST,};/* L4 PER */static struct omap_hwmod omap3xxx_l4_per_hwmod = {	.name		= "l4_per",	.class		= &l4_hwmod_class,	.flags		= HWMOD_NO_IDLEST,};/* L4 WKUP */static struct omap_hwmod omap3xxx_l4_wkup_hwmod = {	.name		= "l4_wkup",	.class		= &l4_hwmod_class,	.flags		= HWMOD_NO_IDLEST,};/* L4 SEC */static struct omap_hwmod omap3xxx_l4_sec_hwmod = {	.name		= "l4_sec",	.class		= &l4_hwmod_class,	.flags		= HWMOD_NO_IDLEST,};/* MPU */static struct omap_hwmod_irq_info omap3xxx_mpu_irqs[] = {	{ .name = "pmu", .irq = 3 + OMAP_INTC_START },	{ .irq = -1 }};static struct omap_hwmod omap3xxx_mpu_hwmod = {	.name		= "mpu",	.mpu_irqs	= omap3xxx_mpu_irqs,	.class		= &mpu_hwmod_class,	.main_clk	= "arm_fck",};/* IVA2 (IVA2) */static struct omap_hwmod_rst_info omap3xxx_iva_resets[] = {	{ .name = "logic", .rst_shift = 0, .st_shift = 8 },	{ .name = "seq0", .rst_shift = 1, .st_shift = 9 },	{ .name = "seq1", .rst_shift = 2, .st_shift = 10 },};static struct omap_hwmod omap3xxx_iva_hwmod = {	.name		= "iva",	.class		= &iva_hwmod_class,	.clkdm_name	= "iva2_clkdm",	.rst_lines	= omap3xxx_iva_resets,	.rst_lines_cnt	= ARRAY_SIZE(omap3xxx_iva_resets),	.main_clk	= "iva2_ck",	.prcm = {		.omap2 = {			.module_offs = OMAP3430_IVA2_MOD,			.prcm_reg_id = 1,			.module_bit = OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_SHIFT,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_IVA2_SHIFT,		}	},};/* * 'debugss' class * debug and emulation sub system */static struct omap_hwmod_class omap3xxx_debugss_hwmod_class = {	.name	= "debugss",};/* debugss */static struct omap_hwmod omap3xxx_debugss_hwmod = {	.name		= "debugss",	.class		= &omap3xxx_debugss_hwmod_class,	.clkdm_name	= "emu_clkdm",	.main_clk	= "emu_src_ck",	.flags		= HWMOD_NO_IDLEST,};/* timer class */static struct omap_hwmod_class_sysconfig omap3xxx_timer_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0010,	.syss_offs	= 0x0014,	.sysc_flags	= (SYSC_HAS_SIDLEMODE | SYSC_HAS_CLOCKACTIVITY |			   SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |			   SYSC_HAS_EMUFREE | SYSC_HAS_AUTOIDLE |			   SYSS_HAS_RESET_STATUS),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),	.clockact	= CLOCKACT_TEST_ICLK,	.sysc_fields	= &omap_hwmod_sysc_type1,};static struct omap_hwmod_class omap3xxx_timer_hwmod_class = {	.name = "timer",	.sysc = &omap3xxx_timer_sysc,};/* secure timers dev attribute */static struct omap_timer_capability_dev_attr capability_secure_dev_attr = {	.timer_capability	= OMAP_TIMER_ALWON | OMAP_TIMER_SECURE,};/* always-on timers dev attribute */static struct omap_timer_capability_dev_attr capability_alwon_dev_attr = {	.timer_capability	= OMAP_TIMER_ALWON,};/* pwm timers dev attribute */static struct omap_timer_capability_dev_attr capability_pwm_dev_attr = {	.timer_capability	= OMAP_TIMER_HAS_PWM,};/* timers with DSP interrupt dev attribute */static struct omap_timer_capability_dev_attr capability_dsp_dev_attr = {	.timer_capability       = OMAP_TIMER_HAS_DSP_IRQ,};/* pwm timers with DSP interrupt dev attribute */static struct omap_timer_capability_dev_attr capability_dsp_pwm_dev_attr = {	.timer_capability       = OMAP_TIMER_HAS_DSP_IRQ | OMAP_TIMER_HAS_PWM,};/* timer1 */static struct omap_hwmod omap3xxx_timer1_hwmod = {	.name		= "timer1",	.mpu_irqs	= omap2_timer1_mpu_irqs,	.main_clk	= "gpt1_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_GPT1_SHIFT,			.module_offs = WKUP_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_GPT1_SHIFT,		},	},	.dev_attr	= &capability_alwon_dev_attr,	.class		= &omap3xxx_timer_hwmod_class,	.flags		= HWMOD_SET_DEFAULT_CLOCKACT,};/* timer2 */static struct omap_hwmod omap3xxx_timer2_hwmod = {	.name		= "timer2",	.mpu_irqs	= omap2_timer2_mpu_irqs,	.main_clk	= "gpt2_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_GPT2_SHIFT,			.module_offs = OMAP3430_PER_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_GPT2_SHIFT,		},	},	.class		= &omap3xxx_timer_hwmod_class,	.flags		= HWMOD_SET_DEFAULT_CLOCKACT,};/* timer3 */static struct omap_hwmod omap3xxx_timer3_hwmod = {	.name		= "timer3",	.mpu_irqs	= omap2_timer3_mpu_irqs,	.main_clk	= "gpt3_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_GPT3_SHIFT,			.module_offs = OMAP3430_PER_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_GPT3_SHIFT,		},	},	.class		= &omap3xxx_timer_hwmod_class,	.flags		= HWMOD_SET_DEFAULT_CLOCKACT,};/* timer4 */static struct omap_hwmod omap3xxx_timer4_hwmod = {	.name		= "timer4",	.mpu_irqs	= omap2_timer4_mpu_irqs,	.main_clk	= "gpt4_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_GPT4_SHIFT,			.module_offs = OMAP3430_PER_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_GPT4_SHIFT,		},	},	.class		= &omap3xxx_timer_hwmod_class,	.flags		= HWMOD_SET_DEFAULT_CLOCKACT,};/* timer5 */static struct omap_hwmod omap3xxx_timer5_hwmod = {	.name		= "timer5",	.mpu_irqs	= omap2_timer5_mpu_irqs,	.main_clk	= "gpt5_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_GPT5_SHIFT,			.module_offs = OMAP3430_PER_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_GPT5_SHIFT,		},	},	.dev_attr	= &capability_dsp_dev_attr,	.class		= &omap3xxx_timer_hwmod_class,	.flags		= HWMOD_SET_DEFAULT_CLOCKACT,};/* timer6 */static struct omap_hwmod omap3xxx_timer6_hwmod = {	.name		= "timer6",	.mpu_irqs	= omap2_timer6_mpu_irqs,	.main_clk	= "gpt6_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_GPT6_SHIFT,			.module_offs = OMAP3430_PER_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_GPT6_SHIFT,		},	},	.dev_attr	= &capability_dsp_dev_attr,	.class		= &omap3xxx_timer_hwmod_class,	.flags		= HWMOD_SET_DEFAULT_CLOCKACT,};/* timer7 */static struct omap_hwmod omap3xxx_timer7_hwmod = {	.name		= "timer7",	.mpu_irqs	= omap2_timer7_mpu_irqs,	.main_clk	= "gpt7_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_GPT7_SHIFT,			.module_offs = OMAP3430_PER_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_GPT7_SHIFT,		},	},	.dev_attr	= &capability_dsp_dev_attr,	.class		= &omap3xxx_timer_hwmod_class,	.flags		= HWMOD_SET_DEFAULT_CLOCKACT,};/* timer8 */static struct omap_hwmod omap3xxx_timer8_hwmod = {	.name		= "timer8",	.mpu_irqs	= omap2_timer8_mpu_irqs,	.main_clk	= "gpt8_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_GPT8_SHIFT,			.module_offs = OMAP3430_PER_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_GPT8_SHIFT,		},	},	.dev_attr	= &capability_dsp_pwm_dev_attr,	.class		= &omap3xxx_timer_hwmod_class,	.flags		= HWMOD_SET_DEFAULT_CLOCKACT,};/* timer9 */static struct omap_hwmod omap3xxx_timer9_hwmod = {	.name		= "timer9",	.mpu_irqs	= omap2_timer9_mpu_irqs,	.main_clk	= "gpt9_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_GPT9_SHIFT,			.module_offs = OMAP3430_PER_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_GPT9_SHIFT,		},	},	.dev_attr	= &capability_pwm_dev_attr,	.class		= &omap3xxx_timer_hwmod_class,	.flags		= HWMOD_SET_DEFAULT_CLOCKACT,};/* timer10 */static struct omap_hwmod omap3xxx_timer10_hwmod = {	.name		= "timer10",	.mpu_irqs	= omap2_timer10_mpu_irqs,	.main_clk	= "gpt10_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_GPT10_SHIFT,			.module_offs = CORE_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_GPT10_SHIFT,		},	},	.dev_attr	= &capability_pwm_dev_attr,	.class		= &omap3xxx_timer_hwmod_class,	.flags		= HWMOD_SET_DEFAULT_CLOCKACT,};/* timer11 */static struct omap_hwmod omap3xxx_timer11_hwmod = {	.name		= "timer11",	.mpu_irqs	= omap2_timer11_mpu_irqs,	.main_clk	= "gpt11_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_GPT11_SHIFT,			.module_offs = CORE_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_GPT11_SHIFT,		},	},	.dev_attr	= &capability_pwm_dev_attr,	.class		= &omap3xxx_timer_hwmod_class,	.flags		= HWMOD_SET_DEFAULT_CLOCKACT,};/* timer12 */static struct omap_hwmod_irq_info omap3xxx_timer12_mpu_irqs[] = {	{ .irq = 95 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod omap3xxx_timer12_hwmod = {	.name		= "timer12",	.mpu_irqs	= omap3xxx_timer12_mpu_irqs,	.main_clk	= "gpt12_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_GPT12_SHIFT,			.module_offs = WKUP_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_GPT12_SHIFT,		},	},	.dev_attr	= &capability_secure_dev_attr,	.class		= &omap3xxx_timer_hwmod_class,	.flags		= HWMOD_SET_DEFAULT_CLOCKACT,};/* * 'wd_timer' class * 32-bit watchdog upward counter that generates a pulse on the reset pin on * overflow condition */static struct omap_hwmod_class_sysconfig omap3xxx_wd_timer_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0010,	.syss_offs	= 0x0014,	.sysc_flags	= (SYSC_HAS_SIDLEMODE | SYSC_HAS_EMUFREE |			   SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |			   SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |			   SYSS_HAS_RESET_STATUS),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),	.sysc_fields    = &omap_hwmod_sysc_type1,};/* I2C common */static struct omap_hwmod_class_sysconfig i2c_sysc = {	.rev_offs	= 0x00,	.sysc_offs	= 0x20,	.syss_offs	= 0x10,	.sysc_flags	= (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |			   SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |			   SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),	.clockact	= CLOCKACT_TEST_ICLK,	.sysc_fields    = &omap_hwmod_sysc_type1,};static struct omap_hwmod_class omap3xxx_wd_timer_hwmod_class = {	.name		= "wd_timer",	.sysc		= &omap3xxx_wd_timer_sysc,	.pre_shutdown	= &omap2_wd_timer_disable,	.reset		= &omap2_wd_timer_reset,};static struct omap_hwmod omap3xxx_wd_timer2_hwmod = {	.name		= "wd_timer2",	.class		= &omap3xxx_wd_timer_hwmod_class,	.main_clk	= "wdt2_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_WDT2_SHIFT,			.module_offs = WKUP_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_WDT2_SHIFT,		},	},	/*	 * XXX: Use software supervised mode, HW supervised smartidle seems to	 * block CORE power domain idle transitions. Maybe a HW bug in wdt2?	 */	.flags		= HWMOD_SWSUP_SIDLE,};/* UART1 */static struct omap_hwmod omap3xxx_uart1_hwmod = {	.name		= "uart1",	.mpu_irqs	= omap2_uart1_mpu_irqs,	.sdma_reqs	= omap2_uart1_sdma_reqs,	.main_clk	= "uart1_fck",	.prcm		= {		.omap2 = {			.module_offs = CORE_MOD,			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_UART1_SHIFT,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_EN_UART1_SHIFT,		},	},	.class		= &omap2_uart_class,};/* UART2 */static struct omap_hwmod omap3xxx_uart2_hwmod = {	.name		= "uart2",	.mpu_irqs	= omap2_uart2_mpu_irqs,	.sdma_reqs	= omap2_uart2_sdma_reqs,	.main_clk	= "uart2_fck",	.prcm		= {		.omap2 = {			.module_offs = CORE_MOD,			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_UART2_SHIFT,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_EN_UART2_SHIFT,		},	},	.class		= &omap2_uart_class,};/* UART3 */static struct omap_hwmod omap3xxx_uart3_hwmod = {	.name		= "uart3",	.mpu_irqs	= omap2_uart3_mpu_irqs,	.sdma_reqs	= omap2_uart3_sdma_reqs,	.main_clk	= "uart3_fck",	.prcm		= {		.omap2 = {			.module_offs = OMAP3430_PER_MOD,			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_UART3_SHIFT,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_EN_UART3_SHIFT,		},	},	.class		= &omap2_uart_class,};/* UART4 */static struct omap_hwmod_irq_info uart4_mpu_irqs[] = {	{ .irq = 80 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod_dma_info uart4_sdma_reqs[] = {	{ .name = "rx",	.dma_req = OMAP36XX_DMA_UART4_RX, },	{ .name = "tx",	.dma_req = OMAP36XX_DMA_UART4_TX, },	{ .dma_req = -1 }};static struct omap_hwmod omap36xx_uart4_hwmod = {	.name		= "uart4",	.mpu_irqs	= uart4_mpu_irqs,	.sdma_reqs	= uart4_sdma_reqs,	.main_clk	= "uart4_fck",	.prcm		= {		.omap2 = {			.module_offs = OMAP3430_PER_MOD,			.prcm_reg_id = 1,			.module_bit = OMAP3630_EN_UART4_SHIFT,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3630_EN_UART4_SHIFT,		},	},	.class		= &omap2_uart_class,};static struct omap_hwmod_irq_info am35xx_uart4_mpu_irqs[] = {	{ .irq = 84 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod_dma_info am35xx_uart4_sdma_reqs[] = {	{ .name = "rx", .dma_req = AM35XX_DMA_UART4_RX, },	{ .name = "tx", .dma_req = AM35XX_DMA_UART4_TX, },	{ .dma_req = -1 }};/* * XXX AM35xx UART4 cannot complete its softreset without uart1_fck or * uart2_fck being enabled.  So we add uart1_fck as an optional clock, * below, and set the HWMOD_CONTROL_OPT_CLKS_IN_RESET.  This really * should not be needed.  The functional clock structure of the AM35xx * UART4 is extremely unclear and opaque; it is unclear what the role * of uart1/2_fck is for the UART4.  Any clarification from either * empirical testing or the AM3505/3517 hardware designers would be * most welcome. */static struct omap_hwmod_opt_clk am35xx_uart4_opt_clks[] = {	{ .role = "softreset_uart1_fck", .clk = "uart1_fck" },};static struct omap_hwmod am35xx_uart4_hwmod = {	.name		= "uart4",	.mpu_irqs	= am35xx_uart4_mpu_irqs,	.sdma_reqs	= am35xx_uart4_sdma_reqs,	.main_clk	= "uart4_fck",	.prcm		= {		.omap2 = {			.module_offs = CORE_MOD,			.prcm_reg_id = 1,			.module_bit = AM35XX_EN_UART4_SHIFT,			.idlest_reg_id = 1,			.idlest_idle_bit = AM35XX_ST_UART4_SHIFT,		},	},	.opt_clks	= am35xx_uart4_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(am35xx_uart4_opt_clks),	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET,	.class		= &omap2_uart_class,};static struct omap_hwmod_class i2c_class = {	.name	= "i2c",	.sysc	= &i2c_sysc,	.rev	= OMAP_I2C_IP_VERSION_1,	.reset	= &omap_i2c_reset,};static struct omap_hwmod_dma_info omap3xxx_dss_sdma_chs[] = {	{ .name = "dispc", .dma_req = 5 },	{ .name = "dsi1", .dma_req = 74 },	{ .dma_req = -1 }};/* dss */static struct omap_hwmod_opt_clk dss_opt_clks[] = {	/*	 * The DSS HW needs all DSS clocks enabled during reset. The dss_core	 * driver does not use these clocks.	 */	{ .role = "sys_clk", .clk = "dss2_alwon_fck" },	{ .role = "tv_clk", .clk = "dss_tv_fck" },	/* required only on OMAP3430 */	{ .role = "tv_dac_clk", .clk = "dss_96m_fck" },};static struct omap_hwmod omap3430es1_dss_core_hwmod = {	.name		= "dss_core",	.class		= &omap2_dss_hwmod_class,	.main_clk	= "dss1_alwon_fck", /* instead of dss_fck */	.sdma_reqs	= omap3xxx_dss_sdma_chs,	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_DSS1_SHIFT,			.module_offs = OMAP3430_DSS_MOD,			.idlest_reg_id = 1,			.idlest_stdby_bit = OMAP3430ES1_ST_DSS_SHIFT,		},	},	.opt_clks	= dss_opt_clks,	.opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),	.flags		= HWMOD_NO_IDLEST | HWMOD_CONTROL_OPT_CLKS_IN_RESET,};static struct omap_hwmod omap3xxx_dss_core_hwmod = {	.name		= "dss_core",	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET,	.class		= &omap2_dss_hwmod_class,	.main_clk	= "dss1_alwon_fck", /* instead of dss_fck */	.sdma_reqs	= omap3xxx_dss_sdma_chs,	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_DSS1_SHIFT,			.module_offs = OMAP3430_DSS_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430ES2_ST_DSS_IDLE_SHIFT,			.idlest_stdby_bit = OMAP3430ES2_ST_DSS_STDBY_SHIFT,		},	},	.opt_clks	= dss_opt_clks,	.opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),};/* * 'dispc' class * display controller */static struct omap_hwmod_class_sysconfig omap3_dispc_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0010,	.syss_offs	= 0x0014,	.sysc_flags	= (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE |			   SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |			   SYSC_HAS_ENAWAKEUP),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |			   MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),	.sysc_fields	= &omap_hwmod_sysc_type1,};static struct omap_hwmod_class omap3_dispc_hwmod_class = {	.name	= "dispc",	.sysc	= &omap3_dispc_sysc,};static struct omap_hwmod omap3xxx_dss_dispc_hwmod = {	.name		= "dss_dispc",	.class		= &omap3_dispc_hwmod_class,	.mpu_irqs	= omap2_dispc_irqs,	.main_clk	= "dss1_alwon_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_DSS1_SHIFT,			.module_offs = OMAP3430_DSS_MOD,		},	},	.flags		= HWMOD_NO_IDLEST,	.dev_attr	= &omap2_3_dss_dispc_dev_attr};/* * 'dsi' class * display serial interface controller */static struct omap_hwmod_class omap3xxx_dsi_hwmod_class = {	.name = "dsi",};static struct omap_hwmod_irq_info omap3xxx_dsi1_irqs[] = {	{ .irq = 25 + OMAP_INTC_START, },	{ .irq = -1 },};/* dss_dsi1 */static struct omap_hwmod_opt_clk dss_dsi1_opt_clks[] = {	{ .role = "sys_clk", .clk = "dss2_alwon_fck" },};static struct omap_hwmod omap3xxx_dss_dsi1_hwmod = {	.name		= "dss_dsi1",	.class		= &omap3xxx_dsi_hwmod_class,	.mpu_irqs	= omap3xxx_dsi1_irqs,	.main_clk	= "dss1_alwon_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_DSS1_SHIFT,			.module_offs = OMAP3430_DSS_MOD,		},	},	.opt_clks	= dss_dsi1_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(dss_dsi1_opt_clks),	.flags		= HWMOD_NO_IDLEST,};static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = {	{ .role = "ick", .clk = "dss_ick" },};static struct omap_hwmod omap3xxx_dss_rfbi_hwmod = {	.name		= "dss_rfbi",	.class		= &omap2_rfbi_hwmod_class,	.main_clk	= "dss1_alwon_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_DSS1_SHIFT,			.module_offs = OMAP3430_DSS_MOD,		},	},	.opt_clks	= dss_rfbi_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(dss_rfbi_opt_clks),	.flags		= HWMOD_NO_IDLEST,};static struct omap_hwmod_opt_clk dss_venc_opt_clks[] = {	/* required only on OMAP3430 */	{ .role = "tv_dac_clk", .clk = "dss_96m_fck" },};static struct omap_hwmod omap3xxx_dss_venc_hwmod = {	.name		= "dss_venc",	.class		= &omap2_venc_hwmod_class,	.main_clk	= "dss_tv_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_DSS1_SHIFT,			.module_offs = OMAP3430_DSS_MOD,		},	},	.opt_clks	= dss_venc_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(dss_venc_opt_clks),	.flags		= HWMOD_NO_IDLEST,};/* I2C1 */static struct omap_i2c_dev_attr i2c1_dev_attr = {	.fifo_depth	= 8, /* bytes */	.flags		= OMAP_I2C_FLAG_BUS_SHIFT_2,};static struct omap_hwmod omap3xxx_i2c1_hwmod = {	.name		= "i2c1",	.flags		= HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,	.mpu_irqs	= omap2_i2c1_mpu_irqs,	.sdma_reqs	= omap2_i2c1_sdma_reqs,	.main_clk	= "i2c1_fck",	.prcm		= {		.omap2 = {			.module_offs = CORE_MOD,			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_I2C1_SHIFT,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_I2C1_SHIFT,		},	},	.class		= &i2c_class,	.dev_attr	= &i2c1_dev_attr,};/* I2C2 */static struct omap_i2c_dev_attr i2c2_dev_attr = {	.fifo_depth	= 8, /* bytes */	.flags = OMAP_I2C_FLAG_BUS_SHIFT_2,};static struct omap_hwmod omap3xxx_i2c2_hwmod = {	.name		= "i2c2",	.flags		= HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,	.mpu_irqs	= omap2_i2c2_mpu_irqs,	.sdma_reqs	= omap2_i2c2_sdma_reqs,	.main_clk	= "i2c2_fck",	.prcm		= {		.omap2 = {			.module_offs = CORE_MOD,			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_I2C2_SHIFT,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_I2C2_SHIFT,		},	},	.class		= &i2c_class,	.dev_attr	= &i2c2_dev_attr,};/* I2C3 */static struct omap_i2c_dev_attr i2c3_dev_attr = {	.fifo_depth	= 64, /* bytes */	.flags = OMAP_I2C_FLAG_BUS_SHIFT_2,};static struct omap_hwmod_irq_info i2c3_mpu_irqs[] = {	{ .irq = 61 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod_dma_info i2c3_sdma_reqs[] = {	{ .name = "tx", .dma_req = OMAP34XX_DMA_I2C3_TX },	{ .name = "rx", .dma_req = OMAP34XX_DMA_I2C3_RX },	{ .dma_req = -1 }};static struct omap_hwmod omap3xxx_i2c3_hwmod = {	.name		= "i2c3",	.flags		= HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,	.mpu_irqs	= i2c3_mpu_irqs,	.sdma_reqs	= i2c3_sdma_reqs,	.main_clk	= "i2c3_fck",	.prcm		= {		.omap2 = {			.module_offs = CORE_MOD,			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_I2C3_SHIFT,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_I2C3_SHIFT,		},	},	.class		= &i2c_class,	.dev_attr	= &i2c3_dev_attr,};/* * 'gpio' class * general purpose io module */static struct omap_hwmod_class_sysconfig omap3xxx_gpio_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0010,	.syss_offs	= 0x0014,	.sysc_flags	= (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |			   SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |			   SYSS_HAS_RESET_STATUS),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),	.sysc_fields    = &omap_hwmod_sysc_type1,};static struct omap_hwmod_class omap3xxx_gpio_hwmod_class = {	.name = "gpio",	.sysc = &omap3xxx_gpio_sysc,	.rev = 1,};/* gpio_dev_attr */static struct omap_gpio_dev_attr gpio_dev_attr = {	.bank_width = 32,	.dbck_flag = true,};/* gpio1 */static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {	{ .role = "dbclk", .clk = "gpio1_dbck", },};static struct omap_hwmod omap3xxx_gpio1_hwmod = {	.name		= "gpio1",	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET,	.mpu_irqs	= omap2_gpio1_irqs,	.main_clk	= "gpio1_ick",	.opt_clks	= gpio1_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(gpio1_opt_clks),	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_GPIO1_SHIFT,			.module_offs = WKUP_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_GPIO1_SHIFT,		},	},	.class		= &omap3xxx_gpio_hwmod_class,	.dev_attr	= &gpio_dev_attr,};/* gpio2 */static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {	{ .role = "dbclk", .clk = "gpio2_dbck", },};static struct omap_hwmod omap3xxx_gpio2_hwmod = {	.name		= "gpio2",	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET,	.mpu_irqs	= omap2_gpio2_irqs,	.main_clk	= "gpio2_ick",	.opt_clks	= gpio2_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(gpio2_opt_clks),	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_GPIO2_SHIFT,			.module_offs = OMAP3430_PER_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_GPIO2_SHIFT,		},	},	.class		= &omap3xxx_gpio_hwmod_class,	.dev_attr	= &gpio_dev_attr,};/* gpio3 */static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {	{ .role = "dbclk", .clk = "gpio3_dbck", },};static struct omap_hwmod omap3xxx_gpio3_hwmod = {	.name		= "gpio3",	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET,	.mpu_irqs	= omap2_gpio3_irqs,	.main_clk	= "gpio3_ick",	.opt_clks	= gpio3_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(gpio3_opt_clks),	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_GPIO3_SHIFT,			.module_offs = OMAP3430_PER_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_GPIO3_SHIFT,		},	},	.class		= &omap3xxx_gpio_hwmod_class,	.dev_attr	= &gpio_dev_attr,};/* gpio4 */static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {	{ .role = "dbclk", .clk = "gpio4_dbck", },};static struct omap_hwmod omap3xxx_gpio4_hwmod = {	.name		= "gpio4",	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET,	.mpu_irqs	= omap2_gpio4_irqs,	.main_clk	= "gpio4_ick",	.opt_clks	= gpio4_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(gpio4_opt_clks),	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_GPIO4_SHIFT,			.module_offs = OMAP3430_PER_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_GPIO4_SHIFT,		},	},	.class		= &omap3xxx_gpio_hwmod_class,	.dev_attr	= &gpio_dev_attr,};/* gpio5 */static struct omap_hwmod_irq_info omap3xxx_gpio5_irqs[] = {	{ .irq = 33 + OMAP_INTC_START, }, /* INT_34XX_GPIO_BANK5 */	{ .irq = -1 },};static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {	{ .role = "dbclk", .clk = "gpio5_dbck", },};static struct omap_hwmod omap3xxx_gpio5_hwmod = {	.name		= "gpio5",	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET,	.mpu_irqs	= omap3xxx_gpio5_irqs,	.main_clk	= "gpio5_ick",	.opt_clks	= gpio5_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(gpio5_opt_clks),	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_GPIO5_SHIFT,			.module_offs = OMAP3430_PER_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_GPIO5_SHIFT,		},	},	.class		= &omap3xxx_gpio_hwmod_class,	.dev_attr	= &gpio_dev_attr,};/* gpio6 */static struct omap_hwmod_irq_info omap3xxx_gpio6_irqs[] = {	{ .irq = 34 + OMAP_INTC_START, }, /* INT_34XX_GPIO_BANK6 */	{ .irq = -1 },};static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {	{ .role = "dbclk", .clk = "gpio6_dbck", },};static struct omap_hwmod omap3xxx_gpio6_hwmod = {	.name		= "gpio6",	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET,	.mpu_irqs	= omap3xxx_gpio6_irqs,	.main_clk	= "gpio6_ick",	.opt_clks	= gpio6_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(gpio6_opt_clks),	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_GPIO6_SHIFT,			.module_offs = OMAP3430_PER_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_GPIO6_SHIFT,		},	},	.class		= &omap3xxx_gpio_hwmod_class,	.dev_attr	= &gpio_dev_attr,};/* dma attributes */static struct omap_dma_dev_attr dma_dev_attr = {	.dev_caps  = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |				IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,	.lch_count = 32,};static struct omap_hwmod_class_sysconfig omap3xxx_dma_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x002c,	.syss_offs	= 0x0028,	.sysc_flags	= (SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |			   SYSC_HAS_MIDLEMODE | SYSC_HAS_CLOCKACTIVITY |			   SYSC_HAS_EMUFREE | SYSC_HAS_AUTOIDLE |			   SYSS_HAS_RESET_STATUS),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |			   MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),	.sysc_fields	= &omap_hwmod_sysc_type1,};static struct omap_hwmod_class omap3xxx_dma_hwmod_class = {	.name = "dma",	.sysc = &omap3xxx_dma_sysc,};/* dma_system */static struct omap_hwmod omap3xxx_dma_system_hwmod = {	.name		= "dma",	.class		= &omap3xxx_dma_hwmod_class,	.mpu_irqs	= omap2_dma_system_irqs,	.main_clk	= "core_l3_ick",	.prcm = {		.omap2 = {			.module_offs		= CORE_MOD,			.prcm_reg_id		= 1,			.module_bit		= OMAP3430_ST_SDMA_SHIFT,			.idlest_reg_id		= 1,			.idlest_idle_bit	= OMAP3430_ST_SDMA_SHIFT,		},	},	.dev_attr	= &dma_dev_attr,	.flags		= HWMOD_NO_IDLEST,};/* * 'mcbsp' class * multi channel buffered serial port controller */static struct omap_hwmod_class_sysconfig omap3xxx_mcbsp_sysc = {	.sysc_offs	= 0x008c,	.sysc_flags	= (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |			   SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),	.sysc_fields	= &omap_hwmod_sysc_type1,	.clockact	= 0x2,};static struct omap_hwmod_class omap3xxx_mcbsp_hwmod_class = {	.name = "mcbsp",	.sysc = &omap3xxx_mcbsp_sysc,	.rev  = MCBSP_CONFIG_TYPE3,};/* McBSP functional clock mapping */static struct omap_hwmod_opt_clk mcbsp15_opt_clks[] = {	{ .role = "pad_fck", .clk = "mcbsp_clks" },	{ .role = "prcm_fck", .clk = "core_96m_fck" },};static struct omap_hwmod_opt_clk mcbsp234_opt_clks[] = {	{ .role = "pad_fck", .clk = "mcbsp_clks" },	{ .role = "prcm_fck", .clk = "per_96m_fck" },};/* mcbsp1 */static struct omap_hwmod_irq_info omap3xxx_mcbsp1_irqs[] = {	{ .name = "common", .irq = 16 + OMAP_INTC_START, },	{ .name = "tx", .irq = 59 + OMAP_INTC_START, },	{ .name = "rx", .irq = 60 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod omap3xxx_mcbsp1_hwmod = {	.name		= "mcbsp1",	.class		= &omap3xxx_mcbsp_hwmod_class,	.mpu_irqs	= omap3xxx_mcbsp1_irqs,	.sdma_reqs	= omap2_mcbsp1_sdma_reqs,	.main_clk	= "mcbsp1_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_MCBSP1_SHIFT,			.module_offs = CORE_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_MCBSP1_SHIFT,		},	},	.opt_clks	= mcbsp15_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(mcbsp15_opt_clks),};/* mcbsp2 */static struct omap_hwmod_irq_info omap3xxx_mcbsp2_irqs[] = {	{ .name = "common", .irq = 17 + OMAP_INTC_START, },	{ .name = "tx", .irq = 62 + OMAP_INTC_START, },	{ .name = "rx", .irq = 63 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_mcbsp_dev_attr omap34xx_mcbsp2_dev_attr = {	.sidetone	= "mcbsp2_sidetone",};static struct omap_hwmod omap3xxx_mcbsp2_hwmod = {	.name		= "mcbsp2",	.class		= &omap3xxx_mcbsp_hwmod_class,	.mpu_irqs	= omap3xxx_mcbsp2_irqs,	.sdma_reqs	= omap2_mcbsp2_sdma_reqs,	.main_clk	= "mcbsp2_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_MCBSP2_SHIFT,			.module_offs = OMAP3430_PER_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_MCBSP2_SHIFT,		},	},	.opt_clks	= mcbsp234_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(mcbsp234_opt_clks),	.dev_attr	= &omap34xx_mcbsp2_dev_attr,};/* mcbsp3 */static struct omap_hwmod_irq_info omap3xxx_mcbsp3_irqs[] = {	{ .name = "common", .irq = 22 + OMAP_INTC_START, },	{ .name = "tx", .irq = 89 + OMAP_INTC_START, },	{ .name = "rx", .irq = 90 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_mcbsp_dev_attr omap34xx_mcbsp3_dev_attr = {	.sidetone	= "mcbsp3_sidetone",};static struct omap_hwmod omap3xxx_mcbsp3_hwmod = {	.name		= "mcbsp3",	.class		= &omap3xxx_mcbsp_hwmod_class,	.mpu_irqs	= omap3xxx_mcbsp3_irqs,	.sdma_reqs	= omap2_mcbsp3_sdma_reqs,	.main_clk	= "mcbsp3_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_MCBSP3_SHIFT,			.module_offs = OMAP3430_PER_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_MCBSP3_SHIFT,		},	},	.opt_clks	= mcbsp234_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(mcbsp234_opt_clks),	.dev_attr	= &omap34xx_mcbsp3_dev_attr,};/* mcbsp4 */static struct omap_hwmod_irq_info omap3xxx_mcbsp4_irqs[] = {	{ .name = "common", .irq = 23 + OMAP_INTC_START, },	{ .name = "tx", .irq = 54 + OMAP_INTC_START, },	{ .name = "rx", .irq = 55 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod_dma_info omap3xxx_mcbsp4_sdma_chs[] = {	{ .name = "rx", .dma_req = 20 },	{ .name = "tx", .dma_req = 19 },	{ .dma_req = -1 }};static struct omap_hwmod omap3xxx_mcbsp4_hwmod = {	.name		= "mcbsp4",	.class		= &omap3xxx_mcbsp_hwmod_class,	.mpu_irqs	= omap3xxx_mcbsp4_irqs,	.sdma_reqs	= omap3xxx_mcbsp4_sdma_chs,	.main_clk	= "mcbsp4_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_MCBSP4_SHIFT,			.module_offs = OMAP3430_PER_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_MCBSP4_SHIFT,		},	},	.opt_clks	= mcbsp234_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(mcbsp234_opt_clks),};/* mcbsp5 */static struct omap_hwmod_irq_info omap3xxx_mcbsp5_irqs[] = {	{ .name = "common", .irq = 27 + OMAP_INTC_START, },	{ .name = "tx", .irq = 81 + OMAP_INTC_START, },	{ .name = "rx", .irq = 82 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod_dma_info omap3xxx_mcbsp5_sdma_chs[] = {	{ .name = "rx", .dma_req = 22 },	{ .name = "tx", .dma_req = 21 },	{ .dma_req = -1 }};static struct omap_hwmod omap3xxx_mcbsp5_hwmod = {	.name		= "mcbsp5",	.class		= &omap3xxx_mcbsp_hwmod_class,	.mpu_irqs	= omap3xxx_mcbsp5_irqs,	.sdma_reqs	= omap3xxx_mcbsp5_sdma_chs,	.main_clk	= "mcbsp5_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_MCBSP5_SHIFT,			.module_offs = CORE_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_MCBSP5_SHIFT,		},	},	.opt_clks	= mcbsp15_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(mcbsp15_opt_clks),};/* 'mcbsp sidetone' class */static struct omap_hwmod_class_sysconfig omap3xxx_mcbsp_sidetone_sysc = {	.sysc_offs	= 0x0010,	.sysc_flags	= SYSC_HAS_AUTOIDLE,	.sysc_fields	= &omap_hwmod_sysc_type1,};static struct omap_hwmod_class omap3xxx_mcbsp_sidetone_hwmod_class = {	.name = "mcbsp_sidetone",	.sysc = &omap3xxx_mcbsp_sidetone_sysc,};/* mcbsp2_sidetone */static struct omap_hwmod_irq_info omap3xxx_mcbsp2_sidetone_irqs[] = {	{ .name = "irq", .irq = 4 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod omap3xxx_mcbsp2_sidetone_hwmod = {	.name		= "mcbsp2_sidetone",	.class		= &omap3xxx_mcbsp_sidetone_hwmod_class,	.mpu_irqs	= omap3xxx_mcbsp2_sidetone_irqs,	.main_clk	= "mcbsp2_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			 .module_bit = OMAP3430_EN_MCBSP2_SHIFT,			.module_offs = OMAP3430_PER_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_MCBSP2_SHIFT,		},	},};/* mcbsp3_sidetone */static struct omap_hwmod_irq_info omap3xxx_mcbsp3_sidetone_irqs[] = {	{ .name = "irq", .irq = 5 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod omap3xxx_mcbsp3_sidetone_hwmod = {	.name		= "mcbsp3_sidetone",	.class		= &omap3xxx_mcbsp_sidetone_hwmod_class,	.mpu_irqs	= omap3xxx_mcbsp3_sidetone_irqs,	.main_clk	= "mcbsp3_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_MCBSP3_SHIFT,			.module_offs = OMAP3430_PER_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_MCBSP3_SHIFT,		},	},};/* SR common */static struct omap_hwmod_sysc_fields omap34xx_sr_sysc_fields = {	.clkact_shift	= 20,};static struct omap_hwmod_class_sysconfig omap34xx_sr_sysc = {	.sysc_offs	= 0x24,	.sysc_flags	= (SYSC_HAS_CLOCKACTIVITY | SYSC_NO_CACHE),	.clockact	= CLOCKACT_TEST_ICLK,	.sysc_fields	= &omap34xx_sr_sysc_fields,};static struct omap_hwmod_class omap34xx_smartreflex_hwmod_class = {	.name = "smartreflex",	.sysc = &omap34xx_sr_sysc,	.rev  = 1,};static struct omap_hwmod_sysc_fields omap36xx_sr_sysc_fields = {	.sidle_shift	= 24,	.enwkup_shift	= 26,};static struct omap_hwmod_class_sysconfig omap36xx_sr_sysc = {	.sysc_offs	= 0x38,	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),	.sysc_flags	= (SYSC_HAS_SIDLEMODE | SYSC_HAS_ENAWAKEUP |			SYSC_NO_CACHE),	.sysc_fields	= &omap36xx_sr_sysc_fields,};static struct omap_hwmod_class omap36xx_smartreflex_hwmod_class = {	.name = "smartreflex",	.sysc = &omap36xx_sr_sysc,	.rev  = 2,};/* SR1 */static struct omap_smartreflex_dev_attr sr1_dev_attr = {	.sensor_voltdm_name   = "mpu_iva",};static struct omap_hwmod_irq_info omap3_smartreflex_mpu_irqs[] = {	{ .irq = 18 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod omap34xx_sr1_hwmod = {	.name		= "smartreflex_mpu_iva",	.class		= &omap34xx_smartreflex_hwmod_class,	.main_clk	= "sr1_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_SR1_SHIFT,			.module_offs = WKUP_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_EN_SR1_SHIFT,		},	},	.dev_attr	= &sr1_dev_attr,	.mpu_irqs	= omap3_smartreflex_mpu_irqs,	.flags		= HWMOD_SET_DEFAULT_CLOCKACT,};static struct omap_hwmod omap36xx_sr1_hwmod = {	.name		= "smartreflex_mpu_iva",	.class		= &omap36xx_smartreflex_hwmod_class,	.main_clk	= "sr1_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_SR1_SHIFT,			.module_offs = WKUP_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_EN_SR1_SHIFT,		},	},	.dev_attr	= &sr1_dev_attr,	.mpu_irqs	= omap3_smartreflex_mpu_irqs,};/* SR2 */static struct omap_smartreflex_dev_attr sr2_dev_attr = {	.sensor_voltdm_name	= "core",};static struct omap_hwmod_irq_info omap3_smartreflex_core_irqs[] = {	{ .irq = 19 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod omap34xx_sr2_hwmod = {	.name		= "smartreflex_core",	.class		= &omap34xx_smartreflex_hwmod_class,	.main_clk	= "sr2_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_SR2_SHIFT,			.module_offs = WKUP_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_EN_SR2_SHIFT,		},	},	.dev_attr	= &sr2_dev_attr,	.mpu_irqs	= omap3_smartreflex_core_irqs,	.flags		= HWMOD_SET_DEFAULT_CLOCKACT,};static struct omap_hwmod omap36xx_sr2_hwmod = {	.name		= "smartreflex_core",	.class		= &omap36xx_smartreflex_hwmod_class,	.main_clk	= "sr2_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_SR2_SHIFT,			.module_offs = WKUP_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_EN_SR2_SHIFT,		},	},	.dev_attr	= &sr2_dev_attr,	.mpu_irqs	= omap3_smartreflex_core_irqs,};/* * 'mailbox' class * mailbox module allowing communication between the on-chip processors * using a queued mailbox-interrupt mechanism. */static struct omap_hwmod_class_sysconfig omap3xxx_mailbox_sysc = {	.rev_offs	= 0x000,	.sysc_offs	= 0x010,	.syss_offs	= 0x014,	.sysc_flags	= (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |				SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),	.sysc_fields	= &omap_hwmod_sysc_type1,};static struct omap_hwmod_class omap3xxx_mailbox_hwmod_class = {	.name = "mailbox",	.sysc = &omap3xxx_mailbox_sysc,};static struct omap_hwmod_irq_info omap3xxx_mailbox_irqs[] = {	{ .irq = 26 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod omap3xxx_mailbox_hwmod = {	.name		= "mailbox",	.class		= &omap3xxx_mailbox_hwmod_class,	.mpu_irqs	= omap3xxx_mailbox_irqs,	.main_clk	= "mailboxes_ick",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_MAILBOXES_SHIFT,			.module_offs = CORE_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_MAILBOXES_SHIFT,		},	},};/* * 'mcspi' class * multichannel serial port interface (mcspi) / master/slave synchronous serial * bus */static struct omap_hwmod_class_sysconfig omap34xx_mcspi_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0010,	.syss_offs	= 0x0014,	.sysc_flags	= (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |				SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |				SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),	.sysc_fields    = &omap_hwmod_sysc_type1,};static struct omap_hwmod_class omap34xx_mcspi_class = {	.name = "mcspi",	.sysc = &omap34xx_mcspi_sysc,	.rev = OMAP3_MCSPI_REV,};/* mcspi1 */static struct omap2_mcspi_dev_attr omap_mcspi1_dev_attr = {	.num_chipselect = 4,};static struct omap_hwmod omap34xx_mcspi1 = {	.name		= "mcspi1",	.mpu_irqs	= omap2_mcspi1_mpu_irqs,	.sdma_reqs	= omap2_mcspi1_sdma_reqs,	.main_clk	= "mcspi1_fck",	.prcm		= {		.omap2 = {			.module_offs = CORE_MOD,			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_MCSPI1_SHIFT,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_MCSPI1_SHIFT,		},	},	.class		= &omap34xx_mcspi_class,	.dev_attr       = &omap_mcspi1_dev_attr,};/* mcspi2 */static struct omap2_mcspi_dev_attr omap_mcspi2_dev_attr = {	.num_chipselect = 2,};static struct omap_hwmod omap34xx_mcspi2 = {	.name		= "mcspi2",	.mpu_irqs	= omap2_mcspi2_mpu_irqs,	.sdma_reqs	= omap2_mcspi2_sdma_reqs,	.main_clk	= "mcspi2_fck",	.prcm		= {		.omap2 = {			.module_offs = CORE_MOD,			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_MCSPI2_SHIFT,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_MCSPI2_SHIFT,		},	},	.class		= &omap34xx_mcspi_class,	.dev_attr       = &omap_mcspi2_dev_attr,};/* mcspi3 */static struct omap_hwmod_irq_info omap34xx_mcspi3_mpu_irqs[] = {	{ .name = "irq", .irq = 91 + OMAP_INTC_START, }, /* 91 */	{ .irq = -1 },};static struct omap_hwmod_dma_info omap34xx_mcspi3_sdma_reqs[] = {	{ .name = "tx0", .dma_req = 15 },	{ .name = "rx0", .dma_req = 16 },	{ .name = "tx1", .dma_req = 23 },	{ .name = "rx1", .dma_req = 24 },	{ .dma_req = -1 }};static struct omap2_mcspi_dev_attr omap_mcspi3_dev_attr = {	.num_chipselect = 2,};static struct omap_hwmod omap34xx_mcspi3 = {	.name		= "mcspi3",	.mpu_irqs	= omap34xx_mcspi3_mpu_irqs,	.sdma_reqs	= omap34xx_mcspi3_sdma_reqs,	.main_clk	= "mcspi3_fck",	.prcm		= {		.omap2 = {			.module_offs = CORE_MOD,			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_MCSPI3_SHIFT,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_MCSPI3_SHIFT,		},	},	.class		= &omap34xx_mcspi_class,	.dev_attr       = &omap_mcspi3_dev_attr,};/* mcspi4 */static struct omap_hwmod_irq_info omap34xx_mcspi4_mpu_irqs[] = {	{ .name = "irq", .irq = 48 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod_dma_info omap34xx_mcspi4_sdma_reqs[] = {	{ .name = "tx0", .dma_req = 70 }, /* DMA_SPI4_TX0 */	{ .name = "rx0", .dma_req = 71 }, /* DMA_SPI4_RX0 */	{ .dma_req = -1 }};static struct omap2_mcspi_dev_attr omap_mcspi4_dev_attr = {	.num_chipselect = 1,};static struct omap_hwmod omap34xx_mcspi4 = {	.name		= "mcspi4",	.mpu_irqs	= omap34xx_mcspi4_mpu_irqs,	.sdma_reqs	= omap34xx_mcspi4_sdma_reqs,	.main_clk	= "mcspi4_fck",	.prcm		= {		.omap2 = {			.module_offs = CORE_MOD,			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_MCSPI4_SHIFT,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_MCSPI4_SHIFT,		},	},	.class		= &omap34xx_mcspi_class,	.dev_attr       = &omap_mcspi4_dev_attr,};/* usbhsotg */static struct omap_hwmod_class_sysconfig omap3xxx_usbhsotg_sysc = {	.rev_offs	= 0x0400,	.sysc_offs	= 0x0404,	.syss_offs	= 0x0408,	.sysc_flags	= (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE|			  SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |			  SYSC_HAS_AUTOIDLE),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |			  MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),	.sysc_fields	= &omap_hwmod_sysc_type1,};static struct omap_hwmod_class usbotg_class = {	.name = "usbotg",	.sysc = &omap3xxx_usbhsotg_sysc,};/* usb_otg_hs */static struct omap_hwmod_irq_info omap3xxx_usbhsotg_mpu_irqs[] = {	{ .name = "mc", .irq = 92 + OMAP_INTC_START, },	{ .name = "dma", .irq = 93 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod omap3xxx_usbhsotg_hwmod = {	.name		= "usb_otg_hs",	.mpu_irqs	= omap3xxx_usbhsotg_mpu_irqs,	.main_clk	= "hsotgusb_ick",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_HSOTGUSB_SHIFT,			.module_offs = CORE_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430ES2_ST_HSOTGUSB_IDLE_SHIFT,			.idlest_stdby_bit = OMAP3430ES2_ST_HSOTGUSB_STDBY_SHIFT		},	},	.class		= &usbotg_class,	/*	 * Erratum ID: i479  idle_req / idle_ack mechanism potentially	 * broken when autoidle is enabled	 * workaround is to disable the autoidle bit at module level.	 */	.flags		= HWMOD_NO_OCP_AUTOIDLE | HWMOD_SWSUP_SIDLE				| HWMOD_SWSUP_MSTANDBY,};/* usb_otg_hs */static struct omap_hwmod_irq_info am35xx_usbhsotg_mpu_irqs[] = {	{ .name = "mc", .irq = 71 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod_class am35xx_usbotg_class = {	.name = "am35xx_usbotg",};static struct omap_hwmod am35xx_usbhsotg_hwmod = {	.name		= "am35x_otg_hs",	.mpu_irqs	= am35xx_usbhsotg_mpu_irqs,	.main_clk	= "hsotgusb_fck",	.class		= &am35xx_usbotg_class,	.flags		= HWMOD_NO_IDLEST,};/* MMC/SD/SDIO common */static struct omap_hwmod_class_sysconfig omap34xx_mmc_sysc = {	.rev_offs	= 0x1fc,	.sysc_offs	= 0x10,	.syss_offs	= 0x14,	.sysc_flags	= (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |			   SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |			   SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),	.sysc_fields    = &omap_hwmod_sysc_type1,};static struct omap_hwmod_class omap34xx_mmc_class = {	.name = "mmc",	.sysc = &omap34xx_mmc_sysc,};/* MMC/SD/SDIO1 */static struct omap_hwmod_irq_info omap34xx_mmc1_mpu_irqs[] = {	{ .irq = 83 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod_dma_info omap34xx_mmc1_sdma_reqs[] = {	{ .name = "tx",	.dma_req = 61, },	{ .name = "rx",	.dma_req = 62, },	{ .dma_req = -1 }};static struct omap_hwmod_opt_clk omap34xx_mmc1_opt_clks[] = {	{ .role = "dbck", .clk = "omap_32k_fck", },};static struct omap_mmc_dev_attr mmc1_dev_attr = {	.flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,};/* See 35xx errata 2.1.1.128 in SPRZ278F */static struct omap_mmc_dev_attr mmc1_pre_es3_dev_attr = {	.flags = (OMAP_HSMMC_SUPPORTS_DUAL_VOLT |		  OMAP_HSMMC_BROKEN_MULTIBLOCK_READ),};static struct omap_hwmod omap3xxx_pre_es3_mmc1_hwmod = {	.name		= "mmc1",	.mpu_irqs	= omap34xx_mmc1_mpu_irqs,	.sdma_reqs	= omap34xx_mmc1_sdma_reqs,	.opt_clks	= omap34xx_mmc1_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(omap34xx_mmc1_opt_clks),	.main_clk	= "mmchs1_fck",	.prcm		= {		.omap2 = {			.module_offs = CORE_MOD,			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_MMC1_SHIFT,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_MMC1_SHIFT,		},	},	.dev_attr	= &mmc1_pre_es3_dev_attr,	.class		= &omap34xx_mmc_class,};static struct omap_hwmod omap3xxx_es3plus_mmc1_hwmod = {	.name		= "mmc1",	.mpu_irqs	= omap34xx_mmc1_mpu_irqs,	.sdma_reqs	= omap34xx_mmc1_sdma_reqs,	.opt_clks	= omap34xx_mmc1_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(omap34xx_mmc1_opt_clks),	.main_clk	= "mmchs1_fck",	.prcm		= {		.omap2 = {			.module_offs = CORE_MOD,			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_MMC1_SHIFT,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_MMC1_SHIFT,		},	},	.dev_attr	= &mmc1_dev_attr,	.class		= &omap34xx_mmc_class,};/* MMC/SD/SDIO2 */static struct omap_hwmod_irq_info omap34xx_mmc2_mpu_irqs[] = {	{ .irq = 86 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod_dma_info omap34xx_mmc2_sdma_reqs[] = {	{ .name = "tx",	.dma_req = 47, },	{ .name = "rx",	.dma_req = 48, },	{ .dma_req = -1 }};static struct omap_hwmod_opt_clk omap34xx_mmc2_opt_clks[] = {	{ .role = "dbck", .clk = "omap_32k_fck", },};/* See 35xx errata 2.1.1.128 in SPRZ278F */static struct omap_mmc_dev_attr mmc2_pre_es3_dev_attr = {	.flags = OMAP_HSMMC_BROKEN_MULTIBLOCK_READ,};static struct omap_hwmod omap3xxx_pre_es3_mmc2_hwmod = {	.name		= "mmc2",	.mpu_irqs	= omap34xx_mmc2_mpu_irqs,	.sdma_reqs	= omap34xx_mmc2_sdma_reqs,	.opt_clks	= omap34xx_mmc2_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(omap34xx_mmc2_opt_clks),	.main_clk	= "mmchs2_fck",	.prcm		= {		.omap2 = {			.module_offs = CORE_MOD,			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_MMC2_SHIFT,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_MMC2_SHIFT,		},	},	.dev_attr	= &mmc2_pre_es3_dev_attr,	.class		= &omap34xx_mmc_class,};static struct omap_hwmod omap3xxx_es3plus_mmc2_hwmod = {	.name		= "mmc2",	.mpu_irqs	= omap34xx_mmc2_mpu_irqs,	.sdma_reqs	= omap34xx_mmc2_sdma_reqs,	.opt_clks	= omap34xx_mmc2_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(omap34xx_mmc2_opt_clks),	.main_clk	= "mmchs2_fck",	.prcm		= {		.omap2 = {			.module_offs = CORE_MOD,			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_MMC2_SHIFT,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_MMC2_SHIFT,		},	},	.class		= &omap34xx_mmc_class,};/* MMC/SD/SDIO3 */static struct omap_hwmod_irq_info omap34xx_mmc3_mpu_irqs[] = {	{ .irq = 94 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod_dma_info omap34xx_mmc3_sdma_reqs[] = {	{ .name = "tx",	.dma_req = 77, },	{ .name = "rx",	.dma_req = 78, },	{ .dma_req = -1 }};static struct omap_hwmod_opt_clk omap34xx_mmc3_opt_clks[] = {	{ .role = "dbck", .clk = "omap_32k_fck", },};static struct omap_hwmod omap3xxx_mmc3_hwmod = {	.name		= "mmc3",	.mpu_irqs	= omap34xx_mmc3_mpu_irqs,	.sdma_reqs	= omap34xx_mmc3_sdma_reqs,	.opt_clks	= omap34xx_mmc3_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(omap34xx_mmc3_opt_clks),	.main_clk	= "mmchs3_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_MMC3_SHIFT,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_MMC3_SHIFT,		},	},	.class		= &omap34xx_mmc_class,};/* * 'usb_host_hs' class * high-speed multi-port usb host controller */static struct omap_hwmod_class_sysconfig omap3xxx_usb_host_hs_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0010,	.syss_offs	= 0x0014,	.sysc_flags	= (SYSC_HAS_MIDLEMODE | SYSC_HAS_CLOCKACTIVITY |			   SYSC_HAS_SIDLEMODE | SYSC_HAS_ENAWAKEUP |			   SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |			   MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),	.sysc_fields	= &omap_hwmod_sysc_type1,};static struct omap_hwmod_class omap3xxx_usb_host_hs_hwmod_class = {	.name = "usb_host_hs",	.sysc = &omap3xxx_usb_host_hs_sysc,};static struct omap_hwmod_opt_clk omap3xxx_usb_host_hs_opt_clks[] = {	  { .role = "ehci_logic_fck", .clk = "usbhost_120m_fck", },};static struct omap_hwmod_irq_info omap3xxx_usb_host_hs_irqs[] = {	{ .name = "ohci-irq", .irq = 76 + OMAP_INTC_START, },	{ .name = "ehci-irq", .irq = 77 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod omap3xxx_usb_host_hs_hwmod = {	.name		= "usb_host_hs",	.class		= &omap3xxx_usb_host_hs_hwmod_class,	.clkdm_name	= "l3_init_clkdm",	.mpu_irqs	= omap3xxx_usb_host_hs_irqs,	.main_clk	= "usbhost_48m_fck",	.prcm = {		.omap2 = {			.module_offs = OMAP3430ES2_USBHOST_MOD,			.prcm_reg_id = 1,			.module_bit = OMAP3430ES2_EN_USBHOST1_SHIFT,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430ES2_ST_USBHOST_IDLE_SHIFT,			.idlest_stdby_bit = OMAP3430ES2_ST_USBHOST_STDBY_SHIFT,		},	},	.opt_clks	= omap3xxx_usb_host_hs_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(omap3xxx_usb_host_hs_opt_clks),	/*	 * Errata: USBHOST Configured In Smart-Idle Can Lead To a Deadlock	 * id: i660	 *	 * Description:	 * In the following configuration :	 * - USBHOST module is set to smart-idle mode	 * - PRCM asserts idle_req to the USBHOST module ( This typically	 *   happens when the system is going to a low power mode : all ports	 *   have been suspended, the master part of the USBHOST module has	 *   entered the standby state, and SW has cut the functional clocks)	 * - an USBHOST interrupt occurs before the module is able to answer	 *   idle_ack, typically a remote wakeup IRQ.	 * Then the USB HOST module will enter a deadlock situation where it	 * is no more accessible nor functional.	 *	 * Workaround:	 * Don't use smart idle; use only force idle, hence HWMOD_SWSUP_SIDLE	 */	/*	 * Errata: USB host EHCI may stall when entering smart-standby mode	 * Id: i571	 *	 * Description:	 * When the USBHOST module is set to smart-standby mode, and when it is	 * ready to enter the standby state (i.e. all ports are suspended and	 * all attached devices are in suspend mode), then it can wrongly assert	 * the Mstandby signal too early while there are still some residual OCP	 * transactions ongoing. If this condition occurs, the internal state	 * machine may go to an undefined state and the USB link may be stuck	 * upon the next resume.	 *	 * Workaround:	 * Don't use smart standby; use only force standby,	 * hence HWMOD_SWSUP_MSTANDBY	 */	/*	 * During system boot; If the hwmod framework resets the module	 * the module will have smart idle settings; which can lead to deadlock	 * (above Errata Id:i660); so, dont reset the module during boot;	 * Use HWMOD_INIT_NO_RESET.	 */	.flags		= HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY |			  HWMOD_INIT_NO_RESET,};/* * 'usb_tll_hs' class * usb_tll_hs module is the adapter on the usb_host_hs ports */static struct omap_hwmod_class_sysconfig omap3xxx_usb_tll_hs_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0010,	.syss_offs	= 0x0014,	.sysc_flags	= (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |			   SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |			   SYSC_HAS_AUTOIDLE),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),	.sysc_fields	= &omap_hwmod_sysc_type1,};static struct omap_hwmod_class omap3xxx_usb_tll_hs_hwmod_class = {	.name = "usb_tll_hs",	.sysc = &omap3xxx_usb_tll_hs_sysc,};static struct omap_hwmod_irq_info omap3xxx_usb_tll_hs_irqs[] = {	{ .name = "tll-irq", .irq = 78 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod omap3xxx_usb_tll_hs_hwmod = {	.name		= "usb_tll_hs",	.class		= &omap3xxx_usb_tll_hs_hwmod_class,	.clkdm_name	= "l3_init_clkdm",	.mpu_irqs	= omap3xxx_usb_tll_hs_irqs,	.main_clk	= "usbtll_fck",	.prcm = {		.omap2 = {			.module_offs = CORE_MOD,			.prcm_reg_id = 3,			.module_bit = OMAP3430ES2_EN_USBTLL_SHIFT,			.idlest_reg_id = 3,			.idlest_idle_bit = OMAP3430ES2_ST_USBTLL_SHIFT,		},	},};static struct omap_hwmod omap3xxx_hdq1w_hwmod = {	.name		= "hdq1w",	.mpu_irqs	= omap2_hdq1w_mpu_irqs,	.main_clk	= "hdq_fck",	.prcm		= {		.omap2 = {			.module_offs = CORE_MOD,			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_HDQ_SHIFT,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_HDQ_SHIFT,		},	},	.class		= &omap2_hdq1w_class,};/* SAD2D */static struct omap_hwmod_rst_info omap3xxx_sad2d_resets[] = {	{ .name = "rst_modem_pwron_sw", .rst_shift = 0 },	{ .name = "rst_modem_sw", .rst_shift = 1 },};static struct omap_hwmod_class omap3xxx_sad2d_class = {	.name			= "sad2d",};static struct omap_hwmod omap3xxx_sad2d_hwmod = {	.name		= "sad2d",	.rst_lines	= omap3xxx_sad2d_resets,	.rst_lines_cnt	= ARRAY_SIZE(omap3xxx_sad2d_resets),	.main_clk	= "sad2d_ick",	.prcm		= {		.omap2 = {			.module_offs = CORE_MOD,			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_SAD2D_SHIFT,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_SAD2D_SHIFT,		},	},	.class		= &omap3xxx_sad2d_class,};/* * '32K sync counter' class * 32-bit ordinary counter, clocked by the falling edge of the 32 khz clock */static struct omap_hwmod_class_sysconfig omap3xxx_counter_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0004,	.sysc_flags	= SYSC_HAS_SIDLEMODE,	.idlemodes	= (SIDLE_FORCE | SIDLE_NO),	.sysc_fields	= &omap_hwmod_sysc_type1,};static struct omap_hwmod_class omap3xxx_counter_hwmod_class = {	.name	= "counter",	.sysc	= &omap3xxx_counter_sysc,};static struct omap_hwmod omap3xxx_counter_32k_hwmod = {	.name		= "counter_32k",	.class		= &omap3xxx_counter_hwmod_class,	.clkdm_name	= "wkup_clkdm",	.flags		= HWMOD_SWSUP_SIDLE,	.main_clk	= "wkup_32k_fck",	.prcm		= {		.omap2	= {			.module_offs = WKUP_MOD,			.prcm_reg_id = 1,			.module_bit = OMAP3430_ST_32KSYNC_SHIFT,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_32KSYNC_SHIFT,		},	},};/* * 'gpmc' class * general purpose memory controller */static struct omap_hwmod_class_sysconfig omap3xxx_gpmc_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0010,	.syss_offs	= 0x0014,	.sysc_flags	= (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |			   SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),	.sysc_fields	= &omap_hwmod_sysc_type1,};static struct omap_hwmod_class omap3xxx_gpmc_hwmod_class = {	.name	= "gpmc",	.sysc	= &omap3xxx_gpmc_sysc,};static struct omap_hwmod_irq_info omap3xxx_gpmc_irqs[] = {	{ .irq = 20 },	{ .irq = -1 }};static struct omap_hwmod omap3xxx_gpmc_hwmod = {	.name		= "gpmc",	.class		= &omap3xxx_gpmc_hwmod_class,	.clkdm_name	= "core_l3_clkdm",	.mpu_irqs	= omap3xxx_gpmc_irqs,	.main_clk	= "gpmc_fck",	/*	 * XXX HWMOD_INIT_NO_RESET should not be needed for this IP	 * block.  It is not being added due to any known bugs with	 * resetting the GPMC IP block, but rather because any timings	 * set by the bootloader are not being correctly programmed by	 * the kernel from the board file or DT data.	 * HWMOD_INIT_NO_RESET should be removed ASAP.	 */	.flags		= (HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET |			   HWMOD_NO_IDLEST),};/* * interfaces *//* L3 -> L4_CORE interface */static struct omap_hwmod_ocp_if omap3xxx_l3_main__l4_core = {	.master	= &omap3xxx_l3_main_hwmod,	.slave	= &omap3xxx_l4_core_hwmod,	.user	= OCP_USER_MPU | OCP_USER_SDMA,};/* L3 -> L4_PER interface */static struct omap_hwmod_ocp_if omap3xxx_l3_main__l4_per = {	.master = &omap3xxx_l3_main_hwmod,	.slave	= &omap3xxx_l4_per_hwmod,	.user	= OCP_USER_MPU | OCP_USER_SDMA,};static struct omap_hwmod_addr_space omap3xxx_l3_main_addrs[] = {	{		.pa_start	= 0x68000000,		.pa_end		= 0x6800ffff,		.flags		= ADDR_TYPE_RT,	},	{ }};/* MPU -> L3 interface */static struct omap_hwmod_ocp_if omap3xxx_mpu__l3_main = {	.master   = &omap3xxx_mpu_hwmod,	.slave    = &omap3xxx_l3_main_hwmod,	.addr     = omap3xxx_l3_main_addrs,	.user	= OCP_USER_MPU,};static struct omap_hwmod_addr_space omap3xxx_l4_emu_addrs[] = {	{		.pa_start	= 0x54000000,		.pa_end		= 0x547fffff,		.flags		= ADDR_TYPE_RT,	},	{ }};/* l3 -> debugss */static struct omap_hwmod_ocp_if omap3xxx_l3_main__l4_debugss = {	.master		= &omap3xxx_l3_main_hwmod,	.slave		= &omap3xxx_debugss_hwmod,	.addr		= omap3xxx_l4_emu_addrs,	.user		= OCP_USER_MPU,};/* DSS -> l3 */static struct omap_hwmod_ocp_if omap3430es1_dss__l3 = {	.master		= &omap3430es1_dss_core_hwmod,	.slave		= &omap3xxx_l3_main_hwmod,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};static struct omap_hwmod_ocp_if omap3xxx_dss__l3 = {	.master		= &omap3xxx_dss_core_hwmod,	.slave		= &omap3xxx_l3_main_hwmod,	.fw = {		.omap2 = {			.l3_perm_bit  = OMAP3_L3_CORE_FW_INIT_ID_DSS,			.flags	= OMAP_FIREWALL_L3,		}	},	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* l3_core -> usbhsotg interface */static struct omap_hwmod_ocp_if omap3xxx_usbhsotg__l3 = {	.master		= &omap3xxx_usbhsotg_hwmod,	.slave		= &omap3xxx_l3_main_hwmod,	.clk		= "core_l3_ick",	.user		= OCP_USER_MPU,};/* l3_core -> am35xx_usbhsotg interface */static struct omap_hwmod_ocp_if am35xx_usbhsotg__l3 = {	.master		= &am35xx_usbhsotg_hwmod,	.slave		= &omap3xxx_l3_main_hwmod,	.clk		= "hsotgusb_ick",	.user		= OCP_USER_MPU,};/* l3_core -> sad2d interface */static struct omap_hwmod_ocp_if omap3xxx_sad2d__l3 = {	.master		= &omap3xxx_sad2d_hwmod,	.slave		= &omap3xxx_l3_main_hwmod,	.clk		= "core_l3_ick",	.user		= OCP_USER_MPU,};/* L4_CORE -> L4_WKUP interface */static struct omap_hwmod_ocp_if omap3xxx_l4_core__l4_wkup = {	.master	= &omap3xxx_l4_core_hwmod,	.slave	= &omap3xxx_l4_wkup_hwmod,	.user	= OCP_USER_MPU | OCP_USER_SDMA,};/* L4 CORE -> MMC1 interface */static struct omap_hwmod_ocp_if omap3xxx_l4_core__pre_es3_mmc1 = {	.master		= &omap3xxx_l4_core_hwmod,	.slave		= &omap3xxx_pre_es3_mmc1_hwmod,	.clk		= "mmchs1_ick",	.addr		= omap2430_mmc1_addr_space,	.user		= OCP_USER_MPU | OCP_USER_SDMA,	.flags		= OMAP_FIREWALL_L4};static struct omap_hwmod_ocp_if omap3xxx_l4_core__es3plus_mmc1 = {	.master		= &omap3xxx_l4_core_hwmod,	.slave		= &omap3xxx_es3plus_mmc1_hwmod,	.clk		= "mmchs1_ick",	.addr		= omap2430_mmc1_addr_space,	.user		= OCP_USER_MPU | OCP_USER_SDMA,	.flags		= OMAP_FIREWALL_L4};/* L4 CORE -> MMC2 interface */static struct omap_hwmod_ocp_if omap3xxx_l4_core__pre_es3_mmc2 = {	.master		= &omap3xxx_l4_core_hwmod,	.slave		= &omap3xxx_pre_es3_mmc2_hwmod,	.clk		= "mmchs2_ick",	.addr		= omap2430_mmc2_addr_space,	.user		= OCP_USER_MPU | OCP_USER_SDMA,	.flags		= OMAP_FIREWALL_L4};static struct omap_hwmod_ocp_if omap3xxx_l4_core__es3plus_mmc2 = {	.master		= &omap3xxx_l4_core_hwmod,	.slave		= &omap3xxx_es3plus_mmc2_hwmod,	.clk		= "mmchs2_ick",	.addr		= omap2430_mmc2_addr_space,	.user		= OCP_USER_MPU | OCP_USER_SDMA,	.flags		= OMAP_FIREWALL_L4};/* L4 CORE -> MMC3 interface */static struct omap_hwmod_addr_space omap3xxx_mmc3_addr_space[] = {	{		.pa_start	= 0x480ad000,		.pa_end		= 0x480ad1ff,		.flags		= ADDR_TYPE_RT,	},	{ }};static struct omap_hwmod_ocp_if omap3xxx_l4_core__mmc3 = {	.master		= &omap3xxx_l4_core_hwmod,	.slave		= &omap3xxx_mmc3_hwmod,	.clk		= "mmchs3_ick",	.addr		= omap3xxx_mmc3_addr_space,	.user		= OCP_USER_MPU | OCP_USER_SDMA,	.flags		= OMAP_FIREWALL_L4};/* L4 CORE -> UART1 interface */static struct omap_hwmod_addr_space omap3xxx_uart1_addr_space[] = {	{		.pa_start	= OMAP3_UART1_BASE,		.pa_end		= OMAP3_UART1_BASE + SZ_8K - 1,		.flags		= ADDR_MAP_ON_INIT | ADDR_TYPE_RT,	},	{ }};static struct omap_hwmod_ocp_if omap3_l4_core__uart1 = {	.master		= &omap3xxx_l4_core_hwmod,	.slave		= &omap3xxx_uart1_hwmod,	.clk		= "uart1_ick",	.addr		= omap3xxx_uart1_addr_space,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* L4 CORE -> UART2 interface */static struct omap_hwmod_addr_space omap3xxx_uart2_addr_space[] = {	{		.pa_start	= OMAP3_UART2_BASE,		.pa_end		= OMAP3_UART2_BASE + SZ_1K - 1,		.flags		= ADDR_MAP_ON_INIT | ADDR_TYPE_RT,	},	{ }};static struct omap_hwmod_ocp_if omap3_l4_core__uart2 = {	.master		= &omap3xxx_l4_core_hwmod,	.slave		= &omap3xxx_uart2_hwmod,	.clk		= "uart2_ick",	.addr		= omap3xxx_uart2_addr_space,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* L4 PER -> UART3 interface */static struct omap_hwmod_addr_space omap3xxx_uart3_addr_space[] = {	{		.pa_start	= OMAP3_UART3_BASE,		.pa_end		= OMAP3_UART3_BASE + SZ_1K - 1,		.flags		= ADDR_MAP_ON_INIT | ADDR_TYPE_RT,	},	{ }};static struct omap_hwmod_ocp_if omap3_l4_per__uart3 = {	.master		= &omap3xxx_l4_per_hwmod,	.slave		= &omap3xxx_uart3_hwmod,	.clk		= "uart3_ick",	.addr		= omap3xxx_uart3_addr_space,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* L4 PER -> UART4 interface */static struct omap_hwmod_addr_space omap36xx_uart4_addr_space[] = {	{		.pa_start	= OMAP3_UART4_BASE,		.pa_end		= OMAP3_UART4_BASE + SZ_1K - 1,		.flags		= ADDR_MAP_ON_INIT | ADDR_TYPE_RT,	},	{ }};static struct omap_hwmod_ocp_if omap36xx_l4_per__uart4 = {	.master		= &omap3xxx_l4_per_hwmod,	.slave		= &omap36xx_uart4_hwmod,	.clk		= "uart4_ick",	.addr		= omap36xx_uart4_addr_space,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* AM35xx: L4 CORE -> UART4 interface */static struct omap_hwmod_addr_space am35xx_uart4_addr_space[] = {	{		.pa_start	= OMAP3_UART4_AM35XX_BASE,		.pa_end		= OMAP3_UART4_AM35XX_BASE + SZ_1K - 1,		.flags		= ADDR_MAP_ON_INIT | ADDR_TYPE_RT,	},	{ }};static struct omap_hwmod_ocp_if am35xx_l4_core__uart4 = {	.master		= &omap3xxx_l4_core_hwmod,	.slave		= &am35xx_uart4_hwmod,	.clk		= "uart4_ick",	.addr		= am35xx_uart4_addr_space,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* L4 CORE -> I2C1 interface */static struct omap_hwmod_ocp_if omap3_l4_core__i2c1 = {	.master		= &omap3xxx_l4_core_hwmod,	.slave		= &omap3xxx_i2c1_hwmod,	.clk		= "i2c1_ick",	.addr		= omap2_i2c1_addr_space,	.fw = {		.omap2 = {			.l4_fw_region  = OMAP3_L4_CORE_FW_I2C1_REGION,			.l4_prot_group = 7,			.flags	= OMAP_FIREWALL_L4,		}	},	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* L4 CORE -> I2C2 interface */static struct omap_hwmod_ocp_if omap3_l4_core__i2c2 = {	.master		= &omap3xxx_l4_core_hwmod,	.slave		= &omap3xxx_i2c2_hwmod,	.clk		= "i2c2_ick",	.addr		= omap2_i2c2_addr_space,	.fw = {		.omap2 = {			.l4_fw_region  = OMAP3_L4_CORE_FW_I2C2_REGION,			.l4_prot_group = 7,			.flags = OMAP_FIREWALL_L4,		}	},	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* L4 CORE -> I2C3 interface */static struct omap_hwmod_addr_space omap3xxx_i2c3_addr_space[] = {	{		.pa_start	= 0x48060000,		.pa_end		= 0x48060000 + SZ_128 - 1,		.flags		= ADDR_TYPE_RT,	},	{ }};static struct omap_hwmod_ocp_if omap3_l4_core__i2c3 = {	.master		= &omap3xxx_l4_core_hwmod,	.slave		= &omap3xxx_i2c3_hwmod,	.clk		= "i2c3_ick",	.addr		= omap3xxx_i2c3_addr_space,	.fw = {		.omap2 = {			.l4_fw_region  = OMAP3_L4_CORE_FW_I2C3_REGION,			.l4_prot_group = 7,			.flags = OMAP_FIREWALL_L4,		}	},	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* L4 CORE -> SR1 interface */static struct omap_hwmod_addr_space omap3_sr1_addr_space[] = {	{		.pa_start	= OMAP34XX_SR1_BASE,		.pa_end		= OMAP34XX_SR1_BASE + SZ_1K - 1,		.flags		= ADDR_TYPE_RT,	},	{ }};static struct omap_hwmod_ocp_if omap34xx_l4_core__sr1 = {	.master		= &omap3xxx_l4_core_hwmod,	.slave		= &omap34xx_sr1_hwmod,	.clk		= "sr_l4_ick",	.addr		= omap3_sr1_addr_space,	.user		= OCP_USER_MPU,};static struct omap_hwmod_ocp_if omap36xx_l4_core__sr1 = {	.master		= &omap3xxx_l4_core_hwmod,	.slave		= &omap36xx_sr1_hwmod,	.clk		= "sr_l4_ick",	.addr		= omap3_sr1_addr_space,	.user		= OCP_USER_MPU,};/* L4 CORE -> SR1 interface */static struct omap_hwmod_addr_space omap3_sr2_addr_space[] = {	{		.pa_start	= OMAP34XX_SR2_BASE,		.pa_end		= OMAP34XX_SR2_BASE + SZ_1K - 1,		.flags		= ADDR_TYPE_RT,	},	{ }};static struct omap_hwmod_ocp_if omap34xx_l4_core__sr2 = {	.master		= &omap3xxx_l4_core_hwmod,	.slave		= &omap34xx_sr2_hwmod,	.clk		= "sr_l4_ick",	.addr		= omap3_sr2_addr_space,	.user		= OCP_USER_MPU,};static struct omap_hwmod_ocp_if omap36xx_l4_core__sr2 = {	.master		= &omap3xxx_l4_core_hwmod,	.slave		= &omap36xx_sr2_hwmod,	.clk		= "sr_l4_ick",	.addr		= omap3_sr2_addr_space,	.user		= OCP_USER_MPU,};static struct omap_hwmod_addr_space omap3xxx_usbhsotg_addrs[] = {	{		.pa_start	= OMAP34XX_HSUSB_OTG_BASE,		.pa_end		= OMAP34XX_HSUSB_OTG_BASE + SZ_4K - 1,		.flags		= ADDR_TYPE_RT	},	{ }};/* l4_core -> usbhsotg  */static struct omap_hwmod_ocp_if omap3xxx_l4_core__usbhsotg = {	.master		= &omap3xxx_l4_core_hwmod,	.slave		= &omap3xxx_usbhsotg_hwmod,	.clk		= "l4_ick",	.addr		= omap3xxx_usbhsotg_addrs,	.user		= OCP_USER_MPU,};static struct omap_hwmod_addr_space am35xx_usbhsotg_addrs[] = {	{		.pa_start	= AM35XX_IPSS_USBOTGSS_BASE,		.pa_end		= AM35XX_IPSS_USBOTGSS_BASE + SZ_4K - 1,		.flags		= ADDR_TYPE_RT	},	{ }};/* l4_core -> usbhsotg  */static struct omap_hwmod_ocp_if am35xx_l4_core__usbhsotg = {	.master		= &omap3xxx_l4_core_hwmod,	.slave		= &am35xx_usbhsotg_hwmod,	.clk		= "hsotgusb_ick",	.addr		= am35xx_usbhsotg_addrs,	.user		= OCP_USER_MPU,};/* L4_WKUP -> L4_SEC interface */static struct omap_hwmod_ocp_if omap3xxx_l4_wkup__l4_sec = {	.master = &omap3xxx_l4_wkup_hwmod,	.slave	= &omap3xxx_l4_sec_hwmod,	.user	= OCP_USER_MPU | OCP_USER_SDMA,};/* IVA2 <- L3 interface */static struct omap_hwmod_ocp_if omap3xxx_l3__iva = {	.master		= &omap3xxx_l3_main_hwmod,	.slave		= &omap3xxx_iva_hwmod,	.clk		= "core_l3_ick",	.user		= OCP_USER_MPU | OCP_USER_SDMA,};static struct omap_hwmod_addr_space omap3xxx_timer1_addrs[] = {	{		.pa_start	= 0x48318000,		.pa_end		= 0x48318000 + SZ_1K - 1,		.flags		= ADDR_TYPE_RT	},	{ }};/* l4_wkup -> timer1 */static struct omap_hwmod_ocp_if omap3xxx_l4_wkup__timer1 = {	.master		= &omap3xxx_l4_wkup_hwmod,	.slave		= &omap3xxx_timer1_hwmod,	.clk		= "gpt1_ick",	.addr		= omap3xxx_timer1_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};static struct omap_hwmod_addr_space omap3xxx_timer2_addrs[] = {	{		.pa_start	= 0x49032000,		.pa_end		= 0x49032000 + SZ_1K - 1,		.flags		= ADDR_TYPE_RT	},	{ }};/* l4_per -> timer2 */static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer2 = {	.master		= &omap3xxx_l4_per_hwmod,	.slave		= &omap3xxx_timer2_hwmod,	.clk		= "gpt2_ick",	.addr		= omap3xxx_timer2_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};static struct omap_hwmod_addr_space omap3xxx_timer3_addrs[] = {	{		.pa_start	= 0x49034000,		.pa_end		= 0x49034000 + SZ_1K - 1,		.flags		= ADDR_TYPE_RT	},	{ }};/* l4_per -> timer3 */static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer3 = {	.master		= &omap3xxx_l4_per_hwmod,	.slave		= &omap3xxx_timer3_hwmod,	.clk		= "gpt3_ick",	.addr		= omap3xxx_timer3_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};static struct omap_hwmod_addr_space omap3xxx_timer4_addrs[] = {	{		.pa_start	= 0x49036000,		.pa_end		= 0x49036000 + SZ_1K - 1,		.flags		= ADDR_TYPE_RT	},	{ }};/* l4_per -> timer4 */static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer4 = {	.master		= &omap3xxx_l4_per_hwmod,	.slave		= &omap3xxx_timer4_hwmod,	.clk		= "gpt4_ick",	.addr		= omap3xxx_timer4_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};static struct omap_hwmod_addr_space omap3xxx_timer5_addrs[] = {	{		.pa_start	= 0x49038000,		.pa_end		= 0x49038000 + SZ_1K - 1,		.flags		= ADDR_TYPE_RT	},	{ }};/* l4_per -> timer5 */static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer5 = {	.master		= &omap3xxx_l4_per_hwmod,	.slave		= &omap3xxx_timer5_hwmod,	.clk		= "gpt5_ick",	.addr		= omap3xxx_timer5_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};static struct omap_hwmod_addr_space omap3xxx_timer6_addrs[] = {	{		.pa_start	= 0x4903A000,		.pa_end		= 0x4903A000 + SZ_1K - 1,		.flags		= ADDR_TYPE_RT	},	{ }};/* l4_per -> timer6 */static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer6 = {	.master		= &omap3xxx_l4_per_hwmod,	.slave		= &omap3xxx_timer6_hwmod,	.clk		= "gpt6_ick",	.addr		= omap3xxx_timer6_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};static struct omap_hwmod_addr_space omap3xxx_timer7_addrs[] = {	{		.pa_start	= 0x4903C000,		.pa_end		= 0x4903C000 + SZ_1K - 1,		.flags		= ADDR_TYPE_RT	},	{ }};/* l4_per -> timer7 */static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer7 = {	.master		= &omap3xxx_l4_per_hwmod,	.slave		= &omap3xxx_timer7_hwmod,	.clk		= "gpt7_ick",	.addr		= omap3xxx_timer7_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};static struct omap_hwmod_addr_space omap3xxx_timer8_addrs[] = {	{		.pa_start	= 0x4903E000,		.pa_end		= 0x4903E000 + SZ_1K - 1,		.flags		= ADDR_TYPE_RT	},	{ }};/* l4_per -> timer8 */static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer8 = {	.master		= &omap3xxx_l4_per_hwmod,	.slave		= &omap3xxx_timer8_hwmod,	.clk		= "gpt8_ick",	.addr		= omap3xxx_timer8_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};static struct omap_hwmod_addr_space omap3xxx_timer9_addrs[] = {	{		.pa_start	= 0x49040000,		.pa_end		= 0x49040000 + SZ_1K - 1,		.flags		= ADDR_TYPE_RT	},	{ }};/* l4_per -> timer9 */static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer9 = {	.master		= &omap3xxx_l4_per_hwmod,	.slave		= &omap3xxx_timer9_hwmod,	.clk		= "gpt9_ick",	.addr		= omap3xxx_timer9_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* l4_core -> timer10 */static struct omap_hwmod_ocp_if omap3xxx_l4_core__timer10 = {	.master		= &omap3xxx_l4_core_hwmod,	.slave		= &omap3xxx_timer10_hwmod,	.clk		= "gpt10_ick",	.addr		= omap2_timer10_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* l4_core -> timer11 */static struct omap_hwmod_ocp_if omap3xxx_l4_core__timer11 = {	.master		= &omap3xxx_l4_core_hwmod,	.slave		= &omap3xxx_timer11_hwmod,	.clk		= "gpt11_ick",	.addr		= omap2_timer11_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};static struct omap_hwmod_addr_space omap3xxx_timer12_addrs[] = {	{		.pa_start	= 0x48304000,		.pa_end		= 0x48304000 + SZ_1K - 1,		.flags		= ADDR_TYPE_RT	},	{ }};/* l4_core -> timer12 */static struct omap_hwmod_ocp_if omap3xxx_l4_sec__timer12 = {	.master		= &omap3xxx_l4_sec_hwmod,	.slave		= &omap3xxx_timer12_hwmod,	.clk		= "gpt12_ick",	.addr		= omap3xxx_timer12_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* l4_wkup -> wd_timer2 */static struct omap_hwmod_addr_space omap3xxx_wd_timer2_addrs[] = {	{		.pa_start	= 0x48314000,		.pa_end		= 0x4831407f,		.flags		= ADDR_TYPE_RT	},	{ }};static struct omap_hwmod_ocp_if omap3xxx_l4_wkup__wd_timer2 = {	.master		= &omap3xxx_l4_wkup_hwmod,	.slave		= &omap3xxx_wd_timer2_hwmod,	.clk		= "wdt2_ick",	.addr		= omap3xxx_wd_timer2_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* l4_core -> dss */static struct omap_hwmod_ocp_if omap3430es1_l4_core__dss = {	.master		= &omap3xxx_l4_core_hwmod,	.slave		= &omap3430es1_dss_core_hwmod,	.clk		= "dss_ick",	.addr		= omap2_dss_addrs,	.fw = {		.omap2 = {			.l4_fw_region  = OMAP3ES1_L4_CORE_FW_DSS_CORE_REGION,			.l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,			.flags	= OMAP_FIREWALL_L4,		}	},	.user		= OCP_USER_MPU | OCP_USER_SDMA,};static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss = {	.master		= &omap3xxx_l4_core_hwmod,	.slave		= &omap3xxx_dss_core_hwmod,	.clk		= "dss_ick",	.addr		= omap2_dss_addrs,	.fw = {		.omap2 = {			.l4_fw_region  = OMAP3_L4_CORE_FW_DSS_CORE_REGION,			.l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,			.flags	= OMAP_FIREWALL_L4,		}	},	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* l4_core -> dss_dispc */static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss_dispc = {	.master		= &omap3xxx_l4_core_hwmod,	.slave		= &omap3xxx_dss_dispc_hwmod,	.clk		= "dss_ick",	.addr		= omap2_dss_dispc_addrs,	.fw = {		.omap2 = {			.l4_fw_region  = OMAP3_L4_CORE_FW_DSS_DISPC_REGION,			.l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,			.flags	= OMAP_FIREWALL_L4,		}	},	.user		= OCP_USER_MPU | OCP_USER_SDMA,};static struct omap_hwmod_addr_space omap3xxx_dss_dsi1_addrs[] = {	{		.pa_start	= 0x4804FC00,		.pa_end		= 0x4804FFFF,		.flags		= ADDR_TYPE_RT	},	{ }};/* l4_core -> dss_dsi1 */static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss_dsi1 = {	.master		= &omap3xxx_l4_core_hwmod,	.slave		= &omap3xxx_dss_dsi1_hwmod,	.clk		= "dss_ick",	.addr		= omap3xxx_dss_dsi1_addrs,	.fw = {		.omap2 = {			.l4_fw_region  = OMAP3_L4_CORE_FW_DSS_DSI_REGION,			.l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,			.flags	= OMAP_FIREWALL_L4,		}	},	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* l4_core -> dss_rfbi */static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss_rfbi = {	.master		= &omap3xxx_l4_core_hwmod,	.slave		= &omap3xxx_dss_rfbi_hwmod,	.clk		= "dss_ick",	.addr		= omap2_dss_rfbi_addrs,	.fw = {		.omap2 = {			.l4_fw_region  = OMAP3_L4_CORE_FW_DSS_RFBI_REGION,			.l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP ,			.flags	= OMAP_FIREWALL_L4,		}	},	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* l4_core -> dss_venc */static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss_venc = {	.master		= &omap3xxx_l4_core_hwmod,	.slave		= &omap3xxx_dss_venc_hwmod,	.clk		= "dss_ick",	.addr		= omap2_dss_venc_addrs,	.fw = {		.omap2 = {			.l4_fw_region  = OMAP3_L4_CORE_FW_DSS_VENC_REGION,			.l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,			.flags	= OMAP_FIREWALL_L4,		}	},	.flags		= OCPIF_SWSUP_IDLE,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* l4_wkup -> gpio1 */static struct omap_hwmod_addr_space omap3xxx_gpio1_addrs[] = {	{		.pa_start	= 0x48310000,		.pa_end		= 0x483101ff,		.flags		= ADDR_TYPE_RT	},	{ }};static struct omap_hwmod_ocp_if omap3xxx_l4_wkup__gpio1 = {	.master		= &omap3xxx_l4_wkup_hwmod,	.slave		= &omap3xxx_gpio1_hwmod,	.addr		= omap3xxx_gpio1_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* l4_per -> gpio2 */static struct omap_hwmod_addr_space omap3xxx_gpio2_addrs[] = {	{		.pa_start	= 0x49050000,		.pa_end		= 0x490501ff,		.flags		= ADDR_TYPE_RT	},	{ }};static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio2 = {	.master		= &omap3xxx_l4_per_hwmod,	.slave		= &omap3xxx_gpio2_hwmod,	.addr		= omap3xxx_gpio2_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* l4_per -> gpio3 */static struct omap_hwmod_addr_space omap3xxx_gpio3_addrs[] = {	{		.pa_start	= 0x49052000,		.pa_end		= 0x490521ff,		.flags		= ADDR_TYPE_RT	},	{ }};static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio3 = {	.master		= &omap3xxx_l4_per_hwmod,	.slave		= &omap3xxx_gpio3_hwmod,	.addr		= omap3xxx_gpio3_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* * 'mmu' class * The memory management unit performs virtual to physical address translation * for its requestors. */static struct omap_hwmod_class_sysconfig mmu_sysc = {	.rev_offs	= 0x000,	.sysc_offs	= 0x010,	.syss_offs	= 0x014,	.sysc_flags	= (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |			   SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),	.sysc_fields	= &omap_hwmod_sysc_type1,};static struct omap_hwmod_class omap3xxx_mmu_hwmod_class = {	.name = "mmu",	.sysc = &mmu_sysc,};/* mmu isp */static struct omap_mmu_dev_attr mmu_isp_dev_attr = {	.da_start	= 0x0,	.da_end		= 0xfffff000,	.nr_tlb_entries = 8,};static struct omap_hwmod omap3xxx_mmu_isp_hwmod;static struct omap_hwmod_irq_info omap3xxx_mmu_isp_irqs[] = {	{ .irq = 24 },	{ .irq = -1 }};static struct omap_hwmod_addr_space omap3xxx_mmu_isp_addrs[] = {	{		.pa_start	= 0x480bd400,		.pa_end		= 0x480bd47f,		.flags		= ADDR_TYPE_RT,	},	{ }};/* l4_core -> mmu isp */static struct omap_hwmod_ocp_if omap3xxx_l4_core__mmu_isp = {	.master		= &omap3xxx_l4_core_hwmod,	.slave		= &omap3xxx_mmu_isp_hwmod,	.addr		= omap3xxx_mmu_isp_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};static struct omap_hwmod omap3xxx_mmu_isp_hwmod = {	.name		= "mmu_isp",	.class		= &omap3xxx_mmu_hwmod_class,	.mpu_irqs	= omap3xxx_mmu_isp_irqs,	.main_clk	= "cam_ick",	.dev_attr	= &mmu_isp_dev_attr,	.flags		= HWMOD_NO_IDLEST,};#ifdef CONFIG_OMAP_IOMMU_IVA2/* mmu iva */static struct omap_mmu_dev_attr mmu_iva_dev_attr = {	.da_start	= 0x11000000,	.da_end		= 0xfffff000,	.nr_tlb_entries = 32,};static struct omap_hwmod omap3xxx_mmu_iva_hwmod;static struct omap_hwmod_irq_info omap3xxx_mmu_iva_irqs[] = {	{ .irq = 28 },	{ .irq = -1 }};static struct omap_hwmod_rst_info omap3xxx_mmu_iva_resets[] = {	{ .name = "mmu", .rst_shift = 1, .st_shift = 9 },};static struct omap_hwmod_addr_space omap3xxx_mmu_iva_addrs[] = {	{		.pa_start	= 0x5d000000,		.pa_end		= 0x5d00007f,		.flags		= ADDR_TYPE_RT,	},	{ }};/* l3_main -> iva mmu */static struct omap_hwmod_ocp_if omap3xxx_l3_main__mmu_iva = {	.master		= &omap3xxx_l3_main_hwmod,	.slave		= &omap3xxx_mmu_iva_hwmod,	.addr		= omap3xxx_mmu_iva_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};static struct omap_hwmod omap3xxx_mmu_iva_hwmod = {	.name		= "mmu_iva",	.class		= &omap3xxx_mmu_hwmod_class,	.mpu_irqs	= omap3xxx_mmu_iva_irqs,	.rst_lines	= omap3xxx_mmu_iva_resets,	.rst_lines_cnt	= ARRAY_SIZE(omap3xxx_mmu_iva_resets),	.main_clk	= "iva2_ck",	.prcm = {		.omap2 = {			.module_offs = OMAP3430_IVA2_MOD,		},	},	.dev_attr	= &mmu_iva_dev_attr,	.flags		= HWMOD_NO_IDLEST,};#endif/* l4_per -> gpio4 */static struct omap_hwmod_addr_space omap3xxx_gpio4_addrs[] = {	{		.pa_start	= 0x49054000,		.pa_end		= 0x490541ff,		.flags		= ADDR_TYPE_RT	},	{ }};static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio4 = {	.master		= &omap3xxx_l4_per_hwmod,	.slave		= &omap3xxx_gpio4_hwmod,	.addr		= omap3xxx_gpio4_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* l4_per -> gpio5 */static struct omap_hwmod_addr_space omap3xxx_gpio5_addrs[] = {	{		.pa_start	= 0x49056000,		.pa_end		= 0x490561ff,		.flags		= ADDR_TYPE_RT	},	{ }};static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio5 = {	.master		= &omap3xxx_l4_per_hwmod,	.slave		= &omap3xxx_gpio5_hwmod,	.addr		= omap3xxx_gpio5_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* l4_per -> gpio6 */static struct omap_hwmod_addr_space omap3xxx_gpio6_addrs[] = {	{		.pa_start	= 0x49058000,		.pa_end		= 0x490581ff,		.flags		= ADDR_TYPE_RT	},	{ }};static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio6 = {	.master		= &omap3xxx_l4_per_hwmod,	.slave		= &omap3xxx_gpio6_hwmod,	.addr		= omap3xxx_gpio6_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* dma_system -> L3 */static struct omap_hwmod_ocp_if omap3xxx_dma_system__l3 = {	.master		= &omap3xxx_dma_system_hwmod,	.slave		= &omap3xxx_l3_main_hwmod,
 |