| 12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580 | 
							- /*
 
-  * OMAP3 clock data
 
-  *
 
-  * Copyright (C) 2007-2012 Texas Instruments, Inc.
 
-  * Copyright (C) 2007-2011 Nokia Corporation
 
-  *
 
-  * Written by Paul Walmsley
 
-  * Updated to COMMON clk data format by Rajendra Nayak <rnayak@ti.com>
 
-  * With many device clock fixes by Kevin Hilman and Jouni Högander
 
-  * DPLL bypass clock support added by Roman Tereshonkov
 
-  *
 
-  */
 
- /*
 
-  * Virtual clocks are introduced as convenient tools.
 
-  * They are sources for other clocks and not supposed
 
-  * to be requested from drivers directly.
 
-  */
 
- #include <linux/kernel.h>
 
- #include <linux/clk.h>
 
- #include <linux/clk-private.h>
 
- #include <linux/list.h>
 
- #include <linux/io.h>
 
- #include "soc.h"
 
- #include "iomap.h"
 
- #include "clock.h"
 
- #include "clock3xxx.h"
 
- #include "clock34xx.h"
 
- #include "clock36xx.h"
 
- #include "clock3517.h"
 
- #include "cm3xxx.h"
 
- #include "cm-regbits-34xx.h"
 
- #include "prm3xxx.h"
 
- #include "prm-regbits-34xx.h"
 
- #include "control.h"
 
- /*
 
-  * clocks
 
-  */
 
- #define OMAP_CM_REGADDR		OMAP34XX_CM_REGADDR
 
- /* Maximum DPLL multiplier, divider values for OMAP3 */
 
- #define OMAP3_MAX_DPLL_MULT		2047
 
- #define OMAP3630_MAX_JTYPE_DPLL_MULT	4095
 
- #define OMAP3_MAX_DPLL_DIV		128
 
- DEFINE_CLK_FIXED_RATE(dummy_apb_pclk, CLK_IS_ROOT, 0x0, 0x0);
 
- DEFINE_CLK_FIXED_RATE(mcbsp_clks, CLK_IS_ROOT, 0x0, 0x0);
 
- DEFINE_CLK_FIXED_RATE(omap_32k_fck, CLK_IS_ROOT, 32768, 0x0);
 
- DEFINE_CLK_FIXED_RATE(pclk_ck, CLK_IS_ROOT, 27000000, 0x0);
 
- DEFINE_CLK_FIXED_RATE(rmii_ck, CLK_IS_ROOT, 50000000, 0x0);
 
- DEFINE_CLK_FIXED_RATE(secure_32k_fck, CLK_IS_ROOT, 32768, 0x0);
 
- DEFINE_CLK_FIXED_RATE(sys_altclk, CLK_IS_ROOT, 0x0, 0x0);
 
- DEFINE_CLK_FIXED_RATE(virt_12m_ck, CLK_IS_ROOT, 12000000, 0x0);
 
- DEFINE_CLK_FIXED_RATE(virt_13m_ck, CLK_IS_ROOT, 13000000, 0x0);
 
- DEFINE_CLK_FIXED_RATE(virt_16_8m_ck, CLK_IS_ROOT, 16800000, 0x0);
 
- DEFINE_CLK_FIXED_RATE(virt_19200000_ck, CLK_IS_ROOT, 19200000, 0x0);
 
- DEFINE_CLK_FIXED_RATE(virt_26000000_ck, CLK_IS_ROOT, 26000000, 0x0);
 
- DEFINE_CLK_FIXED_RATE(virt_38_4m_ck, CLK_IS_ROOT, 38400000, 0x0);
 
- static const char *osc_sys_ck_parent_names[] = {
 
- 	"virt_12m_ck", "virt_13m_ck", "virt_19200000_ck", "virt_26000000_ck",
 
- 	"virt_38_4m_ck", "virt_16_8m_ck",
 
- };
 
- DEFINE_CLK_MUX(osc_sys_ck, osc_sys_ck_parent_names, NULL, 0x0,
 
- 	       OMAP3430_PRM_CLKSEL, OMAP3430_SYS_CLKIN_SEL_SHIFT,
 
- 	       OMAP3430_SYS_CLKIN_SEL_WIDTH, 0x0, NULL);
 
- DEFINE_CLK_DIVIDER(sys_ck, "osc_sys_ck", &osc_sys_ck, 0x0,
 
- 		   OMAP3430_PRM_CLKSRC_CTRL, OMAP_SYSCLKDIV_SHIFT,
 
- 		   OMAP_SYSCLKDIV_WIDTH, CLK_DIVIDER_ONE_BASED, NULL);
 
- static struct dpll_data dpll3_dd = {
 
- 	.mult_div1_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
 
- 	.mult_mask	= OMAP3430_CORE_DPLL_MULT_MASK,
 
- 	.div1_mask	= OMAP3430_CORE_DPLL_DIV_MASK,
 
- 	.clk_bypass	= &sys_ck,
 
- 	.clk_ref	= &sys_ck,
 
- 	.freqsel_mask	= OMAP3430_CORE_DPLL_FREQSEL_MASK,
 
- 	.control_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
 
- 	.enable_mask	= OMAP3430_EN_CORE_DPLL_MASK,
 
- 	.auto_recal_bit	= OMAP3430_EN_CORE_DPLL_DRIFTGUARD_SHIFT,
 
- 	.recal_en_bit	= OMAP3430_CORE_DPLL_RECAL_EN_SHIFT,
 
- 	.recal_st_bit	= OMAP3430_CORE_DPLL_ST_SHIFT,
 
- 	.autoidle_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
 
- 	.autoidle_mask	= OMAP3430_AUTO_CORE_DPLL_MASK,
 
- 	.idlest_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
 
- 	.idlest_mask	= OMAP3430_ST_CORE_CLK_MASK,
 
- 	.max_multiplier	= OMAP3_MAX_DPLL_MULT,
 
- 	.min_divider	= 1,
 
- 	.max_divider	= OMAP3_MAX_DPLL_DIV,
 
- };
 
- static struct clk dpll3_ck;
 
- static const char *dpll3_ck_parent_names[] = {
 
- 	"sys_ck",
 
- };
 
- static const struct clk_ops dpll3_ck_ops = {
 
- 	.init		= &omap2_init_clk_clkdm,
 
- 	.get_parent	= &omap2_init_dpll_parent,
 
- 	.recalc_rate	= &omap3_dpll_recalc,
 
- 	.round_rate	= &omap2_dpll_round_rate,
 
- };
 
- static struct clk_hw_omap dpll3_ck_hw = {
 
- 	.hw = {
 
- 		.clk = &dpll3_ck,
 
- 	},
 
- 	.ops		= &clkhwops_omap3_dpll,
 
- 	.dpll_data	= &dpll3_dd,
 
- 	.clkdm_name	= "dpll3_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(dpll3_ck, dpll3_ck_parent_names, dpll3_ck_ops);
 
- DEFINE_CLK_DIVIDER(dpll3_m2_ck, "dpll3_ck", &dpll3_ck, 0x0,
 
- 		   OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
 
- 		   OMAP3430_CORE_DPLL_CLKOUT_DIV_SHIFT,
 
- 		   OMAP3430_CORE_DPLL_CLKOUT_DIV_WIDTH,
 
- 		   CLK_DIVIDER_ONE_BASED, NULL);
 
- static struct clk core_ck;
 
- static const char *core_ck_parent_names[] = {
 
- 	"dpll3_m2_ck",
 
- };
 
- static const struct clk_ops core_ck_ops = {};
 
- DEFINE_STRUCT_CLK_HW_OMAP(core_ck, NULL);
 
- DEFINE_STRUCT_CLK(core_ck, core_ck_parent_names, core_ck_ops);
 
- DEFINE_CLK_DIVIDER(l3_ick, "core_ck", &core_ck, 0x0,
 
- 		   OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
 
- 		   OMAP3430_CLKSEL_L3_SHIFT, OMAP3430_CLKSEL_L3_WIDTH,
 
- 		   CLK_DIVIDER_ONE_BASED, NULL);
 
- DEFINE_CLK_DIVIDER(l4_ick, "l3_ick", &l3_ick, 0x0,
 
- 		   OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
 
- 		   OMAP3430_CLKSEL_L4_SHIFT, OMAP3430_CLKSEL_L4_WIDTH,
 
- 		   CLK_DIVIDER_ONE_BASED, NULL);
 
- static struct clk security_l4_ick2;
 
- static const char *security_l4_ick2_parent_names[] = {
 
- 	"l4_ick",
 
- };
 
- DEFINE_STRUCT_CLK_HW_OMAP(security_l4_ick2, NULL);
 
- DEFINE_STRUCT_CLK(security_l4_ick2, security_l4_ick2_parent_names, core_ck_ops);
 
- static struct clk aes1_ick;
 
- static const char *aes1_ick_parent_names[] = {
 
- 	"security_l4_ick2",
 
- };
 
- static const struct clk_ops aes1_ick_ops = {
 
- 	.enable		= &omap2_dflt_clk_enable,
 
- 	.disable	= &omap2_dflt_clk_disable,
 
- 	.is_enabled	= &omap2_dflt_clk_is_enabled,
 
- };
 
- static struct clk_hw_omap aes1_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &aes1_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
 
- 	.enable_bit	= OMAP3430_EN_AES1_SHIFT,
 
- };
 
- DEFINE_STRUCT_CLK(aes1_ick, aes1_ick_parent_names, aes1_ick_ops);
 
- static struct clk core_l4_ick;
 
- static const struct clk_ops core_l4_ick_ops = {
 
- 	.init		= &omap2_init_clk_clkdm,
 
- };
 
- DEFINE_STRUCT_CLK_HW_OMAP(core_l4_ick, "core_l4_clkdm");
 
- DEFINE_STRUCT_CLK(core_l4_ick, security_l4_ick2_parent_names, core_l4_ick_ops);
 
- static struct clk aes2_ick;
 
- static const char *aes2_ick_parent_names[] = {
 
- 	"core_l4_ick",
 
- };
 
- static const struct clk_ops aes2_ick_ops = {
 
- 	.init		= &omap2_init_clk_clkdm,
 
- 	.enable		= &omap2_dflt_clk_enable,
 
- 	.disable	= &omap2_dflt_clk_disable,
 
- 	.is_enabled	= &omap2_dflt_clk_is_enabled,
 
- };
 
- static struct clk_hw_omap aes2_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &aes2_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
 
- 	.enable_bit	= OMAP3430_EN_AES2_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(aes2_ick, aes2_ick_parent_names, aes2_ick_ops);
 
- static struct clk dpll1_fck;
 
- static struct dpll_data dpll1_dd = {
 
- 	.mult_div1_reg	= OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),
 
- 	.mult_mask	= OMAP3430_MPU_DPLL_MULT_MASK,
 
- 	.div1_mask	= OMAP3430_MPU_DPLL_DIV_MASK,
 
- 	.clk_bypass	= &dpll1_fck,
 
- 	.clk_ref	= &sys_ck,
 
- 	.freqsel_mask	= OMAP3430_MPU_DPLL_FREQSEL_MASK,
 
- 	.control_reg	= OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKEN_PLL),
 
- 	.enable_mask	= OMAP3430_EN_MPU_DPLL_MASK,
 
- 	.modes		= (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
 
- 	.auto_recal_bit	= OMAP3430_EN_MPU_DPLL_DRIFTGUARD_SHIFT,
 
- 	.recal_en_bit	= OMAP3430_MPU_DPLL_RECAL_EN_SHIFT,
 
- 	.recal_st_bit	= OMAP3430_MPU_DPLL_ST_SHIFT,
 
- 	.autoidle_reg	= OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_AUTOIDLE_PLL),
 
- 	.autoidle_mask	= OMAP3430_AUTO_MPU_DPLL_MASK,
 
- 	.idlest_reg	= OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
 
- 	.idlest_mask	= OMAP3430_ST_MPU_CLK_MASK,
 
- 	.max_multiplier	= OMAP3_MAX_DPLL_MULT,
 
- 	.min_divider	= 1,
 
- 	.max_divider	= OMAP3_MAX_DPLL_DIV,
 
- };
 
- static struct clk dpll1_ck;
 
- static const struct clk_ops dpll1_ck_ops = {
 
- 	.init		= &omap2_init_clk_clkdm,
 
- 	.enable		= &omap3_noncore_dpll_enable,
 
- 	.disable	= &omap3_noncore_dpll_disable,
 
- 	.get_parent	= &omap2_init_dpll_parent,
 
- 	.recalc_rate	= &omap3_dpll_recalc,
 
- 	.set_rate	= &omap3_noncore_dpll_set_rate,
 
- 	.round_rate	= &omap2_dpll_round_rate,
 
- };
 
- static struct clk_hw_omap dpll1_ck_hw = {
 
- 	.hw = {
 
- 		.clk = &dpll1_ck,
 
- 	},
 
- 	.ops		= &clkhwops_omap3_dpll,
 
- 	.dpll_data	= &dpll1_dd,
 
- 	.clkdm_name	= "dpll1_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(dpll1_ck, dpll3_ck_parent_names, dpll1_ck_ops);
 
- DEFINE_CLK_FIXED_FACTOR(dpll1_x2_ck, "dpll1_ck", &dpll1_ck, 0x0, 2, 1);
 
- DEFINE_CLK_DIVIDER(dpll1_x2m2_ck, "dpll1_x2_ck", &dpll1_x2_ck, 0x0,
 
- 		   OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL2_PLL),
 
- 		   OMAP3430_MPU_DPLL_CLKOUT_DIV_SHIFT,
 
- 		   OMAP3430_MPU_DPLL_CLKOUT_DIV_WIDTH,
 
- 		   CLK_DIVIDER_ONE_BASED, NULL);
 
- static struct clk mpu_ck;
 
- static const char *mpu_ck_parent_names[] = {
 
- 	"dpll1_x2m2_ck",
 
- };
 
- DEFINE_STRUCT_CLK_HW_OMAP(mpu_ck, "mpu_clkdm");
 
- DEFINE_STRUCT_CLK(mpu_ck, mpu_ck_parent_names, core_l4_ick_ops);
 
- DEFINE_CLK_DIVIDER(arm_fck, "mpu_ck", &mpu_ck, 0x0,
 
- 		   OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
 
- 		   OMAP3430_ST_MPU_CLK_SHIFT, OMAP3430_ST_MPU_CLK_WIDTH,
 
- 		   0x0, NULL);
 
- static struct clk cam_ick;
 
- static struct clk_hw_omap cam_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &cam_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk,
 
- 	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_ICLKEN),
 
- 	.enable_bit	= OMAP3430_EN_CAM_SHIFT,
 
- 	.clkdm_name	= "cam_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(cam_ick, security_l4_ick2_parent_names, aes2_ick_ops);
 
- /* DPLL4 */
 
- /* Supplies 96MHz, 54Mhz TV DAC, DSS fclk, CAM sensor clock, emul trace clk */
 
- /* Type: DPLL */
 
- static struct dpll_data dpll4_dd;
 
- static struct dpll_data dpll4_dd_34xx __initdata = {
 
- 	.mult_div1_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL2),
 
- 	.mult_mask	= OMAP3430_PERIPH_DPLL_MULT_MASK,
 
- 	.div1_mask	= OMAP3430_PERIPH_DPLL_DIV_MASK,
 
- 	.clk_bypass	= &sys_ck,
 
- 	.clk_ref	= &sys_ck,
 
- 	.freqsel_mask	= OMAP3430_PERIPH_DPLL_FREQSEL_MASK,
 
- 	.control_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
 
- 	.enable_mask	= OMAP3430_EN_PERIPH_DPLL_MASK,
 
- 	.modes		= (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
 
- 	.auto_recal_bit	= OMAP3430_EN_PERIPH_DPLL_DRIFTGUARD_SHIFT,
 
- 	.recal_en_bit	= OMAP3430_PERIPH_DPLL_RECAL_EN_SHIFT,
 
- 	.recal_st_bit	= OMAP3430_PERIPH_DPLL_ST_SHIFT,
 
- 	.autoidle_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
 
- 	.autoidle_mask	= OMAP3430_AUTO_PERIPH_DPLL_MASK,
 
- 	.idlest_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
 
- 	.idlest_mask	= OMAP3430_ST_PERIPH_CLK_MASK,
 
- 	.max_multiplier = OMAP3_MAX_DPLL_MULT,
 
- 	.min_divider	= 1,
 
- 	.max_divider	= OMAP3_MAX_DPLL_DIV,
 
- };
 
- static struct dpll_data dpll4_dd_3630 __initdata = {
 
- 	.mult_div1_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL2),
 
- 	.mult_mask	= OMAP3630_PERIPH_DPLL_MULT_MASK,
 
- 	.div1_mask	= OMAP3430_PERIPH_DPLL_DIV_MASK,
 
- 	.clk_bypass	= &sys_ck,
 
- 	.clk_ref	= &sys_ck,
 
- 	.control_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
 
- 	.enable_mask	= OMAP3430_EN_PERIPH_DPLL_MASK,
 
- 	.modes		= (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
 
- 	.auto_recal_bit	= OMAP3430_EN_PERIPH_DPLL_DRIFTGUARD_SHIFT,
 
- 	.recal_en_bit	= OMAP3430_PERIPH_DPLL_RECAL_EN_SHIFT,
 
- 	.recal_st_bit	= OMAP3430_PERIPH_DPLL_ST_SHIFT,
 
- 	.autoidle_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
 
- 	.autoidle_mask	= OMAP3430_AUTO_PERIPH_DPLL_MASK,
 
- 	.idlest_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
 
- 	.idlest_mask	= OMAP3430_ST_PERIPH_CLK_MASK,
 
- 	.dco_mask	= OMAP3630_PERIPH_DPLL_DCO_SEL_MASK,
 
- 	.sddiv_mask	= OMAP3630_PERIPH_DPLL_SD_DIV_MASK,
 
- 	.max_multiplier = OMAP3630_MAX_JTYPE_DPLL_MULT,
 
- 	.min_divider	= 1,
 
- 	.max_divider	= OMAP3_MAX_DPLL_DIV,
 
- 	.flags		= DPLL_J_TYPE
 
- };
 
- static struct clk dpll4_ck;
 
- static const struct clk_ops dpll4_ck_ops = {
 
- 	.init		= &omap2_init_clk_clkdm,
 
- 	.enable		= &omap3_noncore_dpll_enable,
 
- 	.disable	= &omap3_noncore_dpll_disable,
 
- 	.get_parent	= &omap2_init_dpll_parent,
 
- 	.recalc_rate	= &omap3_dpll_recalc,
 
- 	.set_rate	= &omap3_dpll4_set_rate,
 
- 	.round_rate	= &omap2_dpll_round_rate,
 
- };
 
- static struct clk_hw_omap dpll4_ck_hw = {
 
- 	.hw = {
 
- 		.clk = &dpll4_ck,
 
- 	},
 
- 	.dpll_data	= &dpll4_dd,
 
- 	.ops		= &clkhwops_omap3_dpll,
 
- 	.clkdm_name	= "dpll4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(dpll4_ck, dpll3_ck_parent_names, dpll4_ck_ops);
 
- DEFINE_CLK_DIVIDER(dpll4_m5_ck, "dpll4_ck", &dpll4_ck, 0x0,
 
- 		   OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_CLKSEL),
 
- 		   OMAP3430_CLKSEL_CAM_SHIFT, OMAP3630_CLKSEL_CAM_WIDTH,
 
- 		   CLK_DIVIDER_ONE_BASED, NULL);
 
- static struct clk dpll4_m5x2_ck;
 
- static const char *dpll4_m5x2_ck_parent_names[] = {
 
- 	"dpll4_m5_ck",
 
- };
 
- static const struct clk_ops dpll4_m5x2_ck_ops = {
 
- 	.init		= &omap2_init_clk_clkdm,
 
- 	.enable		= &omap2_dflt_clk_enable,
 
- 	.disable	= &omap2_dflt_clk_disable,
 
- 	.is_enabled	= &omap2_dflt_clk_is_enabled,
 
- 	.recalc_rate	= &omap3_clkoutx2_recalc,
 
- };
 
- static const struct clk_ops dpll4_m5x2_ck_3630_ops = {
 
- 	.init		= &omap2_init_clk_clkdm,
 
- 	.enable		= &omap36xx_pwrdn_clk_enable_with_hsdiv_restore,
 
- 	.disable	= &omap2_dflt_clk_disable,
 
- 	.recalc_rate	= &omap3_clkoutx2_recalc,
 
- };
 
- static struct clk_hw_omap dpll4_m5x2_ck_hw = {
 
- 	.hw = {
 
- 		.clk = &dpll4_m5x2_ck,
 
- 	},
 
- 	.ops		= &clkhwops_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
 
- 	.enable_bit	= OMAP3430_PWRDN_CAM_SHIFT,
 
- 	.flags		= INVERT_ENABLE,
 
- 	.clkdm_name	= "dpll4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(dpll4_m5x2_ck, dpll4_m5x2_ck_parent_names, dpll4_m5x2_ck_ops);
 
- static struct clk dpll4_m5x2_ck_3630 = {
 
- 	.name		= "dpll4_m5x2_ck",
 
- 	.hw		= &dpll4_m5x2_ck_hw.hw,
 
- 	.parent_names	= dpll4_m5x2_ck_parent_names,
 
- 	.num_parents	= ARRAY_SIZE(dpll4_m5x2_ck_parent_names),
 
- 	.ops		= &dpll4_m5x2_ck_3630_ops,
 
- };
 
- static struct clk cam_mclk;
 
- static const char *cam_mclk_parent_names[] = {
 
- 	"dpll4_m5x2_ck",
 
- };
 
- static struct clk_hw_omap cam_mclk_hw = {
 
- 	.hw = {
 
- 		.clk = &cam_mclk,
 
- 	},
 
- 	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_FCLKEN),
 
- 	.enable_bit	= OMAP3430_EN_CAM_SHIFT,
 
- 	.clkdm_name	= "cam_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(cam_mclk, cam_mclk_parent_names, aes2_ick_ops);
 
- static const struct clksel_rate clkout2_src_core_rates[] = {
 
- 	{ .div = 1, .val = 0, .flags = RATE_IN_3XXX },
 
- 	{ .div = 0 }
 
- };
 
- static const struct clksel_rate clkout2_src_sys_rates[] = {
 
- 	{ .div = 1, .val = 1, .flags = RATE_IN_3XXX },
 
- 	{ .div = 0 }
 
- };
 
- static const struct clksel_rate clkout2_src_96m_rates[] = {
 
- 	{ .div = 1, .val = 2, .flags = RATE_IN_3XXX },
 
- 	{ .div = 0 }
 
- };
 
- DEFINE_CLK_DIVIDER(dpll4_m2_ck, "dpll4_ck", &dpll4_ck, 0x0,
 
- 		   OMAP_CM_REGADDR(PLL_MOD, OMAP3430_CM_CLKSEL3),
 
- 		   OMAP3430_DIV_96M_SHIFT, OMAP3630_DIV_96M_WIDTH,
 
- 		   CLK_DIVIDER_ONE_BASED, NULL);
 
- static struct clk dpll4_m2x2_ck;
 
- static const char *dpll4_m2x2_ck_parent_names[] = {
 
- 	"dpll4_m2_ck",
 
- };
 
- static struct clk_hw_omap dpll4_m2x2_ck_hw = {
 
- 	.hw = {
 
- 		.clk = &dpll4_m2x2_ck,
 
- 	},
 
- 	.ops		= &clkhwops_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
 
- 	.enable_bit	= OMAP3430_PWRDN_96M_SHIFT,
 
- 	.flags		= INVERT_ENABLE,
 
- 	.clkdm_name	= "dpll4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(dpll4_m2x2_ck, dpll4_m2x2_ck_parent_names, dpll4_m5x2_ck_ops);
 
- static struct clk dpll4_m2x2_ck_3630 = {
 
- 	.name		= "dpll4_m2x2_ck",
 
- 	.hw		= &dpll4_m2x2_ck_hw.hw,
 
- 	.parent_names	= dpll4_m2x2_ck_parent_names,
 
- 	.num_parents	= ARRAY_SIZE(dpll4_m2x2_ck_parent_names),
 
- 	.ops		= &dpll4_m5x2_ck_3630_ops,
 
- };
 
- static struct clk omap_96m_alwon_fck;
 
- static const char *omap_96m_alwon_fck_parent_names[] = {
 
- 	"dpll4_m2x2_ck",
 
- };
 
- DEFINE_STRUCT_CLK_HW_OMAP(omap_96m_alwon_fck, NULL);
 
- DEFINE_STRUCT_CLK(omap_96m_alwon_fck, omap_96m_alwon_fck_parent_names,
 
- 		  core_ck_ops);
 
- static struct clk cm_96m_fck;
 
- static const char *cm_96m_fck_parent_names[] = {
 
- 	"omap_96m_alwon_fck",
 
- };
 
- DEFINE_STRUCT_CLK_HW_OMAP(cm_96m_fck, NULL);
 
- DEFINE_STRUCT_CLK(cm_96m_fck, cm_96m_fck_parent_names, core_ck_ops);
 
- static const struct clksel_rate clkout2_src_54m_rates[] = {
 
- 	{ .div = 1, .val = 3, .flags = RATE_IN_3XXX },
 
- 	{ .div = 0 }
 
- };
 
- DEFINE_CLK_DIVIDER(dpll4_m3_ck, "dpll4_ck", &dpll4_ck, 0x0,
 
- 		   OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),
 
- 		   OMAP3430_CLKSEL_TV_SHIFT, OMAP3630_CLKSEL_TV_WIDTH,
 
- 		   CLK_DIVIDER_ONE_BASED, NULL);
 
- static struct clk dpll4_m3x2_ck;
 
- static const char *dpll4_m3x2_ck_parent_names[] = {
 
- 	"dpll4_m3_ck",
 
- };
 
- static struct clk_hw_omap dpll4_m3x2_ck_hw = {
 
- 	.hw = {
 
- 		.clk = &dpll4_m3x2_ck,
 
- 	},
 
- 	.ops		= &clkhwops_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
 
- 	.enable_bit	= OMAP3430_PWRDN_TV_SHIFT,
 
- 	.flags		= INVERT_ENABLE,
 
- 	.clkdm_name	= "dpll4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(dpll4_m3x2_ck, dpll4_m3x2_ck_parent_names, dpll4_m5x2_ck_ops);
 
- static struct clk dpll4_m3x2_ck_3630 = {
 
- 	.name		= "dpll4_m3x2_ck",
 
- 	.hw		= &dpll4_m3x2_ck_hw.hw,
 
- 	.parent_names	= dpll4_m3x2_ck_parent_names,
 
- 	.num_parents	= ARRAY_SIZE(dpll4_m3x2_ck_parent_names),
 
- 	.ops		= &dpll4_m5x2_ck_3630_ops,
 
- };
 
- static const char *omap_54m_fck_parent_names[] = {
 
- 	"dpll4_m3x2_ck", "sys_altclk",
 
- };
 
- DEFINE_CLK_MUX(omap_54m_fck, omap_54m_fck_parent_names, NULL, 0x0,
 
- 	       OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1), OMAP3430_SOURCE_54M_SHIFT,
 
- 	       OMAP3430_SOURCE_54M_WIDTH, 0x0, NULL);
 
- static const struct clksel clkout2_src_clksel[] = {
 
- 	{ .parent = &core_ck, .rates = clkout2_src_core_rates },
 
- 	{ .parent = &sys_ck, .rates = clkout2_src_sys_rates },
 
- 	{ .parent = &cm_96m_fck, .rates = clkout2_src_96m_rates },
 
- 	{ .parent = &omap_54m_fck, .rates = clkout2_src_54m_rates },
 
- 	{ .parent = NULL },
 
- };
 
- static const char *clkout2_src_ck_parent_names[] = {
 
- 	"core_ck", "sys_ck", "cm_96m_fck", "omap_54m_fck",
 
- };
 
- static const struct clk_ops clkout2_src_ck_ops = {
 
- 	.init		= &omap2_init_clk_clkdm,
 
- 	.enable		= &omap2_dflt_clk_enable,
 
- 	.disable	= &omap2_dflt_clk_disable,
 
- 	.is_enabled	= &omap2_dflt_clk_is_enabled,
 
- 	.recalc_rate	= &omap2_clksel_recalc,
 
- 	.get_parent	= &omap2_clksel_find_parent_index,
 
- 	.set_parent	= &omap2_clksel_set_parent,
 
- };
 
- DEFINE_CLK_OMAP_MUX_GATE(clkout2_src_ck, "core_clkdm",
 
- 			 clkout2_src_clksel, OMAP3430_CM_CLKOUT_CTRL,
 
- 			 OMAP3430_CLKOUT2SOURCE_MASK,
 
- 			 OMAP3430_CM_CLKOUT_CTRL, OMAP3430_CLKOUT2_EN_SHIFT,
 
- 			 NULL, clkout2_src_ck_parent_names, clkout2_src_ck_ops);
 
- static const struct clksel_rate omap_48m_cm96m_rates[] = {
 
- 	{ .div = 2, .val = 0, .flags = RATE_IN_3XXX },
 
- 	{ .div = 0 }
 
- };
 
- static const struct clksel_rate omap_48m_alt_rates[] = {
 
- 	{ .div = 1, .val = 1, .flags = RATE_IN_3XXX },
 
- 	{ .div = 0 }
 
- };
 
- static const struct clksel omap_48m_clksel[] = {
 
- 	{ .parent = &cm_96m_fck, .rates = omap_48m_cm96m_rates },
 
- 	{ .parent = &sys_altclk, .rates = omap_48m_alt_rates },
 
- 	{ .parent = NULL },
 
- };
 
- static const char *omap_48m_fck_parent_names[] = {
 
- 	"cm_96m_fck", "sys_altclk",
 
- };
 
- static struct clk omap_48m_fck;
 
- static const struct clk_ops omap_48m_fck_ops = {
 
- 	.recalc_rate	= &omap2_clksel_recalc,
 
- 	.get_parent	= &omap2_clksel_find_parent_index,
 
- 	.set_parent	= &omap2_clksel_set_parent,
 
- };
 
- static struct clk_hw_omap omap_48m_fck_hw = {
 
- 	.hw = {
 
- 		.clk = &omap_48m_fck,
 
- 	},
 
- 	.clksel		= omap_48m_clksel,
 
- 	.clksel_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
 
- 	.clksel_mask	= OMAP3430_SOURCE_48M_MASK,
 
- };
 
- DEFINE_STRUCT_CLK(omap_48m_fck, omap_48m_fck_parent_names, omap_48m_fck_ops);
 
- DEFINE_CLK_FIXED_FACTOR(omap_12m_fck, "omap_48m_fck", &omap_48m_fck, 0x0, 1, 4);
 
- static struct clk core_12m_fck;
 
- static const char *core_12m_fck_parent_names[] = {
 
- 	"omap_12m_fck",
 
- };
 
- DEFINE_STRUCT_CLK_HW_OMAP(core_12m_fck, "core_l4_clkdm");
 
- DEFINE_STRUCT_CLK(core_12m_fck, core_12m_fck_parent_names, core_l4_ick_ops);
 
- static struct clk core_48m_fck;
 
- static const char *core_48m_fck_parent_names[] = {
 
- 	"omap_48m_fck",
 
- };
 
- DEFINE_STRUCT_CLK_HW_OMAP(core_48m_fck, "core_l4_clkdm");
 
- DEFINE_STRUCT_CLK(core_48m_fck, core_48m_fck_parent_names, core_l4_ick_ops);
 
- static const char *omap_96m_fck_parent_names[] = {
 
- 	"cm_96m_fck", "sys_ck",
 
- };
 
- DEFINE_CLK_MUX(omap_96m_fck, omap_96m_fck_parent_names, NULL, 0x0,
 
- 	       OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
 
- 	       OMAP3430_SOURCE_96M_SHIFT, OMAP3430_SOURCE_96M_WIDTH, 0x0, NULL);
 
- static struct clk core_96m_fck;
 
- static const char *core_96m_fck_parent_names[] = {
 
- 	"omap_96m_fck",
 
- };
 
- DEFINE_STRUCT_CLK_HW_OMAP(core_96m_fck, "core_l4_clkdm");
 
- DEFINE_STRUCT_CLK(core_96m_fck, core_96m_fck_parent_names, core_l4_ick_ops);
 
- static struct clk core_l3_ick;
 
- static const char *core_l3_ick_parent_names[] = {
 
- 	"l3_ick",
 
- };
 
- DEFINE_STRUCT_CLK_HW_OMAP(core_l3_ick, "core_l3_clkdm");
 
- DEFINE_STRUCT_CLK(core_l3_ick, core_l3_ick_parent_names, core_l4_ick_ops);
 
- DEFINE_CLK_FIXED_FACTOR(dpll3_m2x2_ck, "dpll3_m2_ck", &dpll3_m2_ck, 0x0, 2, 1);
 
- static struct clk corex2_fck;
 
- static const char *corex2_fck_parent_names[] = {
 
- 	"dpll3_m2x2_ck",
 
- };
 
- DEFINE_STRUCT_CLK_HW_OMAP(corex2_fck, NULL);
 
- DEFINE_STRUCT_CLK(corex2_fck, corex2_fck_parent_names, core_ck_ops);
 
- static struct clk cpefuse_fck;
 
- static struct clk_hw_omap cpefuse_fck_hw = {
 
- 	.hw = {
 
- 		.clk = &cpefuse_fck,
 
- 	},
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
 
- 	.enable_bit	= OMAP3430ES2_EN_CPEFUSE_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(cpefuse_fck, dpll3_ck_parent_names, aes2_ick_ops);
 
- static struct clk csi2_96m_fck;
 
- static const char *csi2_96m_fck_parent_names[] = {
 
- 	"core_96m_fck",
 
- };
 
- static struct clk_hw_omap csi2_96m_fck_hw = {
 
- 	.hw = {
 
- 		.clk = &csi2_96m_fck,
 
- 	},
 
- 	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_FCLKEN),
 
- 	.enable_bit	= OMAP3430_EN_CSI2_SHIFT,
 
- 	.clkdm_name	= "cam_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(csi2_96m_fck, csi2_96m_fck_parent_names, aes2_ick_ops);
 
- static struct clk d2d_26m_fck;
 
- static struct clk_hw_omap d2d_26m_fck_hw = {
 
- 	.hw = {
 
- 		.clk = &d2d_26m_fck,
 
- 	},
 
- 	.ops		= &clkhwops_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
 
- 	.enable_bit	= OMAP3430ES1_EN_D2D_SHIFT,
 
- 	.clkdm_name	= "d2d_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(d2d_26m_fck, dpll3_ck_parent_names, aes2_ick_ops);
 
- static struct clk des1_ick;
 
- static struct clk_hw_omap des1_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &des1_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
 
- 	.enable_bit	= OMAP3430_EN_DES1_SHIFT,
 
- };
 
- DEFINE_STRUCT_CLK(des1_ick, aes1_ick_parent_names, aes1_ick_ops);
 
- static struct clk des2_ick;
 
- static struct clk_hw_omap des2_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &des2_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
 
- 	.enable_bit	= OMAP3430_EN_DES2_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(des2_ick, aes2_ick_parent_names, aes2_ick_ops);
 
- DEFINE_CLK_DIVIDER(dpll1_fck, "core_ck", &core_ck, 0x0,
 
- 		   OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),
 
- 		   OMAP3430_MPU_CLK_SRC_SHIFT, OMAP3430_MPU_CLK_SRC_WIDTH,
 
- 		   CLK_DIVIDER_ONE_BASED, NULL);
 
- static struct clk dpll2_fck;
 
- static struct dpll_data dpll2_dd = {
 
- 	.mult_div1_reg	= OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),
 
- 	.mult_mask	= OMAP3430_IVA2_DPLL_MULT_MASK,
 
- 	.div1_mask	= OMAP3430_IVA2_DPLL_DIV_MASK,
 
- 	.clk_bypass	= &dpll2_fck,
 
- 	.clk_ref	= &sys_ck,
 
- 	.freqsel_mask	= OMAP3430_IVA2_DPLL_FREQSEL_MASK,
 
- 	.control_reg	= OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKEN_PLL),
 
- 	.enable_mask	= OMAP3430_EN_IVA2_DPLL_MASK,
 
- 	.modes		= ((1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED) |
 
- 			   (1 << DPLL_LOW_POWER_BYPASS)),
 
- 	.auto_recal_bit	= OMAP3430_EN_IVA2_DPLL_DRIFTGUARD_SHIFT,
 
- 	.recal_en_bit	= OMAP3430_PRM_IRQENABLE_MPU_IVA2_DPLL_RECAL_EN_SHIFT,
 
- 	.recal_st_bit	= OMAP3430_PRM_IRQSTATUS_MPU_IVA2_DPLL_ST_SHIFT,
 
- 	.autoidle_reg	= OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_AUTOIDLE_PLL),
 
- 	.autoidle_mask	= OMAP3430_AUTO_IVA2_DPLL_MASK,
 
- 	.idlest_reg	= OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_IDLEST_PLL),
 
- 	.idlest_mask	= OMAP3430_ST_IVA2_CLK_MASK,
 
- 	.max_multiplier	= OMAP3_MAX_DPLL_MULT,
 
- 	.min_divider	= 1,
 
- 	.max_divider	= OMAP3_MAX_DPLL_DIV,
 
- };
 
- static struct clk dpll2_ck;
 
- static struct clk_hw_omap dpll2_ck_hw = {
 
- 	.hw = {
 
- 		.clk = &dpll2_ck,
 
- 	},
 
- 	.ops		= &clkhwops_omap3_dpll,
 
- 	.dpll_data	= &dpll2_dd,
 
- 	.clkdm_name	= "dpll2_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(dpll2_ck, dpll3_ck_parent_names, dpll1_ck_ops);
 
- DEFINE_CLK_DIVIDER(dpll2_fck, "core_ck", &core_ck, 0x0,
 
- 		   OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),
 
- 		   OMAP3430_IVA2_CLK_SRC_SHIFT, OMAP3430_IVA2_CLK_SRC_WIDTH,
 
- 		   CLK_DIVIDER_ONE_BASED, NULL);
 
- DEFINE_CLK_DIVIDER(dpll2_m2_ck, "dpll2_ck", &dpll2_ck, 0x0,
 
- 		   OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL2_PLL),
 
- 		   OMAP3430_IVA2_DPLL_CLKOUT_DIV_SHIFT,
 
- 		   OMAP3430_IVA2_DPLL_CLKOUT_DIV_WIDTH,
 
- 		   CLK_DIVIDER_ONE_BASED, NULL);
 
- DEFINE_CLK_DIVIDER(dpll3_m3_ck, "dpll3_ck", &dpll3_ck, 0x0,
 
- 		   OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
 
- 		   OMAP3430_DIV_DPLL3_SHIFT, OMAP3430_DIV_DPLL3_WIDTH,
 
- 		   CLK_DIVIDER_ONE_BASED, NULL);
 
- static struct clk dpll3_m3x2_ck;
 
- static const char *dpll3_m3x2_ck_parent_names[] = {
 
- 	"dpll3_m3_ck",
 
- };
 
- static struct clk_hw_omap dpll3_m3x2_ck_hw = {
 
- 	.hw = {
 
- 		.clk = &dpll3_m3x2_ck,
 
- 	},
 
- 	.ops		= &clkhwops_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
 
- 	.enable_bit	= OMAP3430_PWRDN_EMU_CORE_SHIFT,
 
- 	.flags		= INVERT_ENABLE,
 
- 	.clkdm_name	= "dpll3_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(dpll3_m3x2_ck, dpll3_m3x2_ck_parent_names, dpll4_m5x2_ck_ops);
 
- static struct clk dpll3_m3x2_ck_3630 = {
 
- 	.name		= "dpll3_m3x2_ck",
 
- 	.hw		= &dpll3_m3x2_ck_hw.hw,
 
- 	.parent_names	= dpll3_m3x2_ck_parent_names,
 
- 	.num_parents	= ARRAY_SIZE(dpll3_m3x2_ck_parent_names),
 
- 	.ops		= &dpll4_m5x2_ck_3630_ops,
 
- };
 
- DEFINE_CLK_FIXED_FACTOR(dpll3_x2_ck, "dpll3_ck", &dpll3_ck, 0x0, 2, 1);
 
- DEFINE_CLK_DIVIDER(dpll4_m4_ck, "dpll4_ck", &dpll4_ck, 0x0,
 
- 		   OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),
 
- 		   OMAP3430_CLKSEL_DSS1_SHIFT, OMAP3630_CLKSEL_DSS1_WIDTH,
 
- 		   CLK_DIVIDER_ONE_BASED, NULL);
 
- static struct clk dpll4_m4x2_ck;
 
- static const char *dpll4_m4x2_ck_parent_names[] = {
 
- 	"dpll4_m4_ck",
 
- };
 
- static struct clk_hw_omap dpll4_m4x2_ck_hw = {
 
- 	.hw = {
 
- 		.clk = &dpll4_m4x2_ck,
 
- 	},
 
- 	.ops		= &clkhwops_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
 
- 	.enable_bit	= OMAP3430_PWRDN_DSS1_SHIFT,
 
- 	.flags		= INVERT_ENABLE,
 
- 	.clkdm_name	= "dpll4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(dpll4_m4x2_ck, dpll4_m4x2_ck_parent_names, dpll4_m5x2_ck_ops);
 
- static struct clk dpll4_m4x2_ck_3630 = {
 
- 	.name		= "dpll4_m4x2_ck",
 
- 	.hw		= &dpll4_m4x2_ck_hw.hw,
 
- 	.parent_names	= dpll4_m4x2_ck_parent_names,
 
- 	.num_parents	= ARRAY_SIZE(dpll4_m4x2_ck_parent_names),
 
- 	.ops		= &dpll4_m5x2_ck_3630_ops,
 
- };
 
- DEFINE_CLK_DIVIDER(dpll4_m6_ck, "dpll4_ck", &dpll4_ck, 0x0,
 
- 		   OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
 
- 		   OMAP3430_DIV_DPLL4_SHIFT, OMAP3630_DIV_DPLL4_WIDTH,
 
- 		   CLK_DIVIDER_ONE_BASED, NULL);
 
- static struct clk dpll4_m6x2_ck;
 
- static const char *dpll4_m6x2_ck_parent_names[] = {
 
- 	"dpll4_m6_ck",
 
- };
 
- static struct clk_hw_omap dpll4_m6x2_ck_hw = {
 
- 	.hw = {
 
- 		.clk = &dpll4_m6x2_ck,
 
- 	},
 
- 	.ops		= &clkhwops_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
 
- 	.enable_bit	= OMAP3430_PWRDN_EMU_PERIPH_SHIFT,
 
- 	.flags		= INVERT_ENABLE,
 
- 	.clkdm_name	= "dpll4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(dpll4_m6x2_ck, dpll4_m6x2_ck_parent_names, dpll4_m5x2_ck_ops);
 
- static struct clk dpll4_m6x2_ck_3630 = {
 
- 	.name		= "dpll4_m6x2_ck",
 
- 	.hw		= &dpll4_m6x2_ck_hw.hw,
 
- 	.parent_names	= dpll4_m6x2_ck_parent_names,
 
- 	.num_parents	= ARRAY_SIZE(dpll4_m6x2_ck_parent_names),
 
- 	.ops		= &dpll4_m5x2_ck_3630_ops,
 
- };
 
- DEFINE_CLK_FIXED_FACTOR(dpll4_x2_ck, "dpll4_ck", &dpll4_ck, 0x0, 2, 1);
 
- static struct dpll_data dpll5_dd = {
 
- 	.mult_div1_reg	= OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL4),
 
- 	.mult_mask	= OMAP3430ES2_PERIPH2_DPLL_MULT_MASK,
 
- 	.div1_mask	= OMAP3430ES2_PERIPH2_DPLL_DIV_MASK,
 
- 	.clk_bypass	= &sys_ck,
 
- 	.clk_ref	= &sys_ck,
 
- 	.freqsel_mask	= OMAP3430ES2_PERIPH2_DPLL_FREQSEL_MASK,
 
- 	.control_reg	= OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKEN2),
 
- 	.enable_mask	= OMAP3430ES2_EN_PERIPH2_DPLL_MASK,
 
- 	.modes		= (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
 
- 	.auto_recal_bit	= OMAP3430ES2_EN_PERIPH2_DPLL_DRIFTGUARD_SHIFT,
 
- 	.recal_en_bit	= OMAP3430ES2_SND_PERIPH_DPLL_RECAL_EN_SHIFT,
 
- 	.recal_st_bit	= OMAP3430ES2_SND_PERIPH_DPLL_ST_SHIFT,
 
- 	.autoidle_reg	= OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_AUTOIDLE2_PLL),
 
- 	.autoidle_mask	= OMAP3430ES2_AUTO_PERIPH2_DPLL_MASK,
 
- 	.idlest_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST2),
 
- 	.idlest_mask	= OMAP3430ES2_ST_PERIPH2_CLK_MASK,
 
- 	.max_multiplier	= OMAP3_MAX_DPLL_MULT,
 
- 	.min_divider	= 1,
 
- 	.max_divider	= OMAP3_MAX_DPLL_DIV,
 
- };
 
- static struct clk dpll5_ck;
 
- static struct clk_hw_omap dpll5_ck_hw = {
 
- 	.hw = {
 
- 		.clk = &dpll5_ck,
 
- 	},
 
- 	.ops		= &clkhwops_omap3_dpll,
 
- 	.dpll_data	= &dpll5_dd,
 
- 	.clkdm_name	= "dpll5_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(dpll5_ck, dpll3_ck_parent_names, dpll1_ck_ops);
 
- DEFINE_CLK_DIVIDER(dpll5_m2_ck, "dpll5_ck", &dpll5_ck, 0x0,
 
- 		   OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL5),
 
- 		   OMAP3430ES2_DIV_120M_SHIFT, OMAP3430ES2_DIV_120M_WIDTH,
 
- 		   CLK_DIVIDER_ONE_BASED, NULL);
 
- static struct clk dss1_alwon_fck_3430es1;
 
- static const char *dss1_alwon_fck_3430es1_parent_names[] = {
 
- 	"dpll4_m4x2_ck",
 
- };
 
- static struct clk_hw_omap dss1_alwon_fck_3430es1_hw = {
 
- 	.hw = {
 
- 		.clk = &dss1_alwon_fck_3430es1,
 
- 	},
 
- 	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
 
- 	.enable_bit	= OMAP3430_EN_DSS1_SHIFT,
 
- 	.clkdm_name	= "dss_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(dss1_alwon_fck_3430es1, dss1_alwon_fck_3430es1_parent_names,
 
- 		  aes2_ick_ops);
 
- static struct clk dss1_alwon_fck_3430es2;
 
- static struct clk_hw_omap dss1_alwon_fck_3430es2_hw = {
 
- 	.hw = {
 
- 		.clk = &dss1_alwon_fck_3430es2,
 
- 	},
 
- 	.ops		= &clkhwops_omap3430es2_dss_usbhost_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
 
- 	.enable_bit	= OMAP3430_EN_DSS1_SHIFT,
 
- 	.clkdm_name	= "dss_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(dss1_alwon_fck_3430es2, dss1_alwon_fck_3430es1_parent_names,
 
- 		  aes2_ick_ops);
 
- static struct clk dss2_alwon_fck;
 
- static struct clk_hw_omap dss2_alwon_fck_hw = {
 
- 	.hw = {
 
- 		.clk = &dss2_alwon_fck,
 
- 	},
 
- 	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
 
- 	.enable_bit	= OMAP3430_EN_DSS2_SHIFT,
 
- 	.clkdm_name	= "dss_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(dss2_alwon_fck, dpll3_ck_parent_names, aes2_ick_ops);
 
- static struct clk dss_96m_fck;
 
- static struct clk_hw_omap dss_96m_fck_hw = {
 
- 	.hw = {
 
- 		.clk = &dss_96m_fck,
 
- 	},
 
- 	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
 
- 	.enable_bit	= OMAP3430_EN_TV_SHIFT,
 
- 	.clkdm_name	= "dss_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(dss_96m_fck, core_96m_fck_parent_names, aes2_ick_ops);
 
- static struct clk dss_ick_3430es1;
 
- static struct clk_hw_omap dss_ick_3430es1_hw = {
 
- 	.hw = {
 
- 		.clk = &dss_ick_3430es1,
 
- 	},
 
- 	.ops		= &clkhwops_iclk,
 
- 	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_ICLKEN),
 
- 	.enable_bit	= OMAP3430_CM_ICLKEN_DSS_EN_DSS_SHIFT,
 
- 	.clkdm_name	= "dss_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(dss_ick_3430es1, security_l4_ick2_parent_names, aes2_ick_ops);
 
- static struct clk dss_ick_3430es2;
 
- static struct clk_hw_omap dss_ick_3430es2_hw = {
 
- 	.hw = {
 
- 		.clk = &dss_ick_3430es2,
 
- 	},
 
- 	.ops		= &clkhwops_omap3430es2_iclk_dss_usbhost_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_ICLKEN),
 
- 	.enable_bit	= OMAP3430_CM_ICLKEN_DSS_EN_DSS_SHIFT,
 
- 	.clkdm_name	= "dss_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(dss_ick_3430es2, security_l4_ick2_parent_names, aes2_ick_ops);
 
- static struct clk dss_tv_fck;
 
- static const char *dss_tv_fck_parent_names[] = {
 
- 	"omap_54m_fck",
 
- };
 
- static struct clk_hw_omap dss_tv_fck_hw = {
 
- 	.hw = {
 
- 		.clk = &dss_tv_fck,
 
- 	},
 
- 	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
 
- 	.enable_bit	= OMAP3430_EN_TV_SHIFT,
 
- 	.clkdm_name	= "dss_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(dss_tv_fck, dss_tv_fck_parent_names, aes2_ick_ops);
 
- static struct clk emac_fck;
 
- static const char *emac_fck_parent_names[] = {
 
- 	"rmii_ck",
 
- };
 
- static struct clk_hw_omap emac_fck_hw = {
 
- 	.hw = {
 
- 		.clk = &emac_fck,
 
- 	},
 
- 	.enable_reg	= OMAP343X_CTRL_REGADDR(AM35XX_CONTROL_IPSS_CLK_CTRL),
 
- 	.enable_bit	= AM35XX_CPGMAC_FCLK_SHIFT,
 
- };
 
- DEFINE_STRUCT_CLK(emac_fck, emac_fck_parent_names, aes1_ick_ops);
 
- static struct clk ipss_ick;
 
- static const char *ipss_ick_parent_names[] = {
 
- 	"core_l3_ick",
 
- };
 
- static struct clk_hw_omap ipss_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &ipss_ick,
 
- 	},
 
- 	.ops		= &clkhwops_am35xx_ipss_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
 
- 	.enable_bit	= AM35XX_EN_IPSS_SHIFT,
 
- 	.clkdm_name	= "core_l3_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(ipss_ick, ipss_ick_parent_names, aes2_ick_ops);
 
- static struct clk emac_ick;
 
- static const char *emac_ick_parent_names[] = {
 
- 	"ipss_ick",
 
- };
 
- static struct clk_hw_omap emac_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &emac_ick,
 
- 	},
 
- 	.ops		= &clkhwops_am35xx_ipss_module_wait,
 
- 	.enable_reg	= OMAP343X_CTRL_REGADDR(AM35XX_CONTROL_IPSS_CLK_CTRL),
 
- 	.enable_bit	= AM35XX_CPGMAC_VBUSP_CLK_SHIFT,
 
- 	.clkdm_name	= "core_l3_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(emac_ick, emac_ick_parent_names, aes2_ick_ops);
 
- static struct clk emu_core_alwon_ck;
 
- static const char *emu_core_alwon_ck_parent_names[] = {
 
- 	"dpll3_m3x2_ck",
 
- };
 
- DEFINE_STRUCT_CLK_HW_OMAP(emu_core_alwon_ck, "dpll3_clkdm");
 
- DEFINE_STRUCT_CLK(emu_core_alwon_ck, emu_core_alwon_ck_parent_names,
 
- 		  core_l4_ick_ops);
 
- static struct clk emu_mpu_alwon_ck;
 
- static const char *emu_mpu_alwon_ck_parent_names[] = {
 
- 	"mpu_ck",
 
- };
 
- DEFINE_STRUCT_CLK_HW_OMAP(emu_mpu_alwon_ck, NULL);
 
- DEFINE_STRUCT_CLK(emu_mpu_alwon_ck, emu_mpu_alwon_ck_parent_names, core_ck_ops);
 
- static struct clk emu_per_alwon_ck;
 
- static const char *emu_per_alwon_ck_parent_names[] = {
 
- 	"dpll4_m6x2_ck",
 
- };
 
- DEFINE_STRUCT_CLK_HW_OMAP(emu_per_alwon_ck, "dpll4_clkdm");
 
- DEFINE_STRUCT_CLK(emu_per_alwon_ck, emu_per_alwon_ck_parent_names,
 
- 		  core_l4_ick_ops);
 
- static const char *emu_src_ck_parent_names[] = {
 
- 	"sys_ck", "emu_core_alwon_ck", "emu_per_alwon_ck", "emu_mpu_alwon_ck",
 
- };
 
- static const struct clksel_rate emu_src_sys_rates[] = {
 
- 	{ .div = 1, .val = 0, .flags = RATE_IN_3XXX },
 
- 	{ .div = 0 },
 
- };
 
- static const struct clksel_rate emu_src_core_rates[] = {
 
- 	{ .div = 1, .val = 1, .flags = RATE_IN_3XXX },
 
- 	{ .div = 0 },
 
- };
 
- static const struct clksel_rate emu_src_per_rates[] = {
 
- 	{ .div = 1, .val = 2, .flags = RATE_IN_3XXX },
 
- 	{ .div = 0 },
 
- };
 
- static const struct clksel_rate emu_src_mpu_rates[] = {
 
- 	{ .div = 1, .val = 3, .flags = RATE_IN_3XXX },
 
- 	{ .div = 0 },
 
- };
 
- static const struct clksel emu_src_clksel[] = {
 
- 	{ .parent = &sys_ck,		.rates = emu_src_sys_rates },
 
- 	{ .parent = &emu_core_alwon_ck, .rates = emu_src_core_rates },
 
- 	{ .parent = &emu_per_alwon_ck,	.rates = emu_src_per_rates },
 
- 	{ .parent = &emu_mpu_alwon_ck,	.rates = emu_src_mpu_rates },
 
- 	{ .parent = NULL },
 
- };
 
- static const struct clk_ops emu_src_ck_ops = {
 
- 	.init		= &omap2_init_clk_clkdm,
 
- 	.recalc_rate	= &omap2_clksel_recalc,
 
- 	.get_parent	= &omap2_clksel_find_parent_index,
 
- 	.set_parent	= &omap2_clksel_set_parent,
 
- 	.enable		= &omap2_clkops_enable_clkdm,
 
- 	.disable	= &omap2_clkops_disable_clkdm,
 
- };
 
- static struct clk emu_src_ck;
 
- static struct clk_hw_omap emu_src_ck_hw = {
 
- 	.hw = {
 
- 		.clk = &emu_src_ck,
 
- 	},
 
- 	.clksel		= emu_src_clksel,
 
- 	.clksel_reg	= OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
 
- 	.clksel_mask	= OMAP3430_MUX_CTRL_MASK,
 
- 	.clkdm_name	= "emu_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(emu_src_ck, emu_src_ck_parent_names, emu_src_ck_ops);
 
- DEFINE_CLK_DIVIDER(atclk_fck, "emu_src_ck", &emu_src_ck, 0x0,
 
- 		   OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
 
- 		   OMAP3430_CLKSEL_ATCLK_SHIFT, OMAP3430_CLKSEL_ATCLK_WIDTH,
 
- 		   CLK_DIVIDER_ONE_BASED, NULL);
 
- static struct clk fac_ick;
 
- static struct clk_hw_omap fac_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &fac_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
 
- 	.enable_bit	= OMAP3430ES1_EN_FAC_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(fac_ick, aes2_ick_parent_names, aes2_ick_ops);
 
- static struct clk fshostusb_fck;
 
- static const char *fshostusb_fck_parent_names[] = {
 
- 	"core_48m_fck",
 
- };
 
- static struct clk_hw_omap fshostusb_fck_hw = {
 
- 	.hw = {
 
- 		.clk = &fshostusb_fck,
 
- 	},
 
- 	.ops		= &clkhwops_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
 
- 	.enable_bit	= OMAP3430ES1_EN_FSHOSTUSB_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(fshostusb_fck, fshostusb_fck_parent_names, aes2_ick_ops);
 
- static struct clk gfx_l3_ck;
 
- static struct clk_hw_omap gfx_l3_ck_hw = {
 
- 	.hw = {
 
- 		.clk = &gfx_l3_ck,
 
- 	},
 
- 	.ops		= &clkhwops_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
 
- 	.enable_bit	= OMAP_EN_GFX_SHIFT,
 
- 	.clkdm_name	= "gfx_3430es1_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(gfx_l3_ck, core_l3_ick_parent_names, aes1_ick_ops);
 
- DEFINE_CLK_DIVIDER(gfx_l3_fck, "l3_ick", &l3_ick, 0x0,
 
- 		   OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
 
- 		   OMAP_CLKSEL_GFX_SHIFT, OMAP_CLKSEL_GFX_WIDTH,
 
- 		   CLK_DIVIDER_ONE_BASED, NULL);
 
- static struct clk gfx_cg1_ck;
 
- static const char *gfx_cg1_ck_parent_names[] = {
 
- 	"gfx_l3_fck",
 
- };
 
- static struct clk_hw_omap gfx_cg1_ck_hw = {
 
- 	.hw = {
 
- 		.clk = &gfx_cg1_ck,
 
- 	},
 
- 	.ops		= &clkhwops_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
 
- 	.enable_bit	= OMAP3430ES1_EN_2D_SHIFT,
 
- 	.clkdm_name	= "gfx_3430es1_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(gfx_cg1_ck, gfx_cg1_ck_parent_names, aes2_ick_ops);
 
- static struct clk gfx_cg2_ck;
 
- static struct clk_hw_omap gfx_cg2_ck_hw = {
 
- 	.hw = {
 
- 		.clk = &gfx_cg2_ck,
 
- 	},
 
- 	.ops		= &clkhwops_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
 
- 	.enable_bit	= OMAP3430ES1_EN_3D_SHIFT,
 
- 	.clkdm_name	= "gfx_3430es1_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(gfx_cg2_ck, gfx_cg1_ck_parent_names, aes2_ick_ops);
 
- static struct clk gfx_l3_ick;
 
- static const char *gfx_l3_ick_parent_names[] = {
 
- 	"gfx_l3_ck",
 
- };
 
- DEFINE_STRUCT_CLK_HW_OMAP(gfx_l3_ick, "gfx_3430es1_clkdm");
 
- DEFINE_STRUCT_CLK(gfx_l3_ick, gfx_l3_ick_parent_names, core_l4_ick_ops);
 
- static struct clk wkup_32k_fck;
 
- static const char *wkup_32k_fck_parent_names[] = {
 
- 	"omap_32k_fck",
 
- };
 
- DEFINE_STRUCT_CLK_HW_OMAP(wkup_32k_fck, "wkup_clkdm");
 
- DEFINE_STRUCT_CLK(wkup_32k_fck, wkup_32k_fck_parent_names, core_l4_ick_ops);
 
- static struct clk gpio1_dbck;
 
- static const char *gpio1_dbck_parent_names[] = {
 
- 	"wkup_32k_fck",
 
- };
 
- static struct clk_hw_omap gpio1_dbck_hw = {
 
- 	.hw = {
 
- 		.clk = &gpio1_dbck,
 
- 	},
 
- 	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
 
- 	.enable_bit	= OMAP3430_EN_GPIO1_SHIFT,
 
- 	.clkdm_name	= "wkup_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(gpio1_dbck, gpio1_dbck_parent_names, aes2_ick_ops);
 
- static struct clk wkup_l4_ick;
 
- DEFINE_STRUCT_CLK_HW_OMAP(wkup_l4_ick, "wkup_clkdm");
 
- DEFINE_STRUCT_CLK(wkup_l4_ick, dpll3_ck_parent_names, core_l4_ick_ops);
 
- static struct clk gpio1_ick;
 
- static const char *gpio1_ick_parent_names[] = {
 
- 	"wkup_l4_ick",
 
- };
 
- static struct clk_hw_omap gpio1_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &gpio1_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
 
- 	.enable_bit	= OMAP3430_EN_GPIO1_SHIFT,
 
- 	.clkdm_name	= "wkup_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(gpio1_ick, gpio1_ick_parent_names, aes2_ick_ops);
 
- static struct clk per_32k_alwon_fck;
 
- DEFINE_STRUCT_CLK_HW_OMAP(per_32k_alwon_fck, "per_clkdm");
 
- DEFINE_STRUCT_CLK(per_32k_alwon_fck, wkup_32k_fck_parent_names,
 
- 		  core_l4_ick_ops);
 
- static struct clk gpio2_dbck;
 
- static const char *gpio2_dbck_parent_names[] = {
 
- 	"per_32k_alwon_fck",
 
- };
 
- static struct clk_hw_omap gpio2_dbck_hw = {
 
- 	.hw = {
 
- 		.clk = &gpio2_dbck,
 
- 	},
 
- 	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
 
- 	.enable_bit	= OMAP3430_EN_GPIO2_SHIFT,
 
- 	.clkdm_name	= "per_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(gpio2_dbck, gpio2_dbck_parent_names, aes2_ick_ops);
 
- static struct clk per_l4_ick;
 
- DEFINE_STRUCT_CLK_HW_OMAP(per_l4_ick, "per_clkdm");
 
- DEFINE_STRUCT_CLK(per_l4_ick, security_l4_ick2_parent_names, core_l4_ick_ops);
 
- static struct clk gpio2_ick;
 
- static const char *gpio2_ick_parent_names[] = {
 
- 	"per_l4_ick",
 
- };
 
- static struct clk_hw_omap gpio2_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &gpio2_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
 
- 	.enable_bit	= OMAP3430_EN_GPIO2_SHIFT,
 
- 	.clkdm_name	= "per_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(gpio2_ick, gpio2_ick_parent_names, aes2_ick_ops);
 
- static struct clk gpio3_dbck;
 
- static struct clk_hw_omap gpio3_dbck_hw = {
 
- 	.hw = {
 
- 		.clk = &gpio3_dbck,
 
- 	},
 
- 	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
 
- 	.enable_bit	= OMAP3430_EN_GPIO3_SHIFT,
 
- 	.clkdm_name	= "per_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(gpio3_dbck, gpio2_dbck_parent_names, aes2_ick_ops);
 
- static struct clk gpio3_ick;
 
- static struct clk_hw_omap gpio3_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &gpio3_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
 
- 	.enable_bit	= OMAP3430_EN_GPIO3_SHIFT,
 
- 	.clkdm_name	= "per_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(gpio3_ick, gpio2_ick_parent_names, aes2_ick_ops);
 
- static struct clk gpio4_dbck;
 
- static struct clk_hw_omap gpio4_dbck_hw = {
 
- 	.hw = {
 
- 		.clk = &gpio4_dbck,
 
- 	},
 
- 	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
 
- 	.enable_bit	= OMAP3430_EN_GPIO4_SHIFT,
 
- 	.clkdm_name	= "per_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(gpio4_dbck, gpio2_dbck_parent_names, aes2_ick_ops);
 
- static struct clk gpio4_ick;
 
- static struct clk_hw_omap gpio4_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &gpio4_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
 
- 	.enable_bit	= OMAP3430_EN_GPIO4_SHIFT,
 
- 	.clkdm_name	= "per_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(gpio4_ick, gpio2_ick_parent_names, aes2_ick_ops);
 
- static struct clk gpio5_dbck;
 
- static struct clk_hw_omap gpio5_dbck_hw = {
 
- 	.hw = {
 
- 		.clk = &gpio5_dbck,
 
- 	},
 
- 	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
 
- 	.enable_bit	= OMAP3430_EN_GPIO5_SHIFT,
 
- 	.clkdm_name	= "per_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(gpio5_dbck, gpio2_dbck_parent_names, aes2_ick_ops);
 
- static struct clk gpio5_ick;
 
- static struct clk_hw_omap gpio5_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &gpio5_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
 
- 	.enable_bit	= OMAP3430_EN_GPIO5_SHIFT,
 
- 	.clkdm_name	= "per_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(gpio5_ick, gpio2_ick_parent_names, aes2_ick_ops);
 
- static struct clk gpio6_dbck;
 
- static struct clk_hw_omap gpio6_dbck_hw = {
 
- 	.hw = {
 
- 		.clk = &gpio6_dbck,
 
- 	},
 
- 	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
 
- 	.enable_bit	= OMAP3430_EN_GPIO6_SHIFT,
 
- 	.clkdm_name	= "per_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(gpio6_dbck, gpio2_dbck_parent_names, aes2_ick_ops);
 
- static struct clk gpio6_ick;
 
- static struct clk_hw_omap gpio6_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &gpio6_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
 
- 	.enable_bit	= OMAP3430_EN_GPIO6_SHIFT,
 
- 	.clkdm_name	= "per_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(gpio6_ick, gpio2_ick_parent_names, aes2_ick_ops);
 
- static struct clk gpmc_fck;
 
- static struct clk_hw_omap gpmc_fck_hw = {
 
- 	.hw = {
 
- 		.clk = &gpmc_fck,
 
- 	},
 
- 	.flags		= ENABLE_ON_INIT,
 
- 	.clkdm_name	= "core_l3_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(gpmc_fck, ipss_ick_parent_names, core_l4_ick_ops);
 
- static const struct clksel omap343x_gpt_clksel[] = {
 
- 	{ .parent = &omap_32k_fck, .rates = gpt_32k_rates },
 
- 	{ .parent = &sys_ck, .rates = gpt_sys_rates },
 
- 	{ .parent = NULL },
 
- };
 
- static const char *gpt10_fck_parent_names[] = {
 
- 	"omap_32k_fck", "sys_ck",
 
- };
 
- DEFINE_CLK_OMAP_MUX_GATE(gpt10_fck, "core_l4_clkdm", omap343x_gpt_clksel,
 
- 			 OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
 
- 			 OMAP3430_CLKSEL_GPT10_MASK,
 
- 			 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
 
- 			 OMAP3430_EN_GPT10_SHIFT, &clkhwops_wait,
 
- 			 gpt10_fck_parent_names, clkout2_src_ck_ops);
 
- static struct clk gpt10_ick;
 
- static struct clk_hw_omap gpt10_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &gpt10_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
 
- 	.enable_bit	= OMAP3430_EN_GPT10_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(gpt10_ick, aes2_ick_parent_names, aes2_ick_ops);
 
- DEFINE_CLK_OMAP_MUX_GATE(gpt11_fck, "core_l4_clkdm", omap343x_gpt_clksel,
 
- 			 OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
 
- 			 OMAP3430_CLKSEL_GPT11_MASK,
 
- 			 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
 
- 			 OMAP3430_EN_GPT11_SHIFT, &clkhwops_wait,
 
- 			 gpt10_fck_parent_names, clkout2_src_ck_ops);
 
- static struct clk gpt11_ick;
 
- static struct clk_hw_omap gpt11_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &gpt11_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
 
- 	.enable_bit	= OMAP3430_EN_GPT11_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(gpt11_ick, aes2_ick_parent_names, aes2_ick_ops);
 
- static struct clk gpt12_fck;
 
- static const char *gpt12_fck_parent_names[] = {
 
- 	"secure_32k_fck",
 
- };
 
- DEFINE_STRUCT_CLK_HW_OMAP(gpt12_fck, "wkup_clkdm");
 
- DEFINE_STRUCT_CLK(gpt12_fck, gpt12_fck_parent_names, core_l4_ick_ops);
 
- static struct clk gpt12_ick;
 
- static struct clk_hw_omap gpt12_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &gpt12_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
 
- 	.enable_bit	= OMAP3430_EN_GPT12_SHIFT,
 
- 	.clkdm_name	= "wkup_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(gpt12_ick, gpio1_ick_parent_names, aes2_ick_ops);
 
- DEFINE_CLK_OMAP_MUX_GATE(gpt1_fck, "wkup_clkdm", omap343x_gpt_clksel,
 
- 			 OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
 
- 			 OMAP3430_CLKSEL_GPT1_MASK,
 
- 			 OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
 
- 			 OMAP3430_EN_GPT1_SHIFT, &clkhwops_wait,
 
- 			 gpt10_fck_parent_names, clkout2_src_ck_ops);
 
 
  |