definitionOfRtuMemory.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436
  1. /*
  2. * Copyright (C) ST-Ericsson SA 2010
  3. *
  4. * License terms: GNU General Public License (GPL) version 2
  5. */
  6. #include <linux/kernel.h>
  7. #include <linux/init.h>
  8. #include <linux/bug.h>
  9. #include <linux/string.h>
  10. #include <linux/pinctrl/machine.h>
  11. #include <linux/platform_data/pinctrl-nomadik.h>
  12. #include <asm/mach-types.h>
  13. #include <mach/hardware.h>
  14. #include "pins-db8500.h"
  15. #include "board-mop500.h"
  16. enum custom_pin_cfg_t {
  17. PINS_FOR_DEFAULT,
  18. PINS_FOR_U9500,
  19. };
  20. static enum custom_pin_cfg_t pinsfor;
  21. /* These simply sets bias for pins */
  22. #define BIAS(a,b) static unsigned long a[] = { b }
  23. BIAS(pd, PIN_PULL_DOWN);
  24. BIAS(in_nopull, PIN_INPUT_NOPULL);
  25. BIAS(in_nopull_slpm_nowkup, PIN_INPUT_NOPULL|PIN_SLPM_WAKEUP_DISABLE);
  26. BIAS(in_pu, PIN_INPUT_PULLUP);
  27. BIAS(in_pd, PIN_INPUT_PULLDOWN);
  28. BIAS(out_hi, PIN_OUTPUT_HIGH);
  29. BIAS(out_lo, PIN_OUTPUT_LOW);
  30. BIAS(out_lo_slpm_nowkup, PIN_OUTPUT_LOW|PIN_SLPM_WAKEUP_DISABLE);
  31. /* These also force them into GPIO mode */
  32. BIAS(gpio_in_pu, PIN_INPUT_PULLUP|PIN_GPIOMODE_ENABLED);
  33. BIAS(gpio_in_pd, PIN_INPUT_PULLDOWN|PIN_GPIOMODE_ENABLED);
  34. BIAS(gpio_in_pu_slpm_gpio_nopull, PIN_INPUT_PULLUP|PIN_GPIOMODE_ENABLED|PIN_SLPM_GPIO|PIN_SLPM_INPUT_NOPULL);
  35. BIAS(gpio_in_pd_slpm_gpio_nopull, PIN_INPUT_PULLDOWN|PIN_GPIOMODE_ENABLED|PIN_SLPM_GPIO|PIN_SLPM_INPUT_NOPULL);
  36. BIAS(gpio_out_hi, PIN_OUTPUT_HIGH|PIN_GPIOMODE_ENABLED);
  37. BIAS(gpio_out_lo, PIN_OUTPUT_LOW|PIN_GPIOMODE_ENABLED);
  38. /* Sleep modes */
  39. BIAS(slpm_in_nopull_wkup, PIN_SLEEPMODE_ENABLED|
  40. PIN_SLPM_DIR_INPUT|PIN_SLPM_PULL_NONE|PIN_SLPM_WAKEUP_ENABLE);
  41. BIAS(slpm_in_wkup_pdis, PIN_SLEEPMODE_ENABLED|
  42. PIN_SLPM_DIR_INPUT|PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_DISABLED);
  43. BIAS(slpm_wkup_pdis, PIN_SLEEPMODE_ENABLED|
  44. PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_DISABLED);
  45. BIAS(slpm_out_lo_pdis, PIN_SLEEPMODE_ENABLED|
  46. PIN_SLPM_OUTPUT_LOW|PIN_SLPM_WAKEUP_DISABLE|PIN_SLPM_PDIS_DISABLED);
  47. BIAS(slpm_out_lo_wkup, PIN_SLEEPMODE_ENABLED|
  48. PIN_SLPM_OUTPUT_LOW|PIN_SLPM_WAKEUP_ENABLE);
  49. BIAS(slpm_out_lo_wkup_pdis, PIN_SLEEPMODE_ENABLED|
  50. PIN_SLPM_OUTPUT_LOW|PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_DISABLED);
  51. BIAS(slpm_out_hi_wkup_pdis, PIN_SLEEPMODE_ENABLED|PIN_SLPM_OUTPUT_HIGH|
  52. PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_DISABLED);
  53. BIAS(slpm_in_nopull_wkup_pdis, PIN_SLEEPMODE_ENABLED|
  54. PIN_SLPM_INPUT_NOPULL|PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_DISABLED);
  55. BIAS(slpm_in_pu_wkup_pdis_en, PIN_SLEEPMODE_ENABLED|PIN_SLPM_INPUT_PULLUP|
  56. PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_ENABLED);
  57. BIAS(slpm_out_wkup_pdis, PIN_SLEEPMODE_ENABLED|
  58. PIN_SLPM_DIR_OUTPUT|PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_DISABLED);
  59. BIAS(out_lo_wkup_pdis, PIN_SLPM_OUTPUT_LOW|
  60. PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_DISABLED);
  61. BIAS(in_wkup_pdis_en, PIN_SLPM_DIR_INPUT|PIN_SLPM_WAKEUP_ENABLE|
  62. PIN_SLPM_PDIS_ENABLED);
  63. BIAS(in_wkup_pdis, PIN_SLPM_DIR_INPUT|PIN_SLPM_WAKEUP_ENABLE|
  64. PIN_SLPM_PDIS_DISABLED);
  65. BIAS(out_wkup_pdis, PIN_SLPM_DIR_OUTPUT|PIN_SLPM_WAKEUP_ENABLE|
  66. PIN_SLPM_PDIS_DISABLED);
  67. /* We use these to define hog settings that are always done on boot */
  68. #define DB8500_MUX_HOG(group,func) \
  69. PIN_MAP_MUX_GROUP_HOG_DEFAULT("pinctrl-db8500", group, func)
  70. #define DB8500_PIN_HOG(pin,conf) \
  71. PIN_MAP_CONFIGS_PIN_HOG_DEFAULT("pinctrl-db8500", pin, conf)
  72. #define DB8500_PIN_SLEEP(pin, conf, dev) \
  73. PIN_MAP_CONFIGS_PIN(dev, PINCTRL_STATE_SLEEP, "pinctrl-db8500", \
  74. pin, conf)
  75. /* These are default states associated with device and changed runtime */
  76. #define DB8500_MUX(group,func,dev) \
  77. PIN_MAP_MUX_GROUP_DEFAULT(dev, "pinctrl-db8500", group, func)
  78. #define DB8500_PIN(pin,conf,dev) \
  79. PIN_MAP_CONFIGS_PIN_DEFAULT(dev, "pinctrl-db8500", pin, conf)
  80. #define DB8500_PIN_IDLE(pin, conf, dev) \
  81. PIN_MAP_CONFIGS_PIN(dev, PINCTRL_STATE_IDLE, "pinctrl-db8500", \
  82. pin, conf)
  83. #define DB8500_PIN_SLEEP(pin, conf, dev) \
  84. PIN_MAP_CONFIGS_PIN(dev, PINCTRL_STATE_SLEEP, "pinctrl-db8500", \
  85. pin, conf)
  86. #define DB8500_MUX_STATE(group, func, dev, state) \
  87. PIN_MAP_MUX_GROUP(dev, state, "pinctrl-db8500", group, func)
  88. #define DB8500_PIN_STATE(pin, conf, dev, state) \
  89. PIN_MAP_CONFIGS_PIN(dev, state, "pinctrl-db8500", pin, conf)
  90. /* Pin control settings */
  91. static struct pinctrl_map __initdata mop500_family_pinmap[] = {
  92. /*
  93. * uMSP0, mux in 4 pins, regular placement of RX/TX
  94. * explicitly set the pins to no pull
  95. */
  96. DB8500_MUX_HOG("msp0txrx_a_1", "msp0"),
  97. DB8500_MUX_HOG("msp0tfstck_a_1", "msp0"),
  98. DB8500_PIN_HOG("GPIO12_AC4", in_nopull), /* TXD */
  99. DB8500_PIN_HOG("GPIO15_AC3", in_nopull), /* RXD */
  100. DB8500_PIN_HOG("GPIO13_AF3", in_nopull), /* TFS */
  101. DB8500_PIN_HOG("GPIO14_AE3", in_nopull), /* TCK */
  102. /* MSP2 for HDMI, pull down TXD, TCK, TFS */
  103. DB8500_MUX_HOG("msp2_a_1", "msp2"),
  104. DB8500_PIN_HOG("GPIO193_AH27", in_pd), /* TXD */
  105. DB8500_PIN_HOG("GPIO194_AF27", in_pd), /* TCK */
  106. DB8500_PIN_HOG("GPIO195_AG28", in_pd), /* TFS */
  107. DB8500_PIN_HOG("GPIO196_AG26", out_lo), /* RXD */
  108. /*
  109. * LCD, set TE0 (using LCD VSI0) and D14 (touch screen interrupt) to
  110. * pull-up
  111. * TODO: is this really correct? Snowball doesn't have a LCD.
  112. */
  113. DB8500_MUX_HOG("lcdvsi0_a_1", "lcd"),
  114. DB8500_PIN_HOG("GPIO68_E1", in_pu),
  115. DB8500_PIN_HOG("GPIO84_C2", gpio_in_pu),
  116. /*
  117. * STMPE1601/tc35893 keypad IRQ GPIO 218
  118. * TODO: set for snowball and HREF really??
  119. */
  120. DB8500_PIN_HOG("GPIO218_AH11", gpio_in_pu),
  121. /*
  122. * UART0, we do not mux in u0 here.
  123. * uart-0 pins gpio configuration should be kept intact to prevent
  124. * a glitch in tx line when the tty dev is opened. Later these pins
  125. * are configured by uart driver
  126. */
  127. DB8500_PIN_HOG("GPIO0_AJ5", in_pu), /* CTS */
  128. DB8500_PIN_HOG("GPIO1_AJ3", out_hi), /* RTS */
  129. DB8500_PIN_HOG("GPIO2_AH4", in_pu), /* RXD */
  130. DB8500_PIN_HOG("GPIO3_AH3", out_hi), /* TXD */
  131. /*
  132. * Mux in UART2 on altfunction C and set pull-ups.
  133. * TODO: is this used on U8500 variants and Snowball really?
  134. * The setting on GPIO31 conflicts with magnetometer use on hrefv60
  135. */
  136. /* default state for UART2 */
  137. DB8500_MUX("u2rxtx_c_1", "u2", "uart2"),
  138. DB8500_PIN("GPIO29_W2", in_pu, "uart2"), /* RXD */
  139. DB8500_PIN("GPIO30_W3", out_hi, "uart2"), /* TXD */
  140. /* Sleep state for UART2 */
  141. DB8500_PIN_SLEEP("GPIO29_W2", in_wkup_pdis, "uart2"),
  142. DB8500_PIN_SLEEP("GPIO30_W3", out_wkup_pdis, "uart2"),
  143. /*
  144. * The following pin sets were known as "runtime pins" before being
  145. * converted to the pinctrl model. Here we model them as "default"
  146. * states.
  147. */
  148. /* Mux in UART0 after initialization */
  149. DB8500_MUX("u0_a_1", "u0", "uart0"),
  150. DB8500_PIN("GPIO0_AJ5", in_pu, "uart0"), /* CTS */
  151. DB8500_PIN("GPIO1_AJ3", out_hi, "uart0"), /* RTS */
  152. DB8500_PIN("GPIO2_AH4", in_pu, "uart0"), /* RXD */
  153. DB8500_PIN("GPIO3_AH3", out_hi, "uart0"), /* TXD */
  154. /* Sleep state for UART0 */
  155. DB8500_PIN_SLEEP("GPIO0_AJ5", slpm_in_wkup_pdis, "uart0"),
  156. DB8500_PIN_SLEEP("GPIO1_AJ3", slpm_out_hi_wkup_pdis, "uart0"),
  157. DB8500_PIN_SLEEP("GPIO2_AH4", slpm_in_wkup_pdis, "uart0"),
  158. DB8500_PIN_SLEEP("GPIO3_AH3", slpm_out_wkup_pdis, "uart0"),
  159. /* Mux in UART1 after initialization */
  160. DB8500_MUX("u1rxtx_a_1", "u1", "uart1"),
  161. DB8500_PIN("GPIO4_AH6", in_pu, "uart1"), /* RXD */
  162. DB8500_PIN("GPIO5_AG6", out_hi, "uart1"), /* TXD */
  163. /* Sleep state for UART1 */
  164. DB8500_PIN_SLEEP("GPIO4_AH6", slpm_in_wkup_pdis, "uart1"),
  165. DB8500_PIN_SLEEP("GPIO5_AG6", slpm_out_wkup_pdis, "uart1"),
  166. /* MSP1 for ALSA codec */
  167. DB8500_MUX("msp1txrx_a_1", "msp1", "ux500-msp-i2s.1"),
  168. DB8500_MUX("msp1_a_1", "msp1", "ux500-msp-i2s.1"),
  169. DB8500_PIN("GPIO33_AF2", out_lo_slpm_nowkup, "ux500-msp-i2s.1"),
  170. DB8500_PIN("GPIO34_AE1", in_nopull_slpm_nowkup, "ux500-msp-i2s.1"),
  171. DB8500_PIN("GPIO35_AE2", in_nopull_slpm_nowkup, "ux500-msp-i2s.1"),
  172. DB8500_PIN("GPIO36_AG2", in_nopull_slpm_nowkup, "ux500-msp-i2s.1"),
  173. /* MSP1 sleep state */
  174. DB8500_PIN_SLEEP("GPIO33_AF2", slpm_out_lo_wkup, "ux500-msp-i2s.1"),
  175. DB8500_PIN_SLEEP("GPIO34_AE1", slpm_in_nopull_wkup, "ux500-msp-i2s.1"),
  176. DB8500_PIN_SLEEP("GPIO35_AE2", slpm_in_nopull_wkup, "ux500-msp-i2s.1"),
  177. DB8500_PIN_SLEEP("GPIO36_AG2", slpm_in_nopull_wkup, "ux500-msp-i2s.1"),
  178. /* Mux in LCD data lines 8 thru 11 and LCDA CLK for MCDE TVOUT */
  179. DB8500_MUX("lcd_d8_d11_a_1", "lcd", "mcde-tvout"),
  180. DB8500_MUX("lcdaclk_b_1", "lcda", "mcde-tvout"),
  181. /* Mux in LCD VSI1 and pull it up for MCDE HDMI output */
  182. DB8500_MUX("lcdvsi1_a_1", "lcd", "0-0070"),
  183. DB8500_PIN("GPIO69_E2", in_pu, "0-0070"),
  184. /* LCD VSI1 sleep state */
  185. DB8500_PIN_SLEEP("GPIO69_E2", slpm_in_wkup_pdis, "0-0070"),
  186. /* Mux in i2c0 block, default state */
  187. DB8500_MUX("i2c0_a_1", "i2c0", "nmk-i2c.0"),
  188. /* i2c0 sleep state */
  189. DB8500_PIN_SLEEP("GPIO147_C15", slpm_in_nopull_wkup_pdis, "nmk-i2c.0"), /* SDA */
  190. DB8500_PIN_SLEEP("GPIO148_B16", slpm_in_nopull_wkup_pdis, "nmk-i2c.0"), /* SCL */
  191. /* Mux in i2c1 block, default state */
  192. DB8500_MUX("i2c1_b_2", "i2c1", "nmk-i2c.1"),
  193. /* i2c1 sleep state */
  194. DB8500_PIN_SLEEP("GPIO16_AD3", slpm_in_nopull_wkup_pdis, "nmk-i2c.1"), /* SDA */
  195. DB8500_PIN_SLEEP("GPIO17_AD4", slpm_in_nopull_wkup_pdis, "nmk-i2c.1"), /* SCL */
  196. /* Mux in i2c2 block, default state */
  197. DB8500_MUX("i2c2_b_2", "i2c2", "nmk-i2c.2"),
  198. /* i2c2 sleep state */
  199. DB8500_PIN_SLEEP("GPIO10_AF5", slpm_in_nopull_wkup_pdis, "nmk-i2c.2"), /* SDA */
  200. DB8500_PIN_SLEEP("GPIO11_AG4", slpm_in_nopull_wkup_pdis, "nmk-i2c.2"), /* SCL */
  201. /* Mux in i2c3 block, default state */
  202. DB8500_MUX("i2c3_c_2", "i2c3", "nmk-i2c.3"),
  203. /* i2c3 sleep state */
  204. DB8500_PIN_SLEEP("GPIO229_AG7", slpm_in_nopull_wkup_pdis, "nmk-i2c.3"), /* SDA */
  205. DB8500_PIN_SLEEP("GPIO230_AF7", slpm_in_nopull_wkup_pdis, "nmk-i2c.3"), /* SCL */
  206. /* Mux in SDI0 (here called MC0) used for removable MMC/SD/SDIO cards */
  207. DB8500_MUX("mc0_a_1", "mc0", "sdi0"),
  208. DB8500_PIN("GPIO18_AC2", out_hi, "sdi0"), /* CMDDIR */
  209. DB8500_PIN("GPIO19_AC1", out_hi, "sdi0"), /* DAT0DIR */
  210. DB8500_PIN("GPIO20_AB4", out_hi, "sdi0"), /* DAT2DIR */
  211. DB8500_PIN("GPIO22_AA3", in_nopull, "sdi0"), /* FBCLK */
  212. DB8500_PIN("GPIO23_AA4", out_lo, "sdi0"), /* CLK */
  213. DB8500_PIN("GPIO24_AB2", in_pu, "sdi0"), /* CMD */
  214. DB8500_PIN("GPIO25_Y4", in_pu, "sdi0"), /* DAT0 */
  215. DB8500_PIN("GPIO26_Y2", in_pu, "sdi0"), /* DAT1 */
  216. DB8500_PIN("GPIO27_AA2", in_pu, "sdi0"), /* DAT2 */
  217. DB8500_PIN("GPIO28_AA1", in_pu, "sdi0"), /* DAT3 */
  218. /* SDI0 sleep state */
  219. DB8500_PIN_SLEEP("GPIO18_AC2", slpm_out_hi_wkup_pdis, "sdi0"),
  220. DB8500_PIN_SLEEP("GPIO19_AC1", slpm_out_hi_wkup_pdis, "sdi0"),
  221. DB8500_PIN_SLEEP("GPIO20_AB4", slpm_out_hi_wkup_pdis, "sdi0"),
  222. DB8500_PIN_SLEEP("GPIO22_AA3", slpm_in_wkup_pdis, "sdi0"),
  223. DB8500_PIN_SLEEP("GPIO23_AA4", slpm_out_lo_wkup_pdis, "sdi0"),
  224. DB8500_PIN_SLEEP("GPIO24_AB2", slpm_in_wkup_pdis, "sdi0"),
  225. DB8500_PIN_SLEEP("GPIO25_Y4", slpm_in_wkup_pdis, "sdi0"),
  226. DB8500_PIN_SLEEP("GPIO26_Y2", slpm_in_wkup_pdis, "sdi0"),
  227. DB8500_PIN_SLEEP("GPIO27_AA2", slpm_in_wkup_pdis, "sdi0"),
  228. DB8500_PIN_SLEEP("GPIO28_AA1", slpm_in_wkup_pdis, "sdi0"),
  229. /* Mux in SDI1 (here called MC1) used for SDIO for CW1200 WLAN */
  230. DB8500_MUX("mc1_a_1", "mc1", "sdi1"),
  231. DB8500_PIN("GPIO208_AH16", out_lo, "sdi1"), /* CLK */
  232. DB8500_PIN("GPIO209_AG15", in_nopull, "sdi1"), /* FBCLK */
  233. DB8500_PIN("GPIO210_AJ15", in_pu, "sdi1"), /* CMD */
  234. DB8500_PIN("GPIO211_AG14", in_pu, "sdi1"), /* DAT0 */
  235. DB8500_PIN("GPIO212_AF13", in_pu, "sdi1"), /* DAT1 */
  236. DB8500_PIN("GPIO213_AG13", in_pu, "sdi1"), /* DAT2 */
  237. DB8500_PIN("GPIO214_AH15", in_pu, "sdi1"), /* DAT3 */
  238. /* SDI1 sleep state */
  239. DB8500_PIN_SLEEP("GPIO208_AH16", slpm_out_lo_wkup_pdis, "sdi1"), /* CLK */
  240. DB8500_PIN_SLEEP("GPIO209_AG15", slpm_in_wkup_pdis, "sdi1"), /* FBCLK */
  241. DB8500_PIN_SLEEP("GPIO210_AJ15", slpm_in_wkup_pdis, "sdi1"), /* CMD */
  242. DB8500_PIN_SLEEP("GPIO211_AG14", slpm_in_wkup_pdis, "sdi1"), /* DAT0 */
  243. DB8500_PIN_SLEEP("GPIO212_AF13", slpm_in_wkup_pdis, "sdi1"), /* DAT1 */
  244. DB8500_PIN_SLEEP("GPIO213_AG13", slpm_in_wkup_pdis, "sdi1"), /* DAT2 */
  245. DB8500_PIN_SLEEP("GPIO214_AH15", slpm_in_wkup_pdis, "sdi1"), /* DAT3 */
  246. /* Mux in SDI2 (here called MC2) used for for PoP eMMC */
  247. DB8500_MUX("mc2_a_1", "mc2", "sdi2"),
  248. DB8500_PIN("GPIO128_A5", out_lo, "sdi2"), /* CLK */
  249. DB8500_PIN("GPIO129_B4", in_pu, "sdi2"), /* CMD */
  250. DB8500_PIN("GPIO130_C8", in_nopull, "sdi2"), /* FBCLK */
  251. DB8500_PIN("GPIO131_A12", in_pu, "sdi2"), /* DAT0 */
  252. DB8500_PIN("GPIO132_C10", in_pu, "sdi2"), /* DAT1 */
  253. DB8500_PIN("GPIO133_B10", in_pu, "sdi2"), /* DAT2 */
  254. DB8500_PIN("GPIO134_B9", in_pu, "sdi2"), /* DAT3 */
  255. DB8500_PIN("GPIO135_A9", in_pu, "sdi2"), /* DAT4 */
  256. DB8500_PIN("GPIO136_C7", in_pu, "sdi2"), /* DAT5 */
  257. DB8500_PIN("GPIO137_A7", in_pu, "sdi2"), /* DAT6 */
  258. DB8500_PIN("GPIO138_C5", in_pu, "sdi2"), /* DAT7 */
  259. /* SDI2 sleep state */
  260. DB8500_PIN_SLEEP("GPIO128_A5", out_lo_wkup_pdis, "sdi2"), /* CLK */
  261. DB8500_PIN_SLEEP("GPIO129_B4", in_wkup_pdis_en, "sdi2"), /* CMD */
  262. DB8500_PIN_SLEEP("GPIO130_C8", in_wkup_pdis_en, "sdi2"), /* FBCLK */
  263. DB8500_PIN_SLEEP("GPIO131_A12", in_wkup_pdis, "sdi2"), /* DAT0 */
  264. DB8500_PIN_SLEEP("GPIO132_C10", in_wkup_pdis, "sdi2"), /* DAT1 */
  265. DB8500_PIN_SLEEP("GPIO133_B10", in_wkup_pdis, "sdi2"), /* DAT2 */
  266. DB8500_PIN_SLEEP("GPIO134_B9", in_wkup_pdis, "sdi2"), /* DAT3 */
  267. DB8500_PIN_SLEEP("GPIO135_A9", in_wkup_pdis, "sdi2"), /* DAT4 */
  268. DB8500_PIN_SLEEP("GPIO136_C7", in_wkup_pdis, "sdi2"), /* DAT5 */
  269. DB8500_PIN_SLEEP("GPIO137_A7", in_wkup_pdis, "sdi2"), /* DAT6 */
  270. DB8500_PIN_SLEEP("GPIO138_C5", in_wkup_pdis, "sdi2"), /* DAT7 */
  271. /* Mux in SDI4 (here called MC4) used for for PCB-mounted eMMC */
  272. DB8500_MUX("mc4_a_1", "mc4", "sdi4"),
  273. DB8500_PIN("GPIO197_AH24", in_pu, "sdi4"), /* DAT3 */
  274. DB8500_PIN("GPIO198_AG25", in_pu, "sdi4"), /* DAT2 */
  275. DB8500_PIN("GPIO199_AH23", in_pu, "sdi4"), /* DAT1 */
  276. DB8500_PIN("GPIO200_AH26", in_pu, "sdi4"), /* DAT0 */
  277. DB8500_PIN("GPIO201_AF24", in_pu, "sdi4"), /* CMD */
  278. DB8500_PIN("GPIO202_AF25", in_nopull, "sdi4"), /* FBCLK */
  279. DB8500_PIN("GPIO203_AE23", out_lo, "sdi4"), /* CLK */
  280. DB8500_PIN("GPIO204_AF23", in_pu, "sdi4"), /* DAT7 */
  281. DB8500_PIN("GPIO205_AG23", in_pu, "sdi4"), /* DAT6 */
  282. DB8500_PIN("GPIO206_AG24", in_pu, "sdi4"), /* DAT5 */
  283. DB8500_PIN("GPIO207_AJ23", in_pu, "sdi4"), /* DAT4 */
  284. /*SDI4 sleep state */
  285. DB8500_PIN_SLEEP("GPIO197_AH24", slpm_in_wkup_pdis, "sdi4"), /* DAT3 */
  286. DB8500_PIN_SLEEP("GPIO198_AG25", slpm_in_wkup_pdis, "sdi4"), /* DAT2 */
  287. DB8500_PIN_SLEEP("GPIO199_AH23", slpm_in_wkup_pdis, "sdi4"), /* DAT1 */
  288. DB8500_PIN_SLEEP("GPIO200_AH26", slpm_in_wkup_pdis, "sdi4"), /* DAT0 */
  289. DB8500_PIN_SLEEP("GPIO201_AF24", slpm_in_wkup_pdis, "sdi4"), /* CMD */
  290. DB8500_PIN_SLEEP("GPIO202_AF25", slpm_in_wkup_pdis, "sdi4"), /* FBCLK */
  291. DB8500_PIN_SLEEP("GPIO203_AE23", slpm_out_lo_wkup_pdis, "sdi4"), /* CLK */
  292. DB8500_PIN_SLEEP("GPIO204_AF23", slpm_in_wkup_pdis, "sdi4"), /* DAT7 */
  293. DB8500_PIN_SLEEP("GPIO205_AG23", slpm_in_wkup_pdis, "sdi4"), /* DAT6 */
  294. DB8500_PIN_SLEEP("GPIO206_AG24", slpm_in_wkup_pdis, "sdi4"), /* DAT5 */
  295. DB8500_PIN_SLEEP("GPIO207_AJ23", slpm_in_wkup_pdis, "sdi4"), /* DAT4 */
  296. /* Mux in USB pins, drive STP high */
  297. DB8500_MUX("usb_a_1", "usb", "musb-ux500.0"),
  298. DB8500_PIN("GPIO257_AE29", out_hi, "musb-ux500.0"), /* STP */
  299. /* Mux in SPI2 pins on the "other C1" altfunction */
  300. DB8500_MUX("spi2_oc1_2", "spi2", "spi2"),
  301. DB8500_PIN("GPIO216_AG12", gpio_out_hi, "spi2"), /* FRM */
  302. DB8500_PIN("GPIO218_AH11", in_pd, "spi2"), /* RXD */
  303. DB8500_PIN("GPIO215_AH13", out_lo, "spi2"), /* TXD */
  304. DB8500_PIN("GPIO217_AH12", out_lo, "spi2"), /* CLK */
  305. /* SPI2 idle state */
  306. DB8500_PIN_SLEEP("GPIO218_AH11", slpm_in_wkup_pdis, "spi2"), /* RXD */
  307. DB8500_PIN_SLEEP("GPIO215_AH13", slpm_out_lo_wkup_pdis, "spi2"), /* TXD */
  308. DB8500_PIN_SLEEP("GPIO217_AH12", slpm_wkup_pdis, "spi2"), /* CLK */
  309. /* SPI2 sleep state */
  310. DB8500_PIN_SLEEP("GPIO216_AG12", slpm_in_wkup_pdis, "spi2"), /* FRM */
  311. DB8500_PIN_SLEEP("GPIO218_AH11", slpm_in_wkup_pdis, "spi2"), /* RXD */
  312. DB8500_PIN_SLEEP("GPIO215_AH13", slpm_out_lo_wkup_pdis, "spi2"), /* TXD */
  313. DB8500_PIN_SLEEP("GPIO217_AH12", slpm_wkup_pdis, "spi2"), /* CLK */
  314. /* ske default state */
  315. DB8500_MUX("kp_a_2", "kp", "nmk-ske-keypad"),
  316. DB8500_PIN("GPIO153_B17", in_pd, "nmk-ske-keypad"), /* I7 */
  317. DB8500_PIN("GPIO154_C16", in_pd, "nmk-ske-keypad"), /* I6 */
  318. DB8500_PIN("GPIO155_C19", in_pd, "nmk-ske-keypad"), /* I5 */
  319. DB8500_PIN("GPIO156_C17", in_pd, "nmk-ske-keypad"), /* I4 */
  320. DB8500_PIN("GPIO161_D21", in_pd, "nmk-ske-keypad"), /* I3 */
  321. DB8500_PIN("GPIO162_D20", in_pd, "nmk-ske-keypad"), /* I2 */
  322. DB8500_PIN("GPIO163_C20", in_pd, "nmk-ske-keypad"), /* I1 */
  323. DB8500_PIN("GPIO164_B21", in_pd, "nmk-ske-keypad"), /* I0 */
  324. DB8500_PIN("GPIO157_A18", out_lo, "nmk-ske-keypad"), /* O7 */
  325. DB8500_PIN("GPIO158_C18", out_lo, "nmk-ske-keypad"), /* O6 */
  326. DB8500_PIN("GPIO159_B19", out_lo, "nmk-ske-keypad"), /* O5 */
  327. DB8500_PIN("GPIO160_B20", out_lo, "nmk-ske-keypad"), /* O4 */
  328. DB8500_PIN("GPIO165_C21", out_lo, "nmk-ske-keypad"), /* O3 */
  329. DB8500_PIN("GPIO166_A22", out_lo, "nmk-ske-keypad"), /* O2 */
  330. DB8500_PIN("GPIO167_B24", out_lo, "nmk-ske-keypad"), /* O1 */
  331. DB8500_PIN("GPIO168_C22", out_lo, "nmk-ske-keypad"), /* O0 */
  332. /* ske sleep state */
  333. DB8500_PIN_SLEEP("GPIO153_B17", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I7 */
  334. DB8500_PIN_SLEEP("GPIO154_C16", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I6 */
  335. DB8500_PIN_SLEEP("GPIO155_C19", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I5 */
  336. DB8500_PIN_SLEEP("GPIO156_C17", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I4 */
  337. DB8500_PIN_SLEEP("GPIO161_D21", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I3 */
  338. DB8500_PIN_SLEEP("GPIO162_D20", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I2 */
  339. DB8500_PIN_SLEEP("GPIO163_C20", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I1 */
  340. DB8500_PIN_SLEEP("GPIO164_B21", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I0 */
  341. DB8500_PIN_SLEEP("GPIO157_A18", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O7 */
  342. DB8500_PIN_SLEEP("GPIO158_C18", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O6 */
  343. DB8500_PIN_SLEEP("GPIO159_B19", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O5 */
  344. DB8500_PIN_SLEEP("GPIO160_B20", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O4 */
  345. DB8500_PIN_SLEEP("GPIO165_C21", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O3 */
  346. DB8500_PIN_SLEEP("GPIO166_A22", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O2 */
  347. DB8500_PIN_SLEEP("GPIO167_B24", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O1 */
  348. DB8500_PIN_SLEEP("GPIO168_C22", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O0 */
  349. /* STM APE pins states */
  350. DB8500_MUX_STATE("stmape_c_1", "stmape",
  351. "stm", "ape_mipi34"),
  352. DB8500_PIN_STATE("GPIO70_G5", in_nopull,
  353. "stm", "ape_mipi34"), /* clk */
  354. DB8500_PIN_STATE("GPIO71_G4", in_nopull,
  355. "stm", "ape_mipi34"), /* dat3 */
  356. DB8500_PIN_STATE("GPIO72_H4", in_nopull,
  357. "stm", "ape_mipi34"), /* dat2 */
  358. DB8500_PIN_STATE("GPIO73_H3", in_nopull,
  359. "stm", "ape_mipi34"), /* dat1 */
  360. DB8500_PIN_STATE("GPIO74_J3", in_nopull,
  361. "stm", "ape_mipi34"), /* dat0 */
  362. DB8500_PIN_STATE("GPIO70_G5", slpm_out_lo_pdis,
  363. "stm", "ape_mipi34_sleep"), /* clk */
  364. DB8500_PIN_STATE("GPIO71_G4", slpm_out_lo_pdis,
  365. "stm", "ape_mipi34_sleep"), /* dat3 */
  366. DB8500_PIN_STATE("GPIO72_H4", slpm_out_lo_pdis,
  367. "stm", "ape_mipi34_sleep"), /* dat2 */
  368. DB8500_PIN_STATE("GPIO73_H3", slpm_out_lo_pdis,
  369. "stm", "ape_mipi34_sleep"), /* dat1 */
  370. DB8500_PIN_STATE("GPIO74_J3", slpm_out_lo_pdis,
  371. "stm", "ape_mipi34_sleep"), /* dat0 */
  372. DB8500_MUX_STATE("stmape_oc1_1", "stmape",
  373. "stm", "ape_microsd"),
  374. DB8500_PIN_STATE("GPIO23_AA4", in_nopull,
  375. "stm", "ape_microsd"), /* clk */
  376. DB8500_PIN_STATE("GPIO25_Y4", in_nopull,
  377. "stm", "ape_microsd"), /* dat0 */
  378. DB8500_PIN_STATE("GPIO26_Y2", in_nopull,
  379. "stm", "ape_microsd"), /* dat1 */
  380. DB8500_PIN_STATE("GPIO27_AA2", in_nopull,
  381. "stm", "ape_microsd"), /* dat2 */
  382. DB8500_PIN_STATE("GPIO28_AA1", in_nopull,
  383. "stm", "ape_microsd"), /* dat3 */
  384. DB8500_PIN_STATE("GPIO23_AA4", slpm_out_lo_wkup_pdis,
  385. "stm", "ape_microsd_sleep"), /* clk */
  386. DB8500_PIN_STATE("GPIO25_Y4", slpm_in_wkup_pdis,
  387. "stm", "ape_microsd_sleep"), /* dat0 */
  388. DB8500_PIN_STATE("GPIO26_Y2", slpm_in_wkup_pdis,
  389. "stm", "ape_microsd_sleep"), /* dat1 */
  390. DB8500_PIN_STATE("GPIO27_AA2", slpm_in_wkup_pdis,
  391. "stm", "ape_microsd_sleep"), /* dat2 */
  392. DB8500_PIN_STATE("GPIO28_AA1", slpm_in_wkup_pdis,
  393. "stm", "ape_microsd_sleep"), /* dat3 */
  394. /* STM Modem pins states */
  395. DB8500_MUX_STATE("stmmod_oc3_2", "stmmod",
  396. "stm", "mod_mipi34"),
  397. DB8500_MUX_STATE("uartmodrx_oc3_1", "uartmod",
  398. "stm", "mod_mipi34"),
  399. DB8500_MUX_STATE("uartmodtx_oc3_1", "uartmod",
  400. "stm", "mod_mipi34"),
  401. DB8500_PIN_STATE("GPIO70_G5", in_nopull,
  402. "stm", "mod_mipi34"), /* clk */
  403. DB8500_PIN_STATE("GPIO71_G4", in_nopull,
  404. "stm", "mod_mipi34"), /* dat3 */
  405. DB8500_PIN_STATE("GPIO72_H4", in_nopull,
  406. "stm", "mod_mipi34"), /* dat2 */
  407. DB8500_PIN_STATE("GPIO73_H3", in_nopull,
  408. "stm", "mod_mipi34"), /* dat1 */
  409. DB8500_PIN_STATE("GPIO74_J3", in_nopull,
  410. "stm", "mod_mipi34"), /* dat0 */
  411. DB8500_PIN_STATE("GPIO75_H2", in_pu,
  412. "stm", "mod_mipi34"), /* uartmod rx */
  413. DB8500_PIN_STATE("GPIO76_J2", out_lo,
  414. "stm", "mod_mipi34"), /* uartmod tx */