preliminaryDataProcessing.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169
  1. /*
  2. * Copyright 2005-2010 Analog Devices Inc.
  3. *
  4. * Licensed under the GPL-2 or later.
  5. */
  6. #ifndef _CDEF_BF561_H
  7. #define _CDEF_BF561_H
  8. /*********************************************************************************** */
  9. /* System MMR Register Map */
  10. /*********************************************************************************** */
  11. /* Clock and System Control (0xFFC00000 - 0xFFC000FF) */
  12. #define bfin_read_PLL_CTL() bfin_read16(PLL_CTL)
  13. #define bfin_read_PLL_DIV() bfin_read16(PLL_DIV)
  14. #define bfin_write_PLL_DIV(val) bfin_write16(PLL_DIV,val)
  15. #define bfin_read_VR_CTL() bfin_read16(VR_CTL)
  16. #define bfin_read_PLL_STAT() bfin_read16(PLL_STAT)
  17. #define bfin_write_PLL_STAT(val) bfin_write16(PLL_STAT,val)
  18. #define bfin_read_PLL_LOCKCNT() bfin_read16(PLL_LOCKCNT)
  19. #define bfin_write_PLL_LOCKCNT(val) bfin_write16(PLL_LOCKCNT,val)
  20. #define bfin_read_CHIPID() bfin_read32(CHIPID)
  21. /* System Reset and Interrupt Controller registers for core A (0xFFC0 0100-0xFFC0 01FF) */
  22. #define bfin_read_SWRST() bfin_read16(SWRST)
  23. #define bfin_write_SWRST(val) bfin_write16(SWRST,val)
  24. #define bfin_read_SYSCR() bfin_read16(SYSCR)
  25. #define bfin_write_SYSCR(val) bfin_write16(SYSCR,val)
  26. #define bfin_read_SIC_RVECT() bfin_read16(SIC_RVECT)
  27. #define bfin_write_SIC_RVECT(val) bfin_write16(SIC_RVECT,val)
  28. #define bfin_read_SIC_IMASK0() bfin_read32(SIC_IMASK0)
  29. #define bfin_write_SIC_IMASK0(val) bfin_write32(SIC_IMASK0,val)
  30. #define bfin_read_SIC_IMASK1() bfin_read32(SIC_IMASK1)
  31. #define bfin_write_SIC_IMASK1(val) bfin_write32(SIC_IMASK1,val)
  32. #define bfin_read_SIC_IAR0() bfin_read32(SIC_IAR0)
  33. #define bfin_write_SIC_IAR0(val) bfin_write32(SIC_IAR0,val)
  34. #define bfin_read_SIC_IAR1() bfin_read32(SIC_IAR1)
  35. #define bfin_write_SIC_IAR1(val) bfin_write32(SIC_IAR1,val)
  36. #define bfin_read_SIC_IAR2() bfin_read32(SIC_IAR2)
  37. #define bfin_write_SIC_IAR2(val) bfin_write32(SIC_IAR2,val)
  38. #define bfin_read_SIC_IAR3() bfin_read32(SIC_IAR3)
  39. #define bfin_write_SIC_IAR3(val) bfin_write32(SIC_IAR3,val)
  40. #define bfin_read_SIC_IAR4() bfin_read32(SIC_IAR4)
  41. #define bfin_write_SIC_IAR4(val) bfin_write32(SIC_IAR4,val)
  42. #define bfin_read_SIC_IAR5() bfin_read32(SIC_IAR5)
  43. #define bfin_write_SIC_IAR5(val) bfin_write32(SIC_IAR5,val)
  44. #define bfin_read_SIC_IAR6() bfin_read32(SIC_IAR6)
  45. #define bfin_write_SIC_IAR6(val) bfin_write32(SIC_IAR6,val)
  46. #define bfin_read_SIC_IAR7() bfin_read32(SIC_IAR7)
  47. #define bfin_write_SIC_IAR7(val) bfin_write32(SIC_IAR7,val)
  48. #define bfin_read_SIC_ISR0() bfin_read32(SIC_ISR0)
  49. #define bfin_write_SIC_ISR0(val) bfin_write32(SIC_ISR0,val)
  50. #define bfin_read_SIC_ISR1() bfin_read32(SIC_ISR1)
  51. #define bfin_write_SIC_ISR1(val) bfin_write32(SIC_ISR1,val)
  52. #define bfin_read_SIC_IWR0() bfin_read32(SIC_IWR0)
  53. #define bfin_write_SIC_IWR0(val) bfin_write32(SIC_IWR0,val)
  54. #define bfin_read_SIC_IWR1() bfin_read32(SIC_IWR1)
  55. #define bfin_write_SIC_IWR1(val) bfin_write32(SIC_IWR1,val)
  56. /* System Reset and Interrupt Controller registers for Core B (0xFFC0 1100-0xFFC0 11FF) */
  57. #define bfin_read_SICB_SWRST() bfin_read16(SICB_SWRST)
  58. #define bfin_write_SICB_SWRST(val) bfin_write16(SICB_SWRST,val)
  59. #define bfin_read_SICB_SYSCR() bfin_read16(SICB_SYSCR)
  60. #define bfin_write_SICB_SYSCR(val) bfin_write16(SICB_SYSCR,val)
  61. #define bfin_read_SICB_RVECT() bfin_read16(SICB_RVECT)
  62. #define bfin_write_SICB_RVECT(val) bfin_write16(SICB_RVECT,val)
  63. #define bfin_read_SICB_IMASK0() bfin_read32(SICB_IMASK0)
  64. #define bfin_write_SICB_IMASK0(val) bfin_write32(SICB_IMASK0,val)
  65. #define bfin_read_SICB_IMASK1() bfin_read32(SICB_IMASK1)
  66. #define bfin_write_SICB_IMASK1(val) bfin_write32(SICB_IMASK1,val)
  67. #define bfin_read_SICB_IAR0() bfin_read32(SICB_IAR0)
  68. #define bfin_write_SICB_IAR0(val) bfin_write32(SICB_IAR0,val)
  69. #define bfin_read_SICB_IAR1() bfin_read32(SICB_IAR1)
  70. #define bfin_write_SICB_IAR1(val) bfin_write32(SICB_IAR1,val)
  71. #define bfin_read_SICB_IAR2() bfin_read32(SICB_IAR2)
  72. #define bfin_write_SICB_IAR2(val) bfin_write32(SICB_IAR2,val)
  73. #define bfin_read_SICB_IAR3() bfin_read32(SICB_IAR3)
  74. #define bfin_write_SICB_IAR3(val) bfin_write32(SICB_IAR3,val)
  75. #define bfin_read_SICB_IAR4() bfin_read32(SICB_IAR4)
  76. #define bfin_write_SICB_IAR4(val) bfin_write32(SICB_IAR4,val)
  77. #define bfin_read_SICB_IAR5() bfin_read32(SICB_IAR5)
  78. #define bfin_write_SICB_IAR5(val) bfin_write32(SICB_IAR5,val)
  79. #define bfin_read_SICB_IAR6() bfin_read32(SICB_IAR6)
  80. #define bfin_write_SICB_IAR6(val) bfin_write32(SICB_IAR6,val)
  81. #define bfin_read_SICB_IAR7() bfin_read32(SICB_IAR7)
  82. #define bfin_write_SICB_IAR7(val) bfin_write32(SICB_IAR7,val)
  83. #define bfin_read_SICB_ISR0() bfin_read32(SICB_ISR0)
  84. #define bfin_write_SICB_ISR0(val) bfin_write32(SICB_ISR0,val)
  85. #define bfin_read_SICB_ISR1() bfin_read32(SICB_ISR1)
  86. #define bfin_write_SICB_ISR1(val) bfin_write32(SICB_ISR1,val)
  87. #define bfin_read_SICB_IWR0() bfin_read32(SICB_IWR0)
  88. #define bfin_write_SICB_IWR0(val) bfin_write32(SICB_IWR0,val)
  89. #define bfin_read_SICB_IWR1() bfin_read32(SICB_IWR1)
  90. #define bfin_write_SICB_IWR1(val) bfin_write32(SICB_IWR1,val)
  91. /* Watchdog Timer registers for Core A (0xFFC0 0200-0xFFC0 02FF) */
  92. #define bfin_read_WDOGA_CTL() bfin_read16(WDOGA_CTL)
  93. #define bfin_write_WDOGA_CTL(val) bfin_write16(WDOGA_CTL,val)
  94. #define bfin_read_WDOGA_CNT() bfin_read32(WDOGA_CNT)
  95. #define bfin_write_WDOGA_CNT(val) bfin_write32(WDOGA_CNT,val)
  96. #define bfin_read_WDOGA_STAT() bfin_read32(WDOGA_STAT)
  97. #define bfin_write_WDOGA_STAT(val) bfin_write32(WDOGA_STAT,val)
  98. /* Watchdog Timer registers for Core B (0xFFC0 1200-0xFFC0 12FF) */
  99. #define bfin_read_WDOGB_CTL() bfin_read16(WDOGB_CTL)
  100. #define bfin_write_WDOGB_CTL(val) bfin_write16(WDOGB_CTL,val)
  101. #define bfin_read_WDOGB_CNT() bfin_read32(WDOGB_CNT)
  102. #define bfin_write_WDOGB_CNT(val) bfin_write32(WDOGB_CNT,val)
  103. #define bfin_read_WDOGB_STAT() bfin_read32(WDOGB_STAT)
  104. #define bfin_write_WDOGB_STAT(val) bfin_write32(WDOGB_STAT,val)
  105. /* UART Controller (0xFFC00400 - 0xFFC004FF) */
  106. #define bfin_read_UART_THR() bfin_read16(UART_THR)
  107. #define bfin_write_UART_THR(val) bfin_write16(UART_THR,val)
  108. #define bfin_read_UART_RBR() bfin_read16(UART_RBR)
  109. #define bfin_write_UART_RBR(val) bfin_write16(UART_RBR,val)
  110. #define bfin_read_UART_DLL() bfin_read16(UART_DLL)
  111. #define bfin_write_UART_DLL(val) bfin_write16(UART_DLL,val)
  112. #define bfin_read_UART_IER() bfin_read16(UART_IER)
  113. #define bfin_write_UART_IER(val) bfin_write16(UART_IER,val)
  114. #define bfin_read_UART_DLH() bfin_read16(UART_DLH)
  115. #define bfin_write_UART_DLH(val) bfin_write16(UART_DLH,val)
  116. #define bfin_read_UART_IIR() bfin_read16(UART_IIR)
  117. #define bfin_write_UART_IIR(val) bfin_write16(UART_IIR,val)
  118. #define bfin_read_UART_LCR() bfin_read16(UART_LCR)
  119. #define bfin_write_UART_LCR(val) bfin_write16(UART_LCR,val)
  120. #define bfin_read_UART_MCR() bfin_read16(UART_MCR)
  121. #define bfin_write_UART_MCR(val) bfin_write16(UART_MCR,val)
  122. #define bfin_read_UART_LSR() bfin_read16(UART_LSR)
  123. #define bfin_write_UART_LSR(val) bfin_write16(UART_LSR,val)
  124. #define bfin_read_UART_MSR() bfin_read16(UART_MSR)
  125. #define bfin_write_UART_MSR(val) bfin_write16(UART_MSR,val)
  126. #define bfin_read_UART_SCR() bfin_read16(UART_SCR)
  127. #define bfin_write_UART_SCR(val) bfin_write16(UART_SCR,val)
  128. #define bfin_read_UART_GCTL() bfin_read16(UART_GCTL)
  129. #define bfin_write_UART_GCTL(val) bfin_write16(UART_GCTL,val)
  130. /* SPI Controller (0xFFC00500 - 0xFFC005FF) */
  131. #define bfin_read_SPI_CTL() bfin_read16(SPI_CTL)
  132. #define bfin_write_SPI_CTL(val) bfin_write16(SPI_CTL,val)
  133. #define bfin_read_SPI_FLG() bfin_read16(SPI_FLG)
  134. #define bfin_write_SPI_FLG(val) bfin_write16(SPI_FLG,val)
  135. #define bfin_read_SPI_STAT() bfin_read16(SPI_STAT)
  136. #define bfin_write_SPI_STAT(val) bfin_write16(SPI_STAT,val)
  137. #define bfin_read_SPI_TDBR() bfin_read16(SPI_TDBR)
  138. #define bfin_write_SPI_TDBR(val) bfin_write16(SPI_TDBR,val)
  139. #define bfin_read_SPI_RDBR() bfin_read16(SPI_RDBR)
  140. #define bfin_write_SPI_RDBR(val) bfin_write16(SPI_RDBR,val)
  141. #define bfin_read_SPI_BAUD() bfin_read16(SPI_BAUD)
  142. #define bfin_write_SPI_BAUD(val) bfin_write16(SPI_BAUD,val)
  143. #define bfin_read_SPI_SHADOW() bfin_read16(SPI_SHADOW)
  144. #define bfin_write_SPI_SHADOW(val) bfin_write16(SPI_SHADOW,val)
  145. /* Timer 0-7 registers (0xFFC0 0600-0xFFC0 06FF) */
  146. #define bfin_read_TIMER0_CONFIG() bfin_read16(TIMER0_CONFIG)
  147. #define bfin_write_TIMER0_CONFIG(val) bfin_write16(TIMER0_CONFIG,val)
  148. #define bfin_read_TIMER0_COUNTER() bfin_read32(TIMER0_COUNTER)
  149. #define bfin_write_TIMER0_COUNTER(val) bfin_write32(TIMER0_COUNTER,val)
  150. #define bfin_read_TIMER0_PERIOD() bfin_read32(TIMER0_PERIOD)
  151. #define bfin_write_TIMER0_PERIOD(val) bfin_write32(TIMER0_PERIOD,val)
  152. #define bfin_read_TIMER0_WIDTH() bfin_read32(TIMER0_WIDTH)
  153. #define bfin_write_TIMER0_WIDTH(val) bfin_write32(TIMER0_WIDTH,val)
  154. #define bfin_read_TIMER1_CONFIG() bfin_read16(TIMER1_CONFIG)
  155. #define bfin_write_TIMER1_CONFIG(val) bfin_write16(TIMER1_CONFIG,val)
  156. #define bfin_read_TIMER1_COUNTER() bfin_read32(TIMER1_COUNTER)
  157. #define bfin_write_TIMER1_COUNTER(val) bfin_write32(TIMER1_COUNTER,val)
  158. #define bfin_read_TIMER1_PERIOD() bfin_read32(TIMER1_PERIOD)
  159. #define bfin_write_TIMER1_PERIOD(val) bfin_write32(TIMER1_PERIOD,val)
  160. #define bfin_read_TIMER1_WIDTH() bfin_read32(TIMER1_WIDTH)