| 123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271 | 
							- /*
 
-  * OMAP2/3 System Control Module register access
 
-  *
 
-  * Copyright (C) 2007, 2012 Texas Instruments, Inc.
 
-  * Copyright (C) 2007 Nokia Corporation
 
-  *
 
-  * Written by Paul Walmsley
 
-  *
 
-  * This program is free software; you can redistribute it and/or modify
 
-  * it under the terms of the GNU General Public License version 2 as
 
-  * published by the Free Software Foundation.
 
-  */
 
- #undef DEBUG
 
- #include <linux/kernel.h>
 
- #include <linux/io.h>
 
- #include "soc.h"
 
- #include "iomap.h"
 
- #include "common.h"
 
- #include "cm-regbits-34xx.h"
 
- #include "prm-regbits-34xx.h"
 
- #include "prm3xxx.h"
 
- #include "cm3xxx.h"
 
- #include "sdrc.h"
 
- #include "pm.h"
 
- #include "control.h"
 
- /* Used by omap3_ctrl_save_padconf() */
 
- #define START_PADCONF_SAVE		0x2
 
- #define PADCONF_SAVE_DONE		0x1
 
- static void __iomem *omap2_ctrl_base;
 
- static void __iomem *omap4_ctrl_pad_base;
 
- #if defined(CONFIG_ARCH_OMAP3) && defined(CONFIG_PM)
 
- struct omap3_scratchpad {
 
- 	u32 boot_config_ptr;
 
- 	u32 public_restore_ptr;
 
- 	u32 secure_ram_restore_ptr;
 
- 	u32 sdrc_module_semaphore;
 
- 	u32 prcm_block_offset;
 
- 	u32 sdrc_block_offset;
 
- };
 
- struct omap3_scratchpad_prcm_block {
 
- 	u32 prm_clksrc_ctrl;
 
- 	u32 prm_clksel;
 
- 	u32 cm_clksel_core;
 
- 	u32 cm_clksel_wkup;
 
- 	u32 cm_clken_pll;
 
- 	u32 cm_autoidle_pll;
 
- 	u32 cm_clksel1_pll;
 
- 	u32 cm_clksel2_pll;
 
- 	u32 cm_clksel3_pll;
 
- 	u32 cm_clken_pll_mpu;
 
- 	u32 cm_autoidle_pll_mpu;
 
- 	u32 cm_clksel1_pll_mpu;
 
- 	u32 cm_clksel2_pll_mpu;
 
- 	u32 prcm_block_size;
 
- };
 
- struct omap3_scratchpad_sdrc_block {
 
- 	u16 sysconfig;
 
- 	u16 cs_cfg;
 
- 	u16 sharing;
 
- 	u16 err_type;
 
- 	u32 dll_a_ctrl;
 
- 	u32 dll_b_ctrl;
 
- 	u32 power;
 
- 	u32 cs_0;
 
- 	u32 mcfg_0;
 
- 	u16 mr_0;
 
- 	u16 emr_1_0;
 
- 	u16 emr_2_0;
 
- 	u16 emr_3_0;
 
- 	u32 actim_ctrla_0;
 
- 	u32 actim_ctrlb_0;
 
- 	u32 rfr_ctrl_0;
 
- 	u32 cs_1;
 
- 	u32 mcfg_1;
 
- 	u16 mr_1;
 
- 	u16 emr_1_1;
 
- 	u16 emr_2_1;
 
- 	u16 emr_3_1;
 
- 	u32 actim_ctrla_1;
 
- 	u32 actim_ctrlb_1;
 
- 	u32 rfr_ctrl_1;
 
- 	u16 dcdl_1_ctrl;
 
- 	u16 dcdl_2_ctrl;
 
- 	u32 flags;
 
- 	u32 block_size;
 
- };
 
- void *omap3_secure_ram_storage;
 
- /*
 
-  * This is used to store ARM registers in SDRAM before attempting
 
-  * an MPU OFF. The save and restore happens from the SRAM sleep code.
 
-  * The address is stored in scratchpad, so that it can be used
 
-  * during the restore path.
 
-  */
 
- u32 omap3_arm_context[128];
 
- struct omap3_control_regs {
 
- 	u32 sysconfig;
 
- 	u32 devconf0;
 
- 	u32 mem_dftrw0;
 
- 	u32 mem_dftrw1;
 
- 	u32 msuspendmux_0;
 
- 	u32 msuspendmux_1;
 
- 	u32 msuspendmux_2;
 
- 	u32 msuspendmux_3;
 
- 	u32 msuspendmux_4;
 
- 	u32 msuspendmux_5;
 
- 	u32 sec_ctrl;
 
- 	u32 devconf1;
 
- 	u32 csirxfe;
 
- 	u32 iva2_bootaddr;
 
- 	u32 iva2_bootmod;
 
- 	u32 debobs_0;
 
- 	u32 debobs_1;
 
- 	u32 debobs_2;
 
- 	u32 debobs_3;
 
- 	u32 debobs_4;
 
- 	u32 debobs_5;
 
- 	u32 debobs_6;
 
- 	u32 debobs_7;
 
- 	u32 debobs_8;
 
- 	u32 prog_io0;
 
- 	u32 prog_io1;
 
- 	u32 dss_dpll_spreading;
 
- 	u32 core_dpll_spreading;
 
- 	u32 per_dpll_spreading;
 
- 	u32 usbhost_dpll_spreading;
 
- 	u32 pbias_lite;
 
- 	u32 temp_sensor;
 
- 	u32 sramldo4;
 
- 	u32 sramldo5;
 
- 	u32 csi;
 
- 	u32 padconf_sys_nirq;
 
- };
 
- static struct omap3_control_regs control_context;
 
- #endif /* CONFIG_ARCH_OMAP3 && CONFIG_PM */
 
- #define OMAP_CTRL_REGADDR(reg)		(omap2_ctrl_base + (reg))
 
- #define OMAP4_CTRL_PAD_REGADDR(reg)	(omap4_ctrl_pad_base + (reg))
 
- void __init omap2_set_globals_control(void __iomem *ctrl,
 
- 				      void __iomem *ctrl_pad)
 
- {
 
- 	omap2_ctrl_base = ctrl;
 
- 	omap4_ctrl_pad_base = ctrl_pad;
 
- }
 
- void __iomem *omap_ctrl_base_get(void)
 
- {
 
- 	return omap2_ctrl_base;
 
- }
 
- u8 omap_ctrl_readb(u16 offset)
 
- {
 
- 	return __raw_readb(OMAP_CTRL_REGADDR(offset));
 
- }
 
- u16 omap_ctrl_readw(u16 offset)
 
- {
 
- 	return __raw_readw(OMAP_CTRL_REGADDR(offset));
 
- }
 
- u32 omap_ctrl_readl(u16 offset)
 
- {
 
- 	return __raw_readl(OMAP_CTRL_REGADDR(offset));
 
- }
 
- void omap_ctrl_writeb(u8 val, u16 offset)
 
- {
 
- 	__raw_writeb(val, OMAP_CTRL_REGADDR(offset));
 
- }
 
- void omap_ctrl_writew(u16 val, u16 offset)
 
- {
 
- 	__raw_writew(val, OMAP_CTRL_REGADDR(offset));
 
- }
 
- void omap_ctrl_writel(u32 val, u16 offset)
 
- {
 
- 	__raw_writel(val, OMAP_CTRL_REGADDR(offset));
 
- }
 
- /*
 
-  * On OMAP4 control pad are not addressable from control
 
-  * core base. So the common omap_ctrl_read/write APIs breaks
 
-  * Hence export separate APIs to manage the omap4 pad control
 
-  * registers. This APIs will work only for OMAP4
 
-  */
 
- u32 omap4_ctrl_pad_readl(u16 offset)
 
- {
 
- 	return __raw_readl(OMAP4_CTRL_PAD_REGADDR(offset));
 
- }
 
- void omap4_ctrl_pad_writel(u32 val, u16 offset)
 
- {
 
- 	__raw_writel(val, OMAP4_CTRL_PAD_REGADDR(offset));
 
- }
 
- #ifdef CONFIG_ARCH_OMAP3
 
- /**
 
-  * omap3_ctrl_write_boot_mode - set scratchpad boot mode for the next boot
 
-  * @bootmode: 8-bit value to pass to some boot code
 
-  *
 
-  * Set the bootmode in the scratchpad RAM.  This is used after the
 
-  * system restarts.  Not sure what actually uses this - it may be the
 
-  * bootloader, rather than the boot ROM - contrary to the preserved
 
-  * comment below.  No return value.
 
-  */
 
- void omap3_ctrl_write_boot_mode(u8 bootmode)
 
- {
 
- 	u32 l;
 
- 	l = ('B' << 24) | ('M' << 16) | bootmode;
 
- 	/*
 
- 	 * Reserve the first word in scratchpad for communicating
 
- 	 * with the boot ROM. A pointer to a data structure
 
- 	 * describing the boot process can be stored there,
 
- 	 * cf. OMAP34xx TRM, Initialization / Software Booting
 
- 	 * Configuration.
 
- 	 *
 
- 	 * XXX This should use some omap_ctrl_writel()-type function
 
- 	 */
 
- 	__raw_writel(l, OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD + 4));
 
- }
 
- #endif
 
- /**
 
-  * omap_ctrl_write_dsp_boot_addr - set boot address for a remote processor
 
-  * @bootaddr: physical address of the boot loader
 
-  *
 
-  * Set boot address for the boot loader of a supported processor
 
-  * when a power ON sequence occurs.
 
-  */
 
- void omap_ctrl_write_dsp_boot_addr(u32 bootaddr)
 
- {
 
- 	u32 offset = cpu_is_omap243x() ? OMAP243X_CONTROL_IVA2_BOOTADDR :
 
- 		     cpu_is_omap34xx() ? OMAP343X_CONTROL_IVA2_BOOTADDR :
 
- 		     cpu_is_omap44xx() ? OMAP4_CTRL_MODULE_CORE_DSP_BOOTADDR :
 
- 		     0;
 
- 	if (!offset) {
 
- 		pr_err("%s: unsupported omap type\n", __func__);
 
- 		return;
 
- 	}
 
- 	omap_ctrl_writel(bootaddr, offset);
 
- }
 
- /**
 
-  * omap_ctrl_write_dsp_boot_mode - set boot mode for a remote processor
 
-  * @bootmode: 8-bit value to pass to some boot code
 
-  *
 
-  * Sets boot mode for the boot loader of a supported processor
 
-  * when a power ON sequence occurs.
 
-  */
 
- void omap_ctrl_write_dsp_boot_mode(u8 bootmode)
 
- {
 
- 	u32 offset = cpu_is_omap243x() ? OMAP243X_CONTROL_IVA2_BOOTMOD :
 
 
  |