influenceAnalysisOfCableAging.h 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655
  1. /*
  2. * OMAP44xx CTRL_MODULE_PAD_CORE registers and bitfields
  3. *
  4. * Copyright (C) 2009-2010 Texas Instruments, Inc.
  5. *
  6. * Benoit Cousson (b-cousson@ti.com)
  7. * Santosh Shilimkar (santosh.shilimkar@ti.com)
  8. *
  9. * This file is automatically generated from the OMAP hardware databases.
  10. * We respectfully ask that any modifications to this file be coordinated
  11. * with the public linux-omap@vger.kernel.org mailing list and the
  12. * authors above to ensure that the autogeneration scripts are kept
  13. * up-to-date with the file contents.
  14. *
  15. * This program is free software; you can redistribute it and/or modify
  16. * it under the terms of the GNU General Public License version 2 as
  17. * published by the Free Software Foundation.
  18. */
  19. #ifndef __ARCH_ARM_MACH_OMAP2_CTRL_MODULE_PAD_CORE_44XX_H
  20. #define __ARCH_ARM_MACH_OMAP2_CTRL_MODULE_PAD_CORE_44XX_H
  21. /* Base address */
  22. #define OMAP4_CTRL_MODULE_PAD_CORE 0x4a100000
  23. /* Registers offset */
  24. #define OMAP4_CTRL_MODULE_PAD_CORE_IP_REVISION 0x0000
  25. #define OMAP4_CTRL_MODULE_PAD_CORE_IP_HWINFO 0x0004
  26. #define OMAP4_CTRL_MODULE_PAD_CORE_IP_SYSCONFIG 0x0010
  27. #define OMAP4_CTRL_MODULE_PAD_CORE_PADCONF_WAKEUPEVENT_0 0x01d8
  28. #define OMAP4_CTRL_MODULE_PAD_CORE_PADCONF_WAKEUPEVENT_1 0x01dc
  29. #define OMAP4_CTRL_MODULE_PAD_CORE_PADCONF_WAKEUPEVENT_2 0x01e0
  30. #define OMAP4_CTRL_MODULE_PAD_CORE_PADCONF_WAKEUPEVENT_3 0x01e4
  31. #define OMAP4_CTRL_MODULE_PAD_CORE_PADCONF_WAKEUPEVENT_4 0x01e8
  32. #define OMAP4_CTRL_MODULE_PAD_CORE_PADCONF_WAKEUPEVENT_5 0x01ec
  33. #define OMAP4_CTRL_MODULE_PAD_CORE_PADCONF_WAKEUPEVENT_6 0x01f0
  34. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_PADCONF_GLOBAL 0x05a0
  35. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_PADCONF_MODE 0x05a4
  36. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_SMART1IO_PADCONF_0 0x05a8
  37. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_SMART1IO_PADCONF_1 0x05ac
  38. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_SMART2IO_PADCONF_0 0x05b0
  39. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_SMART2IO_PADCONF_1 0x05b4
  40. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_SMART3IO_PADCONF_0 0x05b8
  41. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_SMART3IO_PADCONF_1 0x05bc
  42. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_SMART3IO_PADCONF_2 0x05c0
  43. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_USBB_HSIC 0x05c4
  44. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_SLIMBUS 0x05c8
  45. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_PBIASLITE 0x0600
  46. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_I2C_0 0x0604
  47. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_CAMERA_RX 0x0608
  48. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_AVDAC 0x060c
  49. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_HDMI_TX_PHY 0x0610
  50. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_MMC2 0x0614
  51. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_DSIPHY 0x0618
  52. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_MCBSPLP 0x061c
  53. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_USB2PHYCORE 0x0620
  54. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_I2C_1 0x0624
  55. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_MMC1 0x0628
  56. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_HSI 0x062c
  57. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_USB 0x0630
  58. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_HDQ 0x0634
  59. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_LPDDR2IO1_0 0x0638
  60. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_LPDDR2IO1_1 0x063c
  61. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_LPDDR2IO1_2 0x0640
  62. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_LPDDR2IO1_3 0x0644
  63. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_LPDDR2IO2_0 0x0648
  64. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_LPDDR2IO2_1 0x064c
  65. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_LPDDR2IO2_2 0x0650
  66. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_LPDDR2IO2_3 0x0654
  67. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_BUS_HOLD 0x0658
  68. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_C2C 0x065c
  69. #define OMAP4_CTRL_MODULE_PAD_CORE_CORE_CONTROL_SPARE_RW 0x0660
  70. #define OMAP4_CTRL_MODULE_PAD_CORE_CORE_CONTROL_SPARE_R 0x0664
  71. #define OMAP4_CTRL_MODULE_PAD_CORE_CORE_CONTROL_SPARE_R_C0 0x0668
  72. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_EFUSE_1 0x0700
  73. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_EFUSE_2 0x0704
  74. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_EFUSE_3 0x0708
  75. #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_EFUSE_4 0x070c
  76. /* Registers shifts and masks */
  77. /* IP_REVISION */
  78. #define OMAP4_IP_REV_SCHEME_SHIFT 30
  79. #define OMAP4_IP_REV_SCHEME_MASK (0x3 << 30)
  80. #define OMAP4_IP_REV_FUNC_SHIFT 16
  81. #define OMAP4_IP_REV_FUNC_MASK (0xfff << 16)
  82. #define OMAP4_IP_REV_RTL_SHIFT 11
  83. #define OMAP4_IP_REV_RTL_MASK (0x1f << 11)
  84. #define OMAP4_IP_REV_MAJOR_SHIFT 8
  85. #define OMAP4_IP_REV_MAJOR_MASK (0x7 << 8)
  86. #define OMAP4_IP_REV_CUSTOM_SHIFT 6
  87. #define OMAP4_IP_REV_CUSTOM_MASK (0x3 << 6)
  88. #define OMAP4_IP_REV_MINOR_SHIFT 0
  89. #define OMAP4_IP_REV_MINOR_MASK (0x3f << 0)
  90. /* IP_HWINFO */
  91. #define OMAP4_IP_HWINFO_SHIFT 0
  92. #define OMAP4_IP_HWINFO_MASK (0xffffffff << 0)
  93. /* IP_SYSCONFIG */
  94. #define OMAP4_IP_SYSCONFIG_IDLEMODE_SHIFT 2
  95. #define OMAP4_IP_SYSCONFIG_IDLEMODE_MASK (0x3 << 2)
  96. /* PADCONF_WAKEUPEVENT_0 */
  97. #define OMAP4_GPMC_CLK_DUPLICATEWAKEUPEVENT_SHIFT 31
  98. #define OMAP4_GPMC_CLK_DUPLICATEWAKEUPEVENT_MASK (1 << 31)
  99. #define OMAP4_GPMC_NWP_DUPLICATEWAKEUPEVENT_SHIFT 30
  100. #define OMAP4_GPMC_NWP_DUPLICATEWAKEUPEVENT_MASK (1 << 30)
  101. #define OMAP4_GPMC_NCS3_DUPLICATEWAKEUPEVENT_SHIFT 29
  102. #define OMAP4_GPMC_NCS3_DUPLICATEWAKEUPEVENT_MASK (1 << 29)
  103. #define OMAP4_GPMC_NCS2_DUPLICATEWAKEUPEVENT_SHIFT 28
  104. #define OMAP4_GPMC_NCS2_DUPLICATEWAKEUPEVENT_MASK (1 << 28)
  105. #define OMAP4_GPMC_NCS1_DUPLICATEWAKEUPEVENT_SHIFT 27
  106. #define OMAP4_GPMC_NCS1_DUPLICATEWAKEUPEVENT_MASK (1 << 27)
  107. #define OMAP4_GPMC_NCS0_DUPLICATEWAKEUPEVENT_SHIFT 26
  108. #define OMAP4_GPMC_NCS0_DUPLICATEWAKEUPEVENT_MASK (1 << 26)
  109. #define OMAP4_GPMC_A25_DUPLICATEWAKEUPEVENT_SHIFT 25
  110. #define OMAP4_GPMC_A25_DUPLICATEWAKEUPEVENT_MASK (1 << 25)
  111. #define OMAP4_GPMC_A24_DUPLICATEWAKEUPEVENT_SHIFT 24
  112. #define OMAP4_GPMC_A24_DUPLICATEWAKEUPEVENT_MASK (1 << 24)
  113. #define OMAP4_GPMC_A23_DUPLICATEWAKEUPEVENT_SHIFT 23
  114. #define OMAP4_GPMC_A23_DUPLICATEWAKEUPEVENT_MASK (1 << 23)
  115. #define OMAP4_GPMC_A22_DUPLICATEWAKEUPEVENT_SHIFT 22
  116. #define OMAP4_GPMC_A22_DUPLICATEWAKEUPEVENT_MASK (1 << 22)
  117. #define OMAP4_GPMC_A21_DUPLICATEWAKEUPEVENT_SHIFT 21
  118. #define OMAP4_GPMC_A21_DUPLICATEWAKEUPEVENT_MASK (1 << 21)
  119. #define OMAP4_GPMC_A20_DUPLICATEWAKEUPEVENT_SHIFT 20
  120. #define OMAP4_GPMC_A20_DUPLICATEWAKEUPEVENT_MASK (1 << 20)
  121. #define OMAP4_GPMC_A19_DUPLICATEWAKEUPEVENT_SHIFT 19
  122. #define OMAP4_GPMC_A19_DUPLICATEWAKEUPEVENT_MASK (1 << 19)
  123. #define OMAP4_GPMC_A18_DUPLICATEWAKEUPEVENT_SHIFT 18
  124. #define OMAP4_GPMC_A18_DUPLICATEWAKEUPEVENT_MASK (1 << 18)
  125. #define OMAP4_GPMC_A17_DUPLICATEWAKEUPEVENT_SHIFT 17
  126. #define OMAP4_GPMC_A17_DUPLICATEWAKEUPEVENT_MASK (1 << 17)
  127. #define OMAP4_GPMC_A16_DUPLICATEWAKEUPEVENT_SHIFT 16
  128. #define OMAP4_GPMC_A16_DUPLICATEWAKEUPEVENT_MASK (1 << 16)
  129. #define OMAP4_GPMC_AD15_DUPLICATEWAKEUPEVENT_SHIFT 15
  130. #define OMAP4_GPMC_AD15_DUPLICATEWAKEUPEVENT_MASK (1 << 15)
  131. #define OMAP4_GPMC_AD14_DUPLICATEWAKEUPEVENT_SHIFT 14
  132. #define OMAP4_GPMC_AD14_DUPLICATEWAKEUPEVENT_MASK (1 << 14)
  133. #define OMAP4_GPMC_AD13_DUPLICATEWAKEUPEVENT_SHIFT 13
  134. #define OMAP4_GPMC_AD13_DUPLICATEWAKEUPEVENT_MASK (1 << 13)
  135. #define OMAP4_GPMC_AD12_DUPLICATEWAKEUPEVENT_SHIFT 12
  136. #define OMAP4_GPMC_AD12_DUPLICATEWAKEUPEVENT_MASK (1 << 12)
  137. #define OMAP4_GPMC_AD11_DUPLICATEWAKEUPEVENT_SHIFT 11
  138. #define OMAP4_GPMC_AD11_DUPLICATEWAKEUPEVENT_MASK (1 << 11)
  139. #define OMAP4_GPMC_AD10_DUPLICATEWAKEUPEVENT_SHIFT 10
  140. #define OMAP4_GPMC_AD10_DUPLICATEWAKEUPEVENT_MASK (1 << 10)
  141. #define OMAP4_GPMC_AD9_DUPLICATEWAKEUPEVENT_SHIFT 9
  142. #define OMAP4_GPMC_AD9_DUPLICATEWAKEUPEVENT_MASK (1 << 9)
  143. #define OMAP4_GPMC_AD8_DUPLICATEWAKEUPEVENT_SHIFT 8
  144. #define OMAP4_GPMC_AD8_DUPLICATEWAKEUPEVENT_MASK (1 << 8)
  145. #define OMAP4_GPMC_AD7_DUPLICATEWAKEUPEVENT_SHIFT 7
  146. #define OMAP4_GPMC_AD7_DUPLICATEWAKEUPEVENT_MASK (1 << 7)
  147. #define OMAP4_GPMC_AD6_DUPLICATEWAKEUPEVENT_SHIFT 6
  148. #define OMAP4_GPMC_AD6_DUPLICATEWAKEUPEVENT_MASK (1 << 6)
  149. #define OMAP4_GPMC_AD5_DUPLICATEWAKEUPEVENT_SHIFT 5
  150. #define OMAP4_GPMC_AD5_DUPLICATEWAKEUPEVENT_MASK (1 << 5)
  151. #define OMAP4_GPMC_AD4_DUPLICATEWAKEUPEVENT_SHIFT 4
  152. #define OMAP4_GPMC_AD4_DUPLICATEWAKEUPEVENT_MASK (1 << 4)
  153. #define OMAP4_GPMC_AD3_DUPLICATEWAKEUPEVENT_SHIFT 3
  154. #define OMAP4_GPMC_AD3_DUPLICATEWAKEUPEVENT_MASK (1 << 3)
  155. #define OMAP4_GPMC_AD2_DUPLICATEWAKEUPEVENT_SHIFT 2
  156. #define OMAP4_GPMC_AD2_DUPLICATEWAKEUPEVENT_MASK (1 << 2)
  157. #define OMAP4_GPMC_AD1_DUPLICATEWAKEUPEVENT_SHIFT 1
  158. #define OMAP4_GPMC_AD1_DUPLICATEWAKEUPEVENT_MASK (1 << 1)
  159. #define OMAP4_GPMC_AD0_DUPLICATEWAKEUPEVENT_SHIFT 0
  160. #define OMAP4_GPMC_AD0_DUPLICATEWAKEUPEVENT_MASK (1 << 0)
  161. /* PADCONF_WAKEUPEVENT_1 */
  162. #define OMAP4_CAM_STROBE_DUPLICATEWAKEUPEVENT_SHIFT 31
  163. #define OMAP4_CAM_STROBE_DUPLICATEWAKEUPEVENT_MASK (1 << 31)
  164. #define OMAP4_CAM_SHUTTER_DUPLICATEWAKEUPEVENT_SHIFT 30
  165. #define OMAP4_CAM_SHUTTER_DUPLICATEWAKEUPEVENT_MASK (1 << 30)
  166. #define OMAP4_CSI22_DY1_DUPLICATEWAKEUPEVENT_SHIFT 29
  167. #define OMAP4_CSI22_DY1_DUPLICATEWAKEUPEVENT_MASK (1 << 29)
  168. #define OMAP4_CSI22_DX1_DUPLICATEWAKEUPEVENT_SHIFT 28
  169. #define OMAP4_CSI22_DX1_DUPLICATEWAKEUPEVENT_MASK (1 << 28)
  170. #define OMAP4_CSI22_DY0_DUPLICATEWAKEUPEVENT_SHIFT 27
  171. #define OMAP4_CSI22_DY0_DUPLICATEWAKEUPEVENT_MASK (1 << 27)
  172. #define OMAP4_CSI22_DX0_DUPLICATEWAKEUPEVENT_SHIFT 26
  173. #define OMAP4_CSI22_DX0_DUPLICATEWAKEUPEVENT_MASK (1 << 26)
  174. #define OMAP4_CSI21_DY4_DUPLICATEWAKEUPEVENT_SHIFT 25
  175. #define OMAP4_CSI21_DY4_DUPLICATEWAKEUPEVENT_MASK (1 << 25)
  176. #define OMAP4_CSI21_DX4_DUPLICATEWAKEUPEVENT_SHIFT 24
  177. #define OMAP4_CSI21_DX4_DUPLICATEWAKEUPEVENT_MASK (1 << 24)
  178. #define OMAP4_CSI21_DY3_DUPLICATEWAKEUPEVENT_SHIFT 23
  179. #define OMAP4_CSI21_DY3_DUPLICATEWAKEUPEVENT_MASK (1 << 23)
  180. #define OMAP4_CSI21_DX3_DUPLICATEWAKEUPEVENT_SHIFT 22
  181. #define OMAP4_CSI21_DX3_DUPLICATEWAKEUPEVENT_MASK (1 << 22)
  182. #define OMAP4_CSI21_DY2_DUPLICATEWAKEUPEVENT_SHIFT 21
  183. #define OMAP4_CSI21_DY2_DUPLICATEWAKEUPEVENT_MASK (1 << 21)
  184. #define OMAP4_CSI21_DX2_DUPLICATEWAKEUPEVENT_SHIFT 20
  185. #define OMAP4_CSI21_DX2_DUPLICATEWAKEUPEVENT_MASK (1 << 20)
  186. #define OMAP4_CSI21_DY1_DUPLICATEWAKEUPEVENT_SHIFT 19
  187. #define OMAP4_CSI21_DY1_DUPLICATEWAKEUPEVENT_MASK (1 << 19)
  188. #define OMAP4_CSI21_DX1_DUPLICATEWAKEUPEVENT_SHIFT 18
  189. #define OMAP4_CSI21_DX1_DUPLICATEWAKEUPEVENT_MASK (1 << 18)
  190. #define OMAP4_CSI21_DY0_DUPLICATEWAKEUPEVENT_SHIFT 17
  191. #define OMAP4_CSI21_DY0_DUPLICATEWAKEUPEVENT_MASK (1 << 17)
  192. #define OMAP4_CSI21_DX0_DUPLICATEWAKEUPEVENT_SHIFT 16
  193. #define OMAP4_CSI21_DX0_DUPLICATEWAKEUPEVENT_MASK (1 << 16)
  194. #define OMAP4_HDMI_DDC_SDA_DUPLICATEWAKEUPEVENT_SHIFT 15
  195. #define OMAP4_HDMI_DDC_SDA_DUPLICATEWAKEUPEVENT_MASK (1 << 15)
  196. #define OMAP4_HDMI_DDC_SCL_DUPLICATEWAKEUPEVENT_SHIFT 14
  197. #define OMAP4_HDMI_DDC_SCL_DUPLICATEWAKEUPEVENT_MASK (1 << 14)
  198. #define OMAP4_HDMI_CEC_DUPLICATEWAKEUPEVENT_SHIFT 13
  199. #define OMAP4_HDMI_CEC_DUPLICATEWAKEUPEVENT_MASK (1 << 13)
  200. #define OMAP4_HDMI_HPD_DUPLICATEWAKEUPEVENT_SHIFT 12
  201. #define OMAP4_HDMI_HPD_DUPLICATEWAKEUPEVENT_MASK (1 << 12)
  202. #define OMAP4_C2C_DATA15_DUPLICATEWAKEUPEVENT_SHIFT 11
  203. #define OMAP4_C2C_DATA15_DUPLICATEWAKEUPEVENT_MASK (1 << 11)
  204. #define OMAP4_C2C_DATA14_DUPLICATEWAKEUPEVENT_SHIFT 10
  205. #define OMAP4_C2C_DATA14_DUPLICATEWAKEUPEVENT_MASK (1 << 10)
  206. #define OMAP4_C2C_DATA13_DUPLICATEWAKEUPEVENT_SHIFT 9
  207. #define OMAP4_C2C_DATA13_DUPLICATEWAKEUPEVENT_MASK (1 << 9)
  208. #define OMAP4_C2C_DATA12_DUPLICATEWAKEUPEVENT_SHIFT 8
  209. #define OMAP4_C2C_DATA12_DUPLICATEWAKEUPEVENT_MASK (1 << 8)
  210. #define OMAP4_C2C_DATA11_DUPLICATEWAKEUPEVENT_SHIFT 7
  211. #define OMAP4_C2C_DATA11_DUPLICATEWAKEUPEVENT_MASK (1 << 7)
  212. #define OMAP4_GPMC_WAIT1_DUPLICATEWAKEUPEVENT_SHIFT 6
  213. #define OMAP4_GPMC_WAIT1_DUPLICATEWAKEUPEVENT_MASK (1 << 6)
  214. #define OMAP4_GPMC_WAIT0_DUPLICATEWAKEUPEVENT_SHIFT 5
  215. #define OMAP4_GPMC_WAIT0_DUPLICATEWAKEUPEVENT_MASK (1 << 5)
  216. #define OMAP4_GPMC_NBE1_DUPLICATEWAKEUPEVENT_SHIFT 4
  217. #define OMAP4_GPMC_NBE1_DUPLICATEWAKEUPEVENT_MASK (1 << 4)
  218. #define OMAP4_GPMC_NBE0_CLE_DUPLICATEWAKEUPEVENT_SHIFT 3
  219. #define OMAP4_GPMC_NBE0_CLE_DUPLICATEWAKEUPEVENT_MASK (1 << 3)
  220. #define OMAP4_GPMC_NWE_DUPLICATEWAKEUPEVENT_SHIFT 2
  221. #define OMAP4_GPMC_NWE_DUPLICATEWAKEUPEVENT_MASK (1 << 2)
  222. #define OMAP4_GPMC_NOE_DUPLICATEWAKEUPEVENT_SHIFT 1
  223. #define OMAP4_GPMC_NOE_DUPLICATEWAKEUPEVENT_MASK (1 << 1)
  224. #define OMAP4_GPMC_NADV_ALE_DUPLICATEWAKEUPEVENT_SHIFT 0
  225. #define OMAP4_GPMC_NADV_ALE_DUPLICATEWAKEUPEVENT_MASK (1 << 0)
  226. /* PADCONF_WAKEUPEVENT_2 */
  227. #define OMAP4_ABE_MCBSP1_CLKX_DUPLICATEWAKEUPEVENT_SHIFT 31
  228. #define OMAP4_ABE_MCBSP1_CLKX_DUPLICATEWAKEUPEVENT_MASK (1 << 31)
  229. #define OMAP4_ABE_MCBSP2_FSX_DUPLICATEWAKEUPEVENT_SHIFT 30
  230. #define OMAP4_ABE_MCBSP2_FSX_DUPLICATEWAKEUPEVENT_MASK (1 << 30)
  231. #define OMAP4_ABE_MCBSP2_DX_DUPLICATEWAKEUPEVENT_SHIFT 29
  232. #define OMAP4_ABE_MCBSP2_DX_DUPLICATEWAKEUPEVENT_MASK (1 << 29)
  233. #define OMAP4_ABE_MCBSP2_DR_DUPLICATEWAKEUPEVENT_SHIFT 28
  234. #define OMAP4_ABE_MCBSP2_DR_DUPLICATEWAKEUPEVENT_MASK (1 << 28)
  235. #define OMAP4_ABE_MCBSP2_CLKX_DUPLICATEWAKEUPEVENT_SHIFT 27
  236. #define OMAP4_ABE_MCBSP2_CLKX_DUPLICATEWAKEUPEVENT_MASK (1 << 27)
  237. #define OMAP4_SDMMC1_DAT7_DUPLICATEWAKEUPEVENT_SHIFT 26
  238. #define OMAP4_SDMMC1_DAT7_DUPLICATEWAKEUPEVENT_MASK (1 << 26)
  239. #define OMAP4_SDMMC1_DAT6_DUPLICATEWAKEUPEVENT_SHIFT 25
  240. #define OMAP4_SDMMC1_DAT6_DUPLICATEWAKEUPEVENT_MASK (1 << 25)
  241. #define OMAP4_SDMMC1_DAT5_DUPLICATEWAKEUPEVENT_SHIFT 24
  242. #define OMAP4_SDMMC1_DAT5_DUPLICATEWAKEUPEVENT_MASK (1 << 24)
  243. #define OMAP4_SDMMC1_DAT4_DUPLICATEWAKEUPEVENT_SHIFT 23
  244. #define OMAP4_SDMMC1_DAT4_DUPLICATEWAKEUPEVENT_MASK (1 << 23)
  245. #define OMAP4_SDMMC1_DAT3_DUPLICATEWAKEUPEVENT_SHIFT 22
  246. #define OMAP4_SDMMC1_DAT3_DUPLICATEWAKEUPEVENT_MASK (1 << 22)
  247. #define OMAP4_SDMMC1_DAT2_DUPLICATEWAKEUPEVENT_SHIFT 21
  248. #define OMAP4_SDMMC1_DAT2_DUPLICATEWAKEUPEVENT_MASK (1 << 21)
  249. #define OMAP4_SDMMC1_DAT1_DUPLICATEWAKEUPEVENT_SHIFT 20
  250. #define OMAP4_SDMMC1_DAT1_DUPLICATEWAKEUPEVENT_MASK (1 << 20)
  251. #define OMAP4_SDMMC1_DAT0_DUPLICATEWAKEUPEVENT_SHIFT 19
  252. #define OMAP4_SDMMC1_DAT0_DUPLICATEWAKEUPEVENT_MASK (1 << 19)
  253. #define OMAP4_SDMMC1_CMD_DUPLICATEWAKEUPEVENT_SHIFT 18
  254. #define OMAP4_SDMMC1_CMD_DUPLICATEWAKEUPEVENT_MASK (1 << 18)
  255. #define OMAP4_SDMMC1_CLK_DUPLICATEWAKEUPEVENT_SHIFT 17
  256. #define OMAP4_SDMMC1_CLK_DUPLICATEWAKEUPEVENT_MASK (1 << 17)
  257. #define OMAP4_USBC1_ICUSB_DM_DUPLICATEWAKEUPEVENT_SHIFT 16
  258. #define OMAP4_USBC1_ICUSB_DM_DUPLICATEWAKEUPEVENT_MASK (1 << 16)
  259. #define OMAP4_USBC1_ICUSB_DP_DUPLICATEWAKEUPEVENT_SHIFT 15
  260. #define OMAP4_USBC1_ICUSB_DP_DUPLICATEWAKEUPEVENT_MASK (1 << 15)
  261. #define OMAP4_USBB1_HSIC_STROBE_DUPLICATEWAKEUPEVENT_SHIFT 14
  262. #define OMAP4_USBB1_HSIC_STROBE_DUPLICATEWAKEUPEVENT_MASK (1 << 14)
  263. #define OMAP4_USBB1_HSIC_DATA_DUPLICATEWAKEUPEVENT_SHIFT 13
  264. #define OMAP4_USBB1_HSIC_DATA_DUPLICATEWAKEUPEVENT_MASK (1 << 13)
  265. #define OMAP4_USBB1_ULPITLL_DAT7_DUPLICATEWAKEUPEVENT_SHIFT 12
  266. #define OMAP4_USBB1_ULPITLL_DAT7_DUPLICATEWAKEUPEVENT_MASK (1 << 12)
  267. #define OMAP4_USBB1_ULPITLL_DAT6_DUPLICATEWAKEUPEVENT_SHIFT 11
  268. #define OMAP4_USBB1_ULPITLL_DAT6_DUPLICATEWAKEUPEVENT_MASK (1 << 11)
  269. #define OMAP4_USBB1_ULPITLL_DAT5_DUPLICATEWAKEUPEVENT_SHIFT 10
  270. #define OMAP4_USBB1_ULPITLL_DAT5_DUPLICATEWAKEUPEVENT_MASK (1 << 10)
  271. #define OMAP4_USBB1_ULPITLL_DAT4_DUPLICATEWAKEUPEVENT_SHIFT 9
  272. #define OMAP4_USBB1_ULPITLL_DAT4_DUPLICATEWAKEUPEVENT_MASK (1 << 9)
  273. #define OMAP4_USBB1_ULPITLL_DAT3_DUPLICATEWAKEUPEVENT_SHIFT 8
  274. #define OMAP4_USBB1_ULPITLL_DAT3_DUPLICATEWAKEUPEVENT_MASK (1 << 8)
  275. #define OMAP4_USBB1_ULPITLL_DAT2_DUPLICATEWAKEUPEVENT_SHIFT 7
  276. #define OMAP4_USBB1_ULPITLL_DAT2_DUPLICATEWAKEUPEVENT_MASK (1 << 7)
  277. #define OMAP4_USBB1_ULPITLL_DAT1_DUPLICATEWAKEUPEVENT_SHIFT 6
  278. #define OMAP4_USBB1_ULPITLL_DAT1_DUPLICATEWAKEUPEVENT_MASK (1 << 6)
  279. #define OMAP4_USBB1_ULPITLL_DAT0_DUPLICATEWAKEUPEVENT_SHIFT 5
  280. #define OMAP4_USBB1_ULPITLL_DAT0_DUPLICATEWAKEUPEVENT_MASK (1 << 5)
  281. #define OMAP4_USBB1_ULPITLL_NXT_DUPLICATEWAKEUPEVENT_SHIFT 4
  282. #define OMAP4_USBB1_ULPITLL_NXT_DUPLICATEWAKEUPEVENT_MASK (1 << 4)
  283. #define OMAP4_USBB1_ULPITLL_DIR_DUPLICATEWAKEUPEVENT_SHIFT 3
  284. #define OMAP4_USBB1_ULPITLL_DIR_DUPLICATEWAKEUPEVENT_MASK (1 << 3)
  285. #define OMAP4_USBB1_ULPITLL_STP_DUPLICATEWAKEUPEVENT_SHIFT 2
  286. #define OMAP4_USBB1_ULPITLL_STP_DUPLICATEWAKEUPEVENT_MASK (1 << 2)
  287. #define OMAP4_USBB1_ULPITLL_CLK_DUPLICATEWAKEUPEVENT_SHIFT 1
  288. #define OMAP4_USBB1_ULPITLL_CLK_DUPLICATEWAKEUPEVENT_MASK (1 << 1)
  289. #define OMAP4_CAM_GLOBALRESET_DUPLICATEWAKEUPEVENT_SHIFT 0
  290. #define OMAP4_CAM_GLOBALRESET_DUPLICATEWAKEUPEVENT_MASK (1 << 0)
  291. /* PADCONF_WAKEUPEVENT_3 */
  292. #define OMAP4_MCSPI1_CS3_DUPLICATEWAKEUPEVENT_SHIFT 31
  293. #define OMAP4_MCSPI1_CS3_DUPLICATEWAKEUPEVENT_MASK (1 << 31)
  294. #define OMAP4_MCSPI1_CS2_DUPLICATEWAKEUPEVENT_SHIFT 30
  295. #define OMAP4_MCSPI1_CS2_DUPLICATEWAKEUPEVENT_MASK (1 << 30)
  296. #define OMAP4_MCSPI1_CS1_DUPLICATEWAKEUPEVENT_SHIFT 29
  297. #define OMAP4_MCSPI1_CS1_DUPLICATEWAKEUPEVENT_MASK (1 << 29)
  298. #define OMAP4_MCSPI1_CS0_DUPLICATEWAKEUPEVENT_SHIFT 28
  299. #define OMAP4_MCSPI1_CS0_DUPLICATEWAKEUPEVENT_MASK (1 << 28)
  300. #define OMAP4_MCSPI1_SIMO_DUPLICATEWAKEUPEVENT_SHIFT 27
  301. #define OMAP4_MCSPI1_SIMO_DUPLICATEWAKEUPEVENT_MASK (1 << 27)
  302. #define OMAP4_MCSPI1_SOMI_DUPLICATEWAKEUPEVENT_SHIFT 26
  303. #define OMAP4_MCSPI1_SOMI_DUPLICATEWAKEUPEVENT_MASK (1 << 26)
  304. #define OMAP4_MCSPI1_CLK_DUPLICATEWAKEUPEVENT_SHIFT 25
  305. #define OMAP4_MCSPI1_CLK_DUPLICATEWAKEUPEVENT_MASK (1 << 25)
  306. #define OMAP4_I2C4_SDA_DUPLICATEWAKEUPEVENT_SHIFT 24
  307. #define OMAP4_I2C4_SDA_DUPLICATEWAKEUPEVENT_MASK (1 << 24)
  308. #define OMAP4_I2C4_SCL_DUPLICATEWAKEUPEVENT_SHIFT 23
  309. #define OMAP4_I2C4_SCL_DUPLICATEWAKEUPEVENT_MASK (1 << 23)
  310. #define OMAP4_I2C3_SDA_DUPLICATEWAKEUPEVENT_SHIFT 22
  311. #define OMAP4_I2C3_SDA_DUPLICATEWAKEUPEVENT_MASK (1 << 22)
  312. #define OMAP4_I2C3_SCL_DUPLICATEWAKEUPEVENT_SHIFT 21
  313. #define OMAP4_I2C3_SCL_DUPLICATEWAKEUPEVENT_MASK (1 << 21)
  314. #define OMAP4_I2C2_SDA_DUPLICATEWAKEUPEVENT_SHIFT 20
  315. #define OMAP4_I2C2_SDA_DUPLICATEWAKEUPEVENT_MASK (1 << 20)
  316. #define OMAP4_I2C2_SCL_DUPLICATEWAKEUPEVENT_SHIFT 19
  317. #define OMAP4_I2C2_SCL_DUPLICATEWAKEUPEVENT_MASK (1 << 19)
  318. #define OMAP4_I2C1_SDA_DUPLICATEWAKEUPEVENT_SHIFT 18
  319. #define OMAP4_I2C1_SDA_DUPLICATEWAKEUPEVENT_MASK (1 << 18)
  320. #define OMAP4_I2C1_SCL_DUPLICATEWAKEUPEVENT_SHIFT 17
  321. #define OMAP4_I2C1_SCL_DUPLICATEWAKEUPEVENT_MASK (1 << 17)
  322. #define OMAP4_HDQ_SIO_DUPLICATEWAKEUPEVENT_SHIFT 16
  323. #define OMAP4_HDQ_SIO_DUPLICATEWAKEUPEVENT_MASK (1 << 16)
  324. #define OMAP4_UART2_TX_DUPLICATEWAKEUPEVENT_SHIFT 15
  325. #define OMAP4_UART2_TX_DUPLICATEWAKEUPEVENT_MASK (1 << 15)
  326. #define OMAP4_UART2_RX_DUPLICATEWAKEUPEVENT_SHIFT 14
  327. #define OMAP4_UART2_RX_DUPLICATEWAKEUPEVENT_MASK (1 << 14)
  328. #define OMAP4_UART2_RTS_DUPLICATEWAKEUPEVENT_SHIFT 13
  329. #define OMAP4_UART2_RTS_DUPLICATEWAKEUPEVENT_MASK (1 << 13)
  330. #define OMAP4_UART2_CTS_DUPLICATEWAKEUPEVENT_SHIFT 12
  331. #define OMAP4_UART2_CTS_DUPLICATEWAKEUPEVENT_MASK (1 << 12)
  332. #define OMAP4_ABE_DMIC_DIN3_DUPLICATEWAKEUPEVENT_SHIFT 11
  333. #define OMAP4_ABE_DMIC_DIN3_DUPLICATEWAKEUPEVENT_MASK (1 << 11)
  334. #define OMAP4_ABE_DMIC_DIN2_DUPLICATEWAKEUPEVENT_SHIFT 10
  335. #define OMAP4_ABE_DMIC_DIN2_DUPLICATEWAKEUPEVENT_MASK (1 << 10)
  336. #define OMAP4_ABE_DMIC_DIN1_DUPLICATEWAKEUPEVENT_SHIFT 9
  337. #define OMAP4_ABE_DMIC_DIN1_DUPLICATEWAKEUPEVENT_MASK (1 << 9)
  338. #define OMAP4_ABE_DMIC_CLK1_DUPLICATEWAKEUPEVENT_SHIFT 8
  339. #define OMAP4_ABE_DMIC_CLK1_DUPLICATEWAKEUPEVENT_MASK (1 << 8)
  340. #define OMAP4_ABE_CLKS_DUPLICATEWAKEUPEVENT_SHIFT 7
  341. #define OMAP4_ABE_CLKS_DUPLICATEWAKEUPEVENT_MASK (1 << 7)
  342. #define OMAP4_ABE_PDM_LB_CLK_DUPLICATEWAKEUPEVENT_SHIFT 6
  343. #define OMAP4_ABE_PDM_LB_CLK_DUPLICATEWAKEUPEVENT_MASK (1 << 6)
  344. #define OMAP4_ABE_PDM_FRAME_DUPLICATEWAKEUPEVENT_SHIFT 5
  345. #define OMAP4_ABE_PDM_FRAME_DUPLICATEWAKEUPEVENT_MASK (1 << 5)
  346. #define OMAP4_ABE_PDM_DL_DATA_DUPLICATEWAKEUPEVENT_SHIFT 4
  347. #define OMAP4_ABE_PDM_DL_DATA_DUPLICATEWAKEUPEVENT_MASK (1 << 4)
  348. #define OMAP4_ABE_PDM_UL_DATA_DUPLICATEWAKEUPEVENT_SHIFT 3
  349. #define OMAP4_ABE_PDM_UL_DATA_DUPLICATEWAKEUPEVENT_MASK (1 << 3)
  350. #define OMAP4_ABE_MCBSP1_FSX_DUPLICATEWAKEUPEVENT_SHIFT 2
  351. #define OMAP4_ABE_MCBSP1_FSX_DUPLICATEWAKEUPEVENT_MASK (1 << 2)
  352. #define OMAP4_ABE_MCBSP1_DX_DUPLICATEWAKEUPEVENT_SHIFT 1
  353. #define OMAP4_ABE_MCBSP1_DX_DUPLICATEWAKEUPEVENT_MASK (1 << 1)
  354. #define OMAP4_ABE_MCBSP1_DR_DUPLICATEWAKEUPEVENT_SHIFT 0
  355. #define OMAP4_ABE_MCBSP1_DR_DUPLICATEWAKEUPEVENT_MASK (1 << 0)
  356. /* PADCONF_WAKEUPEVENT_4 */
  357. #define OMAP4_UNIPRO_TY0_DUPLICATEWAKEUPEVENT_SHIFT 31
  358. #define OMAP4_UNIPRO_TY0_DUPLICATEWAKEUPEVENT_MASK (1 << 31)
  359. #define OMAP4_UNIPRO_TX0_DUPLICATEWAKEUPEVENT_SHIFT 30
  360. #define OMAP4_UNIPRO_TX0_DUPLICATEWAKEUPEVENT_MASK (1 << 30)
  361. #define OMAP4_USBB2_HSIC_STROBE_DUPLICATEWAKEUPEVENT_SHIFT 29
  362. #define OMAP4_USBB2_HSIC_STROBE_DUPLICATEWAKEUPEVENT_MASK (1 << 29)
  363. #define OMAP4_USBB2_HSIC_DATA_DUPLICATEWAKEUPEVENT_SHIFT 28
  364. #define OMAP4_USBB2_HSIC_DATA_DUPLICATEWAKEUPEVENT_MASK (1 << 28)
  365. #define OMAP4_USBB2_ULPITLL_DAT7_DUPLICATEWAKEUPEVENT_SHIFT 27
  366. #define OMAP4_USBB2_ULPITLL_DAT7_DUPLICATEWAKEUPEVENT_MASK (1 << 27)
  367. #define OMAP4_USBB2_ULPITLL_DAT6_DUPLICATEWAKEUPEVENT_SHIFT 26
  368. #define OMAP4_USBB2_ULPITLL_DAT6_DUPLICATEWAKEUPEVENT_MASK (1 << 26)
  369. #define OMAP4_USBB2_ULPITLL_DAT5_DUPLICATEWAKEUPEVENT_SHIFT 25
  370. #define OMAP4_USBB2_ULPITLL_DAT5_DUPLICATEWAKEUPEVENT_MASK (1 << 25)
  371. #define OMAP4_USBB2_ULPITLL_DAT4_DUPLICATEWAKEUPEVENT_SHIFT 24
  372. #define OMAP4_USBB2_ULPITLL_DAT4_DUPLICATEWAKEUPEVENT_MASK (1 << 24)
  373. #define OMAP4_USBB2_ULPITLL_DAT3_DUPLICATEWAKEUPEVENT_SHIFT 23
  374. #define OMAP4_USBB2_ULPITLL_DAT3_DUPLICATEWAKEUPEVENT_MASK (1 << 23)
  375. #define OMAP4_USBB2_ULPITLL_DAT2_DUPLICATEWAKEUPEVENT_SHIFT 22
  376. #define OMAP4_USBB2_ULPITLL_DAT2_DUPLICATEWAKEUPEVENT_MASK (1 << 22)
  377. #define OMAP4_USBB2_ULPITLL_DAT1_DUPLICATEWAKEUPEVENT_SHIFT 21
  378. #define OMAP4_USBB2_ULPITLL_DAT1_DUPLICATEWAKEUPEVENT_MASK (1 << 21)
  379. #define OMAP4_USBB2_ULPITLL_DAT0_DUPLICATEWAKEUPEVENT_SHIFT 20
  380. #define OMAP4_USBB2_ULPITLL_DAT0_DUPLICATEWAKEUPEVENT_MASK (1 << 20)
  381. #define OMAP4_USBB2_ULPITLL_NXT_DUPLICATEWAKEUPEVENT_SHIFT 19
  382. #define OMAP4_USBB2_ULPITLL_NXT_DUPLICATEWAKEUPEVENT_MASK (1 << 19)
  383. #define OMAP4_USBB2_ULPITLL_DIR_DUPLICATEWAKEUPEVENT_SHIFT 18
  384. #define OMAP4_USBB2_ULPITLL_DIR_DUPLICATEWAKEUPEVENT_MASK (1 << 18)
  385. #define OMAP4_USBB2_ULPITLL_STP_DUPLICATEWAKEUPEVENT_SHIFT 17
  386. #define OMAP4_USBB2_ULPITLL_STP_DUPLICATEWAKEUPEVENT_MASK (1 << 17)
  387. #define OMAP4_USBB2_ULPITLL_CLK_DUPLICATEWAKEUPEVENT_SHIFT 16
  388. #define OMAP4_USBB2_ULPITLL_CLK_DUPLICATEWAKEUPEVENT_MASK (1 << 16)
  389. #define OMAP4_UART4_TX_DUPLICATEWAKEUPEVENT_SHIFT 15
  390. #define OMAP4_UART4_TX_DUPLICATEWAKEUPEVENT_MASK (1 << 15)
  391. #define OMAP4_UART4_RX_DUPLICATEWAKEUPEVENT_SHIFT 14
  392. #define OMAP4_UART4_RX_DUPLICATEWAKEUPEVENT_MASK (1 << 14)
  393. #define OMAP4_MCSPI4_CS0_DUPLICATEWAKEUPEVENT_SHIFT 13
  394. #define OMAP4_MCSPI4_CS0_DUPLICATEWAKEUPEVENT_MASK (1 << 13)
  395. #define OMAP4_MCSPI4_SOMI_DUPLICATEWAKEUPEVENT_SHIFT 12
  396. #define OMAP4_MCSPI4_SOMI_DUPLICATEWAKEUPEVENT_MASK (1 << 12)
  397. #define OMAP4_MCSPI4_SIMO_DUPLICATEWAKEUPEVENT_SHIFT 11
  398. #define OMAP4_MCSPI4_SIMO_DUPLICATEWAKEUPEVENT_MASK (1 << 11)
  399. #define OMAP4_MCSPI4_CLK_DUPLICATEWAKEUPEVENT_SHIFT 10
  400. #define OMAP4_MCSPI4_CLK_DUPLICATEWAKEUPEVENT_MASK (1 << 10)
  401. #define OMAP4_SDMMC5_DAT3_DUPLICATEWAKEUPEVENT_SHIFT 9
  402. #define OMAP4_SDMMC5_DAT3_DUPLICATEWAKEUPEVENT_MASK (1 << 9)
  403. #define OMAP4_SDMMC5_DAT2_DUPLICATEWAKEUPEVENT_SHIFT 8
  404. #define OMAP4_SDMMC5_DAT2_DUPLICATEWAKEUPEVENT_MASK (1 << 8)
  405. #define OMAP4_SDMMC5_DAT1_DUPLICATEWAKEUPEVENT_SHIFT 7
  406. #define OMAP4_SDMMC5_DAT1_DUPLICATEWAKEUPEVENT_MASK (1 << 7)
  407. #define OMAP4_SDMMC5_DAT0_DUPLICATEWAKEUPEVENT_SHIFT 6
  408. #define OMAP4_SDMMC5_DAT0_DUPLICATEWAKEUPEVENT_MASK (1 << 6)
  409. #define OMAP4_SDMMC5_CMD_DUPLICATEWAKEUPEVENT_SHIFT 5
  410. #define OMAP4_SDMMC5_CMD_DUPLICATEWAKEUPEVENT_MASK (1 << 5)
  411. #define OMAP4_SDMMC5_CLK_DUPLICATEWAKEUPEVENT_SHIFT 4
  412. #define OMAP4_SDMMC5_CLK_DUPLICATEWAKEUPEVENT_MASK (1 << 4)
  413. #define OMAP4_UART3_TX_IRTX_DUPLICATEWAKEUPEVENT_SHIFT 3
  414. #define OMAP4_UART3_TX_IRTX_DUPLICATEWAKEUPEVENT_MASK (1 << 3)
  415. #define OMAP4_UART3_RX_IRRX_DUPLICATEWAKEUPEVENT_SHIFT 2
  416. #define OMAP4_UART3_RX_IRRX_DUPLICATEWAKEUPEVENT_MASK (1 << 2)
  417. #define OMAP4_UART3_RTS_SD_DUPLICATEWAKEUPEVENT_SHIFT 1
  418. #define OMAP4_UART3_RTS_SD_DUPLICATEWAKEUPEVENT_MASK (1 << 1)
  419. #define OMAP4_UART3_CTS_RCTX_DUPLICATEWAKEUPEVENT_SHIFT 0
  420. #define OMAP4_UART3_CTS_RCTX_DUPLICATEWAKEUPEVENT_MASK (1 << 0)
  421. /* PADCONF_WAKEUPEVENT_5 */
  422. #define OMAP4_DPM_EMU11_DUPLICATEWAKEUPEVENT_SHIFT 31
  423. #define OMAP4_DPM_EMU11_DUPLICATEWAKEUPEVENT_MASK (1 << 31)
  424. #define OMAP4_DPM_EMU10_DUPLICATEWAKEUPEVENT_SHIFT 30
  425. #define OMAP4_DPM_EMU10_DUPLICATEWAKEUPEVENT_MASK (1 << 30)
  426. #define OMAP4_DPM_EMU9_DUPLICATEWAKEUPEVENT_SHIFT 29
  427. #define OMAP4_DPM_EMU9_DUPLICATEWAKEUPEVENT_MASK (1 << 29)
  428. #define OMAP4_DPM_EMU8_DUPLICATEWAKEUPEVENT_SHIFT 28
  429. #define OMAP4_DPM_EMU8_DUPLICATEWAKEUPEVENT_MASK (1 << 28)
  430. #define OMAP4_DPM_EMU7_DUPLICATEWAKEUPEVENT_SHIFT 27
  431. #define OMAP4_DPM_EMU7_DUPLICATEWAKEUPEVENT_MASK (1 << 27)
  432. #define OMAP4_DPM_EMU6_DUPLICATEWAKEUPEVENT_SHIFT 26
  433. #define OMAP4_DPM_EMU6_DUPLICATEWAKEUPEVENT_MASK (1 << 26)
  434. #define OMAP4_DPM_EMU5_DUPLICATEWAKEUPEVENT_SHIFT 25
  435. #define OMAP4_DPM_EMU5_DUPLICATEWAKEUPEVENT_MASK (1 << 25)
  436. #define OMAP4_DPM_EMU4_DUPLICATEWAKEUPEVENT_SHIFT 24
  437. #define OMAP4_DPM_EMU4_DUPLICATEWAKEUPEVENT_MASK (1 << 24)
  438. #define OMAP4_DPM_EMU3_DUPLICATEWAKEUPEVENT_SHIFT 23
  439. #define OMAP4_DPM_EMU3_DUPLICATEWAKEUPEVENT_MASK (1 << 23)
  440. #define OMAP4_DPM_EMU2_DUPLICATEWAKEUPEVENT_SHIFT 22
  441. #define OMAP4_DPM_EMU2_DUPLICATEWAKEUPEVENT_MASK (1 << 22)
  442. #define OMAP4_DPM_EMU1_DUPLICATEWAKEUPEVENT_SHIFT 21
  443. #define OMAP4_DPM_EMU1_DUPLICATEWAKEUPEVENT_MASK (1 << 21)
  444. #define OMAP4_DPM_EMU0_DUPLICATEWAKEUPEVENT_SHIFT 20
  445. #define OMAP4_DPM_EMU0_DUPLICATEWAKEUPEVENT_MASK (1 << 20)
  446. #define OMAP4_SYS_BOOT5_DUPLICATEWAKEUPEVENT_SHIFT 19
  447. #define OMAP4_SYS_BOOT5_DUPLICATEWAKEUPEVENT_MASK (1 << 19)
  448. #define OMAP4_SYS_BOOT4_DUPLICATEWAKEUPEVENT_SHIFT 18
  449. #define OMAP4_SYS_BOOT4_DUPLICATEWAKEUPEVENT_MASK (1 << 18)
  450. #define OMAP4_SYS_BOOT3_DUPLICATEWAKEUPEVENT_SHIFT 17
  451. #define OMAP4_SYS_BOOT3_DUPLICATEWAKEUPEVENT_MASK (1 << 17)
  452. #define OMAP4_SYS_BOOT2_DUPLICATEWAKEUPEVENT_SHIFT 16
  453. #define OMAP4_SYS_BOOT2_DUPLICATEWAKEUPEVENT_MASK (1 << 16)
  454. #define OMAP4_SYS_BOOT1_DUPLICATEWAKEUPEVENT_SHIFT 15
  455. #define OMAP4_SYS_BOOT1_DUPLICATEWAKEUPEVENT_MASK (1 << 15)
  456. #define OMAP4_SYS_BOOT0_DUPLICATEWAKEUPEVENT_SHIFT 14
  457. #define OMAP4_SYS_BOOT0_DUPLICATEWAKEUPEVENT_MASK (1 << 14)
  458. #define OMAP4_SYS_NIRQ2_DUPLICATEWAKEUPEVENT_SHIFT 13
  459. #define OMAP4_SYS_NIRQ2_DUPLICATEWAKEUPEVENT_MASK (1 << 13)
  460. #define OMAP4_SYS_NIRQ1_DUPLICATEWAKEUPEVENT_SHIFT 12
  461. #define OMAP4_SYS_NIRQ1_DUPLICATEWAKEUPEVENT_MASK (1 << 12)
  462. #define OMAP4_FREF_CLK2_OUT_DUPLICATEWAKEUPEVENT_SHIFT 11
  463. #define OMAP4_FREF_CLK2_OUT_DUPLICATEWAKEUPEVENT_MASK (1 << 11)
  464. #define OMAP4_FREF_CLK1_OUT_DUPLICATEWAKEUPEVENT_SHIFT 10
  465. #define OMAP4_FREF_CLK1_OUT_DUPLICATEWAKEUPEVENT_MASK (1 << 10)
  466. #define OMAP4_UNIPRO_RY2_DUPLICATEWAKEUPEVENT_SHIFT 9
  467. #define OMAP4_UNIPRO_RY2_DUPLICATEWAKEUPEVENT_MASK (1 << 9)
  468. #define OMAP4_UNIPRO_RX2_DUPLICATEWAKEUPEVENT_SHIFT 8
  469. #define OMAP4_UNIPRO_RX2_DUPLICATEWAKEUPEVENT_MASK (1 << 8)
  470. #define OMAP4_UNIPRO_RY1_DUPLICATEWAKEUPEVENT_SHIFT 7
  471. #define OMAP4_UNIPRO_RY1_DUPLICATEWAKEUPEVENT_MASK (1 << 7)
  472. #define OMAP4_UNIPRO_RX1_DUPLICATEWAKEUPEVENT_SHIFT 6
  473. #define OMAP4_UNIPRO_RX1_DUPLICATEWAKEUPEVENT_MASK (1 << 6)
  474. #define OMAP4_UNIPRO_RY0_DUPLICATEWAKEUPEVENT_SHIFT 5
  475. #define OMAP4_UNIPRO_RY0_DUPLICATEWAKEUPEVENT_MASK (1 << 5)
  476. #define OMAP4_UNIPRO_RX0_DUPLICATEWAKEUPEVENT_SHIFT 4
  477. #define OMAP4_UNIPRO_RX0_DUPLICATEWAKEUPEVENT_MASK (1 << 4)
  478. #define OMAP4_UNIPRO_TY2_DUPLICATEWAKEUPEVENT_SHIFT 3
  479. #define OMAP4_UNIPRO_TY2_DUPLICATEWAKEUPEVENT_MASK (1 << 3)
  480. #define OMAP4_UNIPRO_TX2_DUPLICATEWAKEUPEVENT_SHIFT 2
  481. #define OMAP4_UNIPRO_TX2_DUPLICATEWAKEUPEVENT_MASK (1 << 2)
  482. #define OMAP4_UNIPRO_TY1_DUPLICATEWAKEUPEVENT_SHIFT 1
  483. #define OMAP4_UNIPRO_TY1_DUPLICATEWAKEUPEVENT_MASK (1 << 1)
  484. #define OMAP4_UNIPRO_TX1_DUPLICATEWAKEUPEVENT_SHIFT 0
  485. #define OMAP4_UNIPRO_TX1_DUPLICATEWAKEUPEVENT_MASK (1 << 0)
  486. /* PADCONF_WAKEUPEVENT_6 */
  487. #define OMAP4_DPM_EMU19_DUPLICATEWAKEUPEVENT_SHIFT 7
  488. #define OMAP4_DPM_EMU19_DUPLICATEWAKEUPEVENT_MASK (1 << 7)
  489. #define OMAP4_DPM_EMU18_DUPLICATEWAKEUPEVENT_SHIFT 6
  490. #define OMAP4_DPM_EMU18_DUPLICATEWAKEUPEVENT_MASK (1 << 6)
  491. #define OMAP4_DPM_EMU17_DUPLICATEWAKEUPEVENT_SHIFT 5
  492. #define OMAP4_DPM_EMU17_DUPLICATEWAKEUPEVENT_MASK (1 << 5)
  493. #define OMAP4_DPM_EMU16_DUPLICATEWAKEUPEVENT_SHIFT 4
  494. #define OMAP4_DPM_EMU16_DUPLICATEWAKEUPEVENT_MASK (1 << 4)
  495. #define OMAP4_DPM_EMU15_DUPLICATEWAKEUPEVENT_SHIFT 3
  496. #define OMAP4_DPM_EMU15_DUPLICATEWAKEUPEVENT_MASK (1 << 3)
  497. #define OMAP4_DPM_EMU14_DUPLICATEWAKEUPEVENT_SHIFT 2
  498. #define OMAP4_DPM_EMU14_DUPLICATEWAKEUPEVENT_MASK (1 << 2)
  499. #define OMAP4_DPM_EMU13_DUPLICATEWAKEUPEVENT_SHIFT 1
  500. #define OMAP4_DPM_EMU13_DUPLICATEWAKEUPEVENT_MASK (1 << 1)
  501. #define OMAP4_DPM_EMU12_DUPLICATEWAKEUPEVENT_SHIFT 0
  502. #define OMAP4_DPM_EMU12_DUPLICATEWAKEUPEVENT_MASK (1 << 0)
  503. /* CONTROL_PADCONF_GLOBAL */
  504. #define OMAP4_FORCE_OFFMODE_EN_SHIFT 31
  505. #define OMAP4_FORCE_OFFMODE_EN_MASK (1 << 31)
  506. /* CONTROL_PADCONF_MODE */
  507. #define OMAP4_VDDS_DV_BANK0_SHIFT 31
  508. #define OMAP4_VDDS_DV_BANK0_MASK (1 << 31)
  509. #define OMAP4_VDDS_DV_BANK1_SHIFT 30
  510. #define OMAP4_VDDS_DV_BANK1_MASK (1 << 30)
  511. #define OMAP4_VDDS_DV_BANK3_SHIFT 29
  512. #define OMAP4_VDDS_DV_BANK3_MASK (1 << 29)
  513. #define OMAP4_VDDS_DV_BANK4_SHIFT 28
  514. #define OMAP4_VDDS_DV_BANK4_MASK (1 << 28)
  515. #define OMAP4_VDDS_DV_BANK5_SHIFT 27
  516. #define OMAP4_VDDS_DV_BANK5_MASK (1 << 27)
  517. #define OMAP4_VDDS_DV_BANK6_SHIFT 26
  518. #define OMAP4_VDDS_DV_BANK6_MASK (1 << 26)
  519. #define OMAP4_VDDS_DV_C2C_SHIFT 25
  520. #define OMAP4_VDDS_DV_C2C_MASK (1 << 25)
  521. #define OMAP4_VDDS_DV_CAM_SHIFT 24
  522. #define OMAP4_VDDS_DV_CAM_MASK (1 << 24)
  523. #define OMAP4_VDDS_DV_GPMC_SHIFT 23
  524. #define OMAP4_VDDS_DV_GPMC_MASK (1 << 23)
  525. #define OMAP4_VDDS_DV_SDMMC2_SHIFT 22
  526. #define OMAP4_VDDS_DV_SDMMC2_MASK (1 << 22)
  527. /* CONTROL_SMART1IO_PADCONF_0 */
  528. #define OMAP4_ABE_DR0_SC_SHIFT 30
  529. #define OMAP4_ABE_DR0_SC_MASK (0x3 << 30)
  530. #define OMAP4_CAM_DR0_SC_SHIFT 28
  531. #define OMAP4_CAM_DR0_SC_MASK (0x3 << 28)
  532. #define OMAP4_FREF_DR2_SC_SHIFT 26
  533. #define OMAP4_FREF_DR2_SC_MASK (0x3 << 26)
  534. #define OMAP4_FREF_DR3_SC_SHIFT 24
  535. #define OMAP4_FREF_DR3_SC_MASK (0x3 << 24)
  536. #define OMAP4_GPIO_DR8_SC_SHIFT 22
  537. #define OMAP4_GPIO_DR8_SC_MASK (0x3 << 22)
  538. #define OMAP4_GPIO_DR9_SC_SHIFT 20
  539. #define OMAP4_GPIO_DR9_SC_MASK (0x3 << 20)
  540. #define OMAP4_GPMC_DR2_SC_SHIFT 18
  541. #define OMAP4_GPMC_DR2_SC_MASK (0x3 << 18)
  542. #define OMAP4_GPMC_DR3_SC_SHIFT 16
  543. #define OMAP4_GPMC_DR3_SC_MASK (0x3 << 16)
  544. #define OMAP4_GPMC_DR6_SC_SHIFT 14
  545. #define OMAP4_GPMC_DR6_SC_MASK (0x3 << 14)
  546. #define OMAP4_HDMI_DR0_SC_SHIFT 12
  547. #define OMAP4_HDMI_DR0_SC_MASK (0x3 << 12)
  548. #define OMAP4_MCSPI1_DR0_SC_SHIFT 10
  549. #define OMAP4_MCSPI1_DR0_SC_MASK (0x3 << 10)
  550. #define OMAP4_UART1_DR0_SC_SHIFT 8
  551. #define OMAP4_UART1_DR0_SC_MASK (0x3 << 8)
  552. #define OMAP4_UART3_DR0_SC_SHIFT 6
  553. #define OMAP4_UART3_DR0_SC_MASK (0x3 << 6)
  554. #define OMAP4_UART3_DR1_SC_SHIFT 4
  555. #define OMAP4_UART3_DR1_SC_MASK (0x3 << 4)
  556. #define OMAP4_UNIPRO_DR0_SC_SHIFT 2
  557. #define OMAP4_UNIPRO_DR0_SC_MASK (0x3 << 2)
  558. #define OMAP4_UNIPRO_DR1_SC_SHIFT 0
  559. #define OMAP4_UNIPRO_DR1_SC_MASK (0x3 << 0)
  560. /* CONTROL_SMART1IO_PADCONF_1 */
  561. #define OMAP4_ABE_DR0_LB_SHIFT 30
  562. #define OMAP4_ABE_DR0_LB_MASK (0x3 << 30)
  563. #define OMAP4_CAM_DR0_LB_SHIFT 28
  564. #define OMAP4_CAM_DR0_LB_MASK (0x3 << 28)
  565. #define OMAP4_FREF_DR2_LB_SHIFT 26
  566. #define OMAP4_FREF_DR2_LB_MASK (0x3 << 26)
  567. #define OMAP4_FREF_DR3_LB_SHIFT 24
  568. #define OMAP4_FREF_DR3_LB_MASK (0x3 << 24)
  569. #define OMAP4_GPIO_DR8_LB_SHIFT 22
  570. #define OMAP4_GPIO_DR8_LB_MASK (0x3 << 22)
  571. #define OMAP4_GPIO_DR9_LB_SHIFT 20
  572. #define OMAP4_GPIO_DR9_LB_MASK (0x3 << 20)
  573. #define OMAP4_GPMC_DR2_LB_SHIFT 18
  574. #define OMAP4_GPMC_DR2_LB_MASK (0x3 << 18)
  575. #define OMAP4_GPMC_DR3_LB_SHIFT 16
  576. #define OMAP4_GPMC_DR3_LB_MASK (0x3 << 16)
  577. #define OMAP4_GPMC_DR6_LB_SHIFT 14
  578. #define OMAP4_GPMC_DR6_LB_MASK (0x3 << 14)
  579. #define OMAP4_HDMI_DR0_LB_SHIFT 12
  580. #define OMAP4_HDMI_DR0_LB_MASK (0x3 << 12)
  581. #define OMAP4_MCSPI1_DR0_LB_SHIFT 10
  582. #define OMAP4_MCSPI1_DR0_LB_MASK (0x3 << 10)
  583. #define OMAP4_UART1_DR0_LB_SHIFT 8
  584. #define OMAP4_UART1_DR0_LB_MASK (0x3 << 8)
  585. #define OMAP4_UART3_DR0_LB_SHIFT 6
  586. #define OMAP4_UART3_DR0_LB_MASK (0x3 << 6)
  587. #define OMAP4_UART3_DR1_LB_SHIFT 4
  588. #define OMAP4_UART3_DR1_LB_MASK (0x3 << 4)
  589. #define OMAP4_UNIPRO_DR0_LB_SHIFT 2
  590. #define OMAP4_UNIPRO_DR0_LB_MASK (0x3 << 2)
  591. #define OMAP4_UNIPRO_DR1_LB_SHIFT 0
  592. #define OMAP4_UNIPRO_DR1_LB_MASK (0x3 << 0)
  593. /* CONTROL_SMART2IO_PADCONF_0 */
  594. #define OMAP4_C2C_DR0_LB_SHIFT 31
  595. #define OMAP4_C2C_DR0_LB_MASK (1 << 31)
  596. #define OMAP4_DPM_DR1_LB_SHIFT 30
  597. #define OMAP4_DPM_DR1_LB_MASK (1 << 30)
  598. #define OMAP4_DPM_DR2_LB_SHIFT 29
  599. #define OMAP4_DPM_DR2_LB_MASK (1 << 29)
  600. #define OMAP4_DPM_DR3_LB_SHIFT 28
  601. #define OMAP4_DPM_DR3_LB_MASK (1 << 28)
  602. #define OMAP4_GPIO_DR0_LB_SHIFT 27
  603. #define OMAP4_GPIO_DR0_LB_MASK (1 << 27)
  604. #define OMAP4_GPIO_DR1_LB_SHIFT 26
  605. #define OMAP4_GPIO_DR1_LB_MASK (1 << 26)
  606. #define OMAP4_GPIO_DR10_LB_SHIFT 25
  607. #define OMAP4_GPIO_DR10_LB_MASK (1 << 25)
  608. #define OMAP4_GPIO_DR2_LB_SHIFT 24
  609. #define OMAP4_GPIO_DR2_LB_MASK (1 << 24)
  610. #define OMAP4_GPMC_DR0_LB_SHIFT 23
  611. #define OMAP4_GPMC_DR0_LB_MASK (1 << 23)
  612. #define OMAP4_GPMC_DR1_LB_SHIFT 22
  613. #define OMAP4_GPMC_DR1_LB_MASK (1 << 22)
  614. #define OMAP4_GPMC_DR4_LB_SHIFT 21
  615. #define OMAP4_GPMC_DR4_LB_MASK (1 << 21)
  616. #define OMAP4_GPMC_DR5_LB_SHIFT 20
  617. #define OMAP4_GPMC_DR5_LB_MASK (1 << 20)
  618. #define OMAP4_GPMC_DR7_LB_SHIFT 19
  619. #define OMAP4_GPMC_DR7_LB_MASK (1 << 19)
  620. #define OMAP4_HSI2_DR0_LB_SHIFT 18
  621. #define OMAP4_HSI2_DR0_LB_MASK (1 << 18)
  622. #define OMAP4_HSI2_DR1_LB_SHIFT 17
  623. #define OMAP4_HSI2_DR1_LB_MASK (1 << 17)
  624. #define OMAP4_HSI2_DR2_LB_SHIFT 16
  625. #define OMAP4_HSI2_DR2_LB_MASK (1 << 16)
  626. #define OMAP4_KPD_DR0_LB_SHIFT 15
  627. #define OMAP4_KPD_DR0_LB_MASK (1 << 15)
  628. #define OMAP4_KPD_DR1_LB_SHIFT 14
  629. #define OMAP4_KPD_DR1_LB_MASK (1 << 14)
  630. #define OMAP4_PDM_DR0_LB_SHIFT 13
  631. #define OMAP4_PDM_DR0_LB_MASK (1 << 13)
  632. #define OMAP4_SDMMC2_DR0_LB_SHIFT 12
  633. #define OMAP4_SDMMC2_DR0_LB_MASK (1 << 12)
  634. #define OMAP4_SDMMC3_DR0_LB_SHIFT 11
  635. #define OMAP4_SDMMC3_DR0_LB_MASK (1 << 11)