memoryCall.h 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236
  1. /*
  2. * AM33XX PRM_XXX register bits
  3. *
  4. * Copyright (C) 2011-2012 Texas Instruments Incorporated - http://www.ti.com/
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation version 2.
  9. *
  10. * This program is distributed "as is" WITHOUT ANY WARRANTY of any
  11. * kind, whether express or implied; without even the implied warranty
  12. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. */
  15. #ifndef __ARCH_ARM_MACH_OMAP2_PRM_REGBITS_33XX_H
  16. #define __ARCH_ARM_MACH_OMAP2_PRM_REGBITS_33XX_H
  17. #include "prm.h"
  18. /* Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_MPU_SETUP */
  19. #define AM33XX_ABBOFF_ACT_EXPORT_SHIFT 1
  20. #define AM33XX_ABBOFF_ACT_EXPORT_MASK (1 << 1)
  21. /* Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_MPU_SETUP */
  22. #define AM33XX_ABBOFF_SLEEP_EXPORT_SHIFT 2
  23. #define AM33XX_ABBOFF_SLEEP_EXPORT_MASK (1 << 2)
  24. /* Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_MPU_SETUP */
  25. #define AM33XX_AIPOFF_SHIFT 8
  26. #define AM33XX_AIPOFF_MASK (1 << 8)
  27. /* Used by PM_WKUP_PWRSTST */
  28. #define AM33XX_DEBUGSS_MEM_STATEST_SHIFT 17
  29. #define AM33XX_DEBUGSS_MEM_STATEST_MASK (0x3 << 17)
  30. /* Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_MPU_SETUP */
  31. #define AM33XX_DISABLE_RTA_EXPORT_SHIFT 0
  32. #define AM33XX_DISABLE_RTA_EXPORT_MASK (1 << 0)
  33. /* Used by PRM_IRQENABLE_M3, PRM_IRQENABLE_MPU */
  34. #define AM33XX_DPLL_CORE_RECAL_EN_SHIFT 12
  35. #define AM33XX_DPLL_CORE_RECAL_EN_MASK (1 << 12)
  36. /* Used by PRM_IRQSTATUS_M3, PRM_IRQSTATUS_MPU */
  37. #define AM33XX_DPLL_CORE_RECAL_ST_SHIFT 12
  38. #define AM33XX_DPLL_CORE_RECAL_ST_MASK (1 << 12)
  39. /* Used by PRM_IRQENABLE_M3, PRM_IRQENABLE_MPU */
  40. #define AM33XX_DPLL_DDR_RECAL_EN_SHIFT 14
  41. #define AM33XX_DPLL_DDR_RECAL_EN_MASK (1 << 14)
  42. /* Used by PRM_IRQSTATUS_M3, PRM_IRQSTATUS_MPU */
  43. #define AM33XX_DPLL_DDR_RECAL_ST_SHIFT 14
  44. #define AM33XX_DPLL_DDR_RECAL_ST_MASK (1 << 14)
  45. /* Used by PRM_IRQENABLE_M3, PRM_IRQENABLE_MPU */
  46. #define AM33XX_DPLL_DISP_RECAL_EN_SHIFT 15
  47. #define AM33XX_DPLL_DISP_RECAL_EN_MASK (1 << 15)
  48. /* Used by PRM_IRQSTATUS_M3, PRM_IRQSTATUS_MPU */
  49. #define AM33XX_DPLL_DISP_RECAL_ST_SHIFT 13
  50. #define AM33XX_DPLL_DISP_RECAL_ST_MASK (1 << 13)
  51. /* Used by PRM_IRQENABLE_M3, PRM_IRQENABLE_MPU */
  52. #define AM33XX_DPLL_MPU_RECAL_EN_SHIFT 11
  53. #define AM33XX_DPLL_MPU_RECAL_EN_MASK (1 << 11)
  54. /* Used by PRM_IRQSTATUS_M3, PRM_IRQSTATUS_MPU */
  55. #define AM33XX_DPLL_MPU_RECAL_ST_SHIFT 11
  56. #define AM33XX_DPLL_MPU_RECAL_ST_MASK (1 << 11)
  57. /* Used by PRM_IRQENABLE_M3, PRM_IRQENABLE_MPU */
  58. #define AM33XX_DPLL_PER_RECAL_EN_SHIFT 13
  59. #define AM33XX_DPLL_PER_RECAL_EN_MASK (1 << 13)
  60. /* Used by PRM_IRQSTATUS_M3, PRM_IRQSTATUS_MPU */
  61. #define AM33XX_DPLL_PER_RECAL_ST_SHIFT 15
  62. #define AM33XX_DPLL_PER_RECAL_ST_MASK (1 << 15)
  63. /* Used by RM_WKUP_RSTST */
  64. #define AM33XX_EMULATION_M3_RST_SHIFT 6
  65. #define AM33XX_EMULATION_M3_RST_MASK (1 << 6)
  66. /* Used by RM_MPU_RSTST */
  67. #define AM33XX_EMULATION_MPU_RST_SHIFT 5
  68. #define AM33XX_EMULATION_MPU_RST_MASK (1 << 5)
  69. /* Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_MPU_SETUP */
  70. #define AM33XX_ENFUNC1_EXPORT_SHIFT 3
  71. #define AM33XX_ENFUNC1_EXPORT_MASK (1 << 3)
  72. /* Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_MPU_SETUP */
  73. #define AM33XX_ENFUNC3_EXPORT_SHIFT 5
  74. #define AM33XX_ENFUNC3_EXPORT_MASK (1 << 5)
  75. /* Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_MPU_SETUP */
  76. #define AM33XX_ENFUNC4_SHIFT 6
  77. #define AM33XX_ENFUNC4_MASK (1 << 6)
  78. /* Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_MPU_SETUP */
  79. #define AM33XX_ENFUNC5_SHIFT 7
  80. #define AM33XX_ENFUNC5_MASK (1 << 7)
  81. /* Used by PRM_RSTST */
  82. #define AM33XX_EXTERNAL_WARM_RST_SHIFT 5
  83. #define AM33XX_EXTERNAL_WARM_RST_MASK (1 << 5)
  84. /* Used by PRM_IRQENABLE_M3, PRM_IRQENABLE_MPU */
  85. #define AM33XX_FORCEWKUP_EN_SHIFT 10
  86. #define AM33XX_FORCEWKUP_EN_MASK (1 << 10)
  87. /* Used by PRM_IRQSTATUS_M3, PRM_IRQSTATUS_MPU */
  88. #define AM33XX_FORCEWKUP_ST_SHIFT 10
  89. #define AM33XX_FORCEWKUP_ST_MASK (1 << 10)
  90. /* Used by PM_GFX_PWRSTCTRL */
  91. #define AM33XX_GFX_MEM_ONSTATE_SHIFT 17
  92. #define AM33XX_GFX_MEM_ONSTATE_MASK (0x3 << 17)
  93. /* Used by PM_GFX_PWRSTCTRL */
  94. #define AM33XX_GFX_MEM_RETSTATE_SHIFT 6
  95. #define AM33XX_GFX_MEM_RETSTATE_MASK (1 << 6)
  96. /* Used by PM_GFX_PWRSTST */
  97. #define AM33XX_GFX_MEM_STATEST_SHIFT 4
  98. #define AM33XX_GFX_MEM_STATEST_MASK (0x3 << 4)
  99. /* Used by RM_GFX_RSTCTRL, RM_GFX_RSTST */
  100. #define AM33XX_GFX_RST_SHIFT 0
  101. #define AM33XX_GFX_RST_MASK (1 << 0)
  102. /* Used by PRM_RSTST */
  103. #define AM33XX_GLOBAL_COLD_RST_SHIFT 0
  104. #define AM33XX_GLOBAL_COLD_RST_MASK (1 << 0)
  105. /* Used by PRM_RSTST */
  106. #define AM33XX_GLOBAL_WARM_SW_RST_SHIFT 1
  107. #define AM33XX_GLOBAL_WARM_SW_RST_MASK (1 << 1)
  108. /* Used by RM_WKUP_RSTST */
  109. #define AM33XX_ICECRUSHER_M3_RST_SHIFT 7
  110. #define AM33XX_ICECRUSHER_M3_RST_MASK (1 << 7)
  111. /* Used by RM_MPU_RSTST */
  112. #define AM33XX_ICECRUSHER_MPU_RST_SHIFT 6
  113. #define AM33XX_ICECRUSHER_MPU_RST_MASK (1 << 6)
  114. /* Used by PRM_RSTST */
  115. #define AM33XX_ICEPICK_RST_SHIFT 9
  116. #define AM33XX_ICEPICK_RST_MASK (1 << 9)
  117. /* Used by RM_PER_RSTCTRL */
  118. #define AM33XX_PRUSS_LRST_SHIFT 1
  119. #define AM33XX_PRUSS_LRST_MASK (1 << 1)
  120. /* Used by PM_PER_PWRSTCTRL */
  121. #define AM33XX_PRUSS_MEM_ONSTATE_SHIFT 5
  122. #define AM33XX_PRUSS_MEM_ONSTATE_MASK (0x3 << 5)
  123. /* Used by PM_PER_PWRSTCTRL */
  124. #define AM33XX_PRUSS_MEM_RETSTATE_SHIFT 7
  125. #define AM33XX_PRUSS_MEM_RETSTATE_MASK (1 << 7)
  126. /* Used by PM_PER_PWRSTST */
  127. #define AM33XX_PRUSS_MEM_STATEST_SHIFT 23
  128. #define AM33XX_PRUSS_MEM_STATEST_MASK (0x3 << 23)
  129. /*
  130. * Used by PM_GFX_PWRSTST, PM_CEFUSE_PWRSTST, PM_PER_PWRSTST, PM_MPU_PWRSTST,
  131. * PM_WKUP_PWRSTST, PM_RTC_PWRSTST
  132. */
  133. #define AM33XX_INTRANSITION_SHIFT 20
  134. #define AM33XX_INTRANSITION_MASK (1 << 20)
  135. /* Used by PM_CEFUSE_PWRSTST */
  136. #define AM33XX_LASTPOWERSTATEENTERED_SHIFT 24
  137. #define AM33XX_LASTPOWERSTATEENTERED_MASK (0x3 << 24)
  138. /* Used by PM_GFX_PWRSTCTRL, PM_MPU_PWRSTCTRL, PM_RTC_PWRSTCTRL */
  139. #define AM33XX_LOGICRETSTATE_SHIFT 2
  140. #define AM33XX_LOGICRETSTATE_MASK (1 << 2)
  141. /* Renamed from LOGICRETSTATE Used by PM_PER_PWRSTCTRL, PM_WKUP_PWRSTCTRL */
  142. #define AM33XX_LOGICRETSTATE_3_3_SHIFT 3
  143. #define AM33XX_LOGICRETSTATE_3_3_MASK (1 << 3)
  144. /*
  145. * Used by PM_GFX_PWRSTST, PM_CEFUSE_PWRSTST, PM_PER_PWRSTST, PM_MPU_PWRSTST,
  146. * PM_WKUP_PWRSTST, PM_RTC_PWRSTST
  147. */
  148. #define AM33XX_LOGICSTATEST_SHIFT 2
  149. #define AM33XX_LOGICSTATEST_MASK (1 << 2)
  150. /*
  151. * Used by PM_GFX_PWRSTCTRL, PM_CEFUSE_PWRSTCTRL, PM_PER_PWRSTCTRL,
  152. * PM_MPU_PWRSTCTRL, PM_WKUP_PWRSTCTRL, PM_RTC_PWRSTCTRL
  153. */
  154. #define AM33XX_LOWPOWERSTATECHANGE_SHIFT 4
  155. #define AM33XX_LOWPOWERSTATECHANGE_MASK (1 << 4)
  156. /* Used by PM_MPU_PWRSTCTRL */
  157. #define AM33XX_MPU_L1_ONSTATE_SHIFT 18
  158. #define AM33XX_MPU_L1_ONSTATE_MASK (0x3 << 18)
  159. /* Used by PM_MPU_PWRSTCTRL */
  160. #define AM33XX_MPU_L1_RETSTATE_SHIFT 22
  161. #define AM33XX_MPU_L1_RETSTATE_MASK (1 << 22)
  162. /* Used by PM_MPU_PWRSTST */
  163. #define AM33XX_MPU_L1_STATEST_SHIFT 6
  164. #define AM33XX_MPU_L1_STATEST_MASK (0x3 << 6)
  165. /* Used by PM_MPU_PWRSTCTRL */
  166. #define AM33XX_MPU_L2_ONSTATE_SHIFT 20
  167. #define AM33XX_MPU_L2_ONSTATE_MASK (0x3 << 20)
  168. /* Used by PM_MPU_PWRSTCTRL */
  169. #define AM33XX_MPU_L2_RETSTATE_SHIFT 23
  170. #define AM33XX_MPU_L2_RETSTATE_MASK (1 << 23)
  171. /* Used by PM_MPU_PWRSTST */
  172. #define AM33XX_MPU_L2_STATEST_SHIFT 8
  173. #define AM33XX_MPU_L2_STATEST_MASK (0x3 << 8)
  174. /* Used by PM_MPU_PWRSTCTRL */
  175. #define AM33XX_MPU_RAM_ONSTATE_SHIFT 16
  176. #define AM33XX_MPU_RAM_ONSTATE_MASK (0x3 << 16)
  177. /* Used by PM_MPU_PWRSTCTRL */
  178. #define AM33XX_MPU_RAM_RETSTATE_SHIFT 24
  179. #define AM33XX_MPU_RAM_RETSTATE_MASK (1 << 24)
  180. /* Used by PM_MPU_PWRSTST */
  181. #define AM33XX_MPU_RAM_STATEST_SHIFT 4
  182. #define AM33XX_MPU_RAM_STATEST_MASK (0x3 << 4)