influenceAnalysisOfCableAging.h 3.2 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788
  1. /*
  2. * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  3. * Copyright (C) 2008 by Sascha Hauer <kernel@pengutronix.de>
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
  17. * MA 02110-1301, USA.
  18. */
  19. #ifndef __ARCH_ARM_MACH_MX3_CRM_REGS_H__
  20. #define __ARCH_ARM_MACH_MX3_CRM_REGS_H__
  21. #define CKIH_CLK_FREQ 26000000
  22. #define CKIH_CLK_FREQ_27MHZ 27000000
  23. #define CKIL_CLK_FREQ 32768
  24. extern void __iomem *mx3_ccm_base;
  25. /* Register addresses */
  26. #define MXC_CCM_CCMR 0x00
  27. #define MXC_CCM_PDR0 0x04
  28. #define MXC_CCM_PDR1 0x08
  29. #define MX35_CCM_PDR2 0x0C
  30. #define MXC_CCM_RCSR 0x0C
  31. #define MX35_CCM_PDR3 0x10
  32. #define MXC_CCM_MPCTL 0x10
  33. #define MX35_CCM_PDR4 0x14
  34. #define MXC_CCM_UPCTL 0x14
  35. #define MX35_CCM_RCSR 0x18
  36. #define MXC_CCM_SRPCTL 0x18
  37. #define MX35_CCM_MPCTL 0x1C
  38. #define MXC_CCM_COSR 0x1C
  39. #define MX35_CCM_PPCTL 0x20
  40. #define MXC_CCM_CGR0 0x20
  41. #define MX35_CCM_ACMR 0x24
  42. #define MXC_CCM_CGR1 0x24
  43. #define MX35_CCM_COSR 0x28
  44. #define MXC_CCM_CGR2 0x28
  45. #define MX35_CCM_CGR0 0x2C
  46. #define MXC_CCM_WIMR 0x2C
  47. #define MX35_CCM_CGR1 0x30
  48. #define MXC_CCM_LDC 0x30
  49. #define MX35_CCM_CGR2 0x34
  50. #define MXC_CCM_DCVR0 0x34
  51. #define MX35_CCM_CGR3 0x38
  52. #define MXC_CCM_DCVR1 0x38
  53. #define MXC_CCM_DCVR2 0x3C
  54. #define MXC_CCM_DCVR3 0x40
  55. #define MXC_CCM_LTR0 0x44
  56. #define MXC_CCM_LTR1 0x48
  57. #define MXC_CCM_LTR2 0x4C
  58. #define MXC_CCM_LTR3 0x50
  59. #define MXC_CCM_LTBR0 0x54
  60. #define MXC_CCM_LTBR1 0x58
  61. #define MXC_CCM_PMCR0 0x5C
  62. #define MXC_CCM_PMCR1 0x60
  63. #define MXC_CCM_PDR2 0x64
  64. /* Register bit definitions */
  65. #define MXC_CCM_CCMR_WBEN (1 << 27)
  66. #define MXC_CCM_CCMR_CSCS (1 << 25)
  67. #define MXC_CCM_CCMR_PERCS (1 << 24)
  68. #define MXC_CCM_CCMR_SSI1S_OFFSET 18
  69. #define MXC_CCM_CCMR_SSI1S_MASK (0x3 << 18)
  70. #define MXC_CCM_CCMR_SSI2S_OFFSET 21
  71. #define MXC_CCM_CCMR_SSI2S_MASK (0x3 << 21)
  72. #define MXC_CCM_CCMR_LPM_OFFSET 14
  73. #define MXC_CCM_CCMR_LPM_MASK (0x3 << 14)
  74. #define MXC_CCM_CCMR_LPM_WAIT_MX35 (0x1 << 14)
  75. #define MXC_CCM_CCMR_FIRS_OFFSET 11
  76. #define MXC_CCM_CCMR_FIRS_MASK (0x3 << 11)
  77. #define MXC_CCM_CCMR_UPE (1 << 9)
  78. #define MXC_CCM_CCMR_SPE (1 << 8)
  79. #define MXC_CCM_CCMR_MDS (1 << 7)
  80. #define MXC_CCM_CCMR_SBYCS (1 << 4)
  81. #define MXC_CCM_CCMR_MPE (1 << 3)
  82. #define MXC_CCM_CCMR_PRCS_OFFSET 1
  83. #define MXC_CCM_CCMR_PRCS_MASK (0x3 << 1)