alarmDataOperation.h 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189
  1. #ifndef __MACH_MX51_H__
  2. #define __MACH_MX51_H__
  3. /*
  4. * IROM
  5. */
  6. #define MX51_IROM_BASE_ADDR 0x0
  7. #define MX51_IROM_SIZE SZ_64K
  8. /*
  9. * IRAM
  10. */
  11. #define MX51_IRAM_BASE_ADDR 0x1ffe0000 /* internal ram */
  12. #define MX51_IRAM_PARTITIONS 16
  13. #define MX51_IRAM_SIZE (MX51_IRAM_PARTITIONS * SZ_8K) /* 128KB */
  14. #define MX51_GPU_BASE_ADDR 0x20000000
  15. #define MX51_GPU_CTRL_BASE_ADDR 0x30000000
  16. #define MX51_IPU_CTRL_BASE_ADDR 0x40000000
  17. /*
  18. * SPBA global module enabled #0
  19. */
  20. #define MX51_SPBA0_BASE_ADDR 0x70000000
  21. #define MX51_SPBA0_SIZE SZ_1M
  22. #define MX51_ESDHC1_BASE_ADDR (MX51_SPBA0_BASE_ADDR + 0x04000)
  23. #define MX51_ESDHC2_BASE_ADDR (MX51_SPBA0_BASE_ADDR + 0x08000)
  24. #define MX51_UART3_BASE_ADDR (MX51_SPBA0_BASE_ADDR + 0x0c000)
  25. #define MX51_ECSPI1_BASE_ADDR (MX51_SPBA0_BASE_ADDR + 0x10000)
  26. #define MX51_SSI2_BASE_ADDR (MX51_SPBA0_BASE_ADDR + 0x14000)
  27. #define MX51_ESDHC3_BASE_ADDR (MX51_SPBA0_BASE_ADDR + 0x20000)
  28. #define MX51_ESDHC4_BASE_ADDR (MX51_SPBA0_BASE_ADDR + 0x24000)
  29. #define MX51_SPDIF_BASE_ADDR (MX51_SPBA0_BASE_ADDR + 0x28000)
  30. #define MX51_ATA_DMA_BASE_ADDR (MX51_SPBA0_BASE_ADDR + 0x30000)
  31. #define MX51_SLIM_DMA_BASE_ADDR (MX51_SPBA0_BASE_ADDR + 0x34000)
  32. #define MX51_HSI2C_DMA_BASE_ADDR (MX51_SPBA0_BASE_ADDR + 0x38000)
  33. #define MX51_SPBA_CTRL_BASE_ADDR (MX51_SPBA0_BASE_ADDR + 0x3c000)
  34. /*
  35. * AIPS 1
  36. */
  37. #define MX51_AIPS1_BASE_ADDR 0x73f00000
  38. #define MX51_AIPS1_SIZE SZ_1M
  39. #define MX51_USB_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0x80000)
  40. #define MX51_USB_OTG_BASE_ADDR (MX51_USB_BASE_ADDR + 0x0000)
  41. #define MX51_USB_HS1_BASE_ADDR (MX51_USB_BASE_ADDR + 0x0200)
  42. #define MX51_USB_HS2_BASE_ADDR (MX51_USB_BASE_ADDR + 0x0400)
  43. #define MX51_GPIO1_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0x84000)
  44. #define MX51_GPIO2_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0x88000)
  45. #define MX51_GPIO3_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0x8c000)
  46. #define MX51_GPIO4_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0x90000)
  47. #define MX51_KPP_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0x94000)
  48. #define MX51_WDOG1_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0x98000)
  49. #define MX51_WDOG2_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0x9c000)
  50. #define MX51_GPT1_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0xa0000)
  51. #define MX51_SRTC_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0xa4000)
  52. #define MX51_IOMUXC_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0xa8000)
  53. #define MX51_EPIT1_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0xac000)
  54. #define MX51_EPIT2_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0xb0000)
  55. #define MX51_PWM1_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0xb4000)
  56. #define MX51_PWM2_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0xb8000)
  57. #define MX51_UART1_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0xbc000)
  58. #define MX51_UART2_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0xc0000)
  59. #define MX51_SRC_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0xd0000)
  60. #define MX51_CCM_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0xd4000)
  61. #define MX51_GPC_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0xd8000)
  62. /*
  63. * AIPS 2
  64. */
  65. #define MX51_AIPS2_BASE_ADDR 0x83f00000
  66. #define MX51_AIPS2_SIZE SZ_1M
  67. #define MX51_PLL1_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0x80000)
  68. #define MX51_PLL2_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0x84000)
  69. #define MX51_PLL3_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0x88000)
  70. #define MX51_AHBMAX_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0x94000)
  71. #define MX51_IIM_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0x98000)
  72. #define MX51_CSU_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0x9c000)
  73. #define MX51_ARM_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xa0000)
  74. #define MX51_OWIRE_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xa4000)
  75. #define MX51_FIRI_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xa8000)
  76. #define MX51_ECSPI2_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xac000)
  77. #define MX51_SDMA_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xb0000)
  78. #define MX51_SCC_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xb4000)
  79. #define MX51_ROMCP_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xb8000)
  80. #define MX51_RTIC_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xbc000)
  81. #define MX51_CSPI_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xc0000)
  82. #define MX51_I2C2_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xc4000)
  83. #define MX51_I2C1_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xc8000)
  84. #define MX51_SSI1_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xcc000)
  85. #define MX51_AUDMUX_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xd0000)
  86. #define MX51_M4IF_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xd8000)
  87. #define MX51_ESDCTL_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xd9000)
  88. #define MX51_WEIM_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xda000)
  89. #define MX51_NFC_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xdb000)
  90. #define MX51_EMI_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xdbf00)
  91. #define MX51_MIPI_HSC_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xdc000)
  92. #define MX51_ATA_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xe0000)
  93. #define MX51_SIM_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xe4000)
  94. #define MX51_SSI3_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xe8000)
  95. #define MX51_FEC_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xec000)
  96. #define MX51_TVE_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xf0000)
  97. #define MX51_VPU_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xf4000)
  98. #define MX51_SAHARA_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xf8000)
  99. #define MX51_CSD0_BASE_ADDR 0x90000000
  100. #define MX51_CSD1_BASE_ADDR 0xa0000000
  101. #define MX51_CS0_BASE_ADDR 0xb0000000
  102. #define MX51_CS1_BASE_ADDR 0xb8000000
  103. #define MX51_CS2_BASE_ADDR 0xc0000000
  104. #define MX51_CS3_BASE_ADDR 0xc8000000
  105. #define MX51_CS4_BASE_ADDR 0xcc000000
  106. #define MX51_CS5_BASE_ADDR 0xce000000
  107. /*
  108. * NFC
  109. */
  110. #define MX51_NFC_AXI_BASE_ADDR 0xcfff0000 /* NAND flash AXI */
  111. #define MX51_NFC_AXI_SIZE SZ_64K
  112. #define MX51_GPU2D_BASE_ADDR 0xd0000000
  113. #define MX51_TZIC_BASE_ADDR 0xe0000000
  114. #define MX51_TZIC_SIZE SZ_16K
  115. #define MX51_IO_P2V(x) IMX_IO_P2V(x)
  116. #define MX51_IO_ADDRESS(x) IOMEM(MX51_IO_P2V(x))
  117. /*
  118. * defines for SPBA modules
  119. */
  120. #define MX51_SPBA_SDHC1 0x04
  121. #define MX51_SPBA_SDHC2 0x08
  122. #define MX51_SPBA_UART3 0x0c
  123. #define MX51_SPBA_CSPI1 0x10
  124. #define MX51_SPBA_SSI2 0x14
  125. #define MX51_SPBA_SDHC3 0x20
  126. #define MX51_SPBA_SDHC4 0x24
  127. #define MX51_SPBA_SPDIF 0x28
  128. #define MX51_SPBA_ATA 0x30
  129. #define MX51_SPBA_SLIM 0x34
  130. #define MX51_SPBA_HSI2C 0x38
  131. #define MX51_SPBA_CTRL 0x3c
  132. /*
  133. * Defines for modules using static and dynamic DMA channels
  134. */
  135. #define MX51_MXC_DMA_CHANNEL_IRAM 30
  136. #define MX51_MXC_DMA_CHANNEL_SPDIF_TX MXC_DMA_DYNAMIC_CHANNEL
  137. #define MX51_MXC_DMA_CHANNEL_UART1_RX MXC_DMA_DYNAMIC_CHANNEL
  138. #define MX51_MXC_DMA_CHANNEL_UART1_TX MXC_DMA_DYNAMIC_CHANNEL
  139. #define MX51_MXC_DMA_CHANNEL_UART2_RX MXC_DMA_DYNAMIC_CHANNEL
  140. #define MX51_MXC_DMA_CHANNEL_UART2_TX MXC_DMA_DYNAMIC_CHANNEL
  141. #define MX51_MXC_DMA_CHANNEL_UART3_RX MXC_DMA_DYNAMIC_CHANNEL
  142. #define MX51_MXC_DMA_CHANNEL_UART3_TX MXC_DMA_DYNAMIC_CHANNEL
  143. #define MX51_MXC_DMA_CHANNEL_MMC1 MXC_DMA_DYNAMIC_CHANNEL
  144. #define MX51_MXC_DMA_CHANNEL_MMC2 MXC_DMA_DYNAMIC_CHANNEL
  145. #define MX51_MXC_DMA_CHANNEL_SSI1_RX MXC_DMA_DYNAMIC_CHANNEL
  146. #define MX51_MXC_DMA_CHANNEL_SSI1_TX MXC_DMA_DYNAMIC_CHANNEL
  147. #define MX51_MXC_DMA_CHANNEL_SSI2_RX MXC_DMA_DYNAMIC_CHANNEL
  148. #ifdef CONFIG_SDMA_IRAM
  149. #define MX51_MXC_DMA_CHANNEL_SSI2_TX (MX51_MXC_DMA_CHANNEL_IRAM + 1)
  150. #else /*CONFIG_SDMA_IRAM */
  151. #define MX51_MXC_DMA_CHANNEL_SSI2_TX MXC_DMA_DYNAMIC_CHANNEL
  152. #endif /*CONFIG_SDMA_IRAM */
  153. #define MX51_MXC_DMA_CHANNEL_CSPI1_RX MXC_DMA_DYNAMIC_CHANNEL
  154. #define MX51_MXC_DMA_CHANNEL_CSPI1_TX MXC_DMA_DYNAMIC_CHANNEL
  155. #define MX51_MXC_DMA_CHANNEL_CSPI2_RX MXC_DMA_DYNAMIC_CHANNEL
  156. #define MX51_MXC_DMA_CHANNEL_CSPI2_TX MXC_DMA_DYNAMIC_CHANNEL
  157. #define MX51_MXC_DMA_CHANNEL_CSPI3_RX MXC_DMA_DYNAMIC_CHANNEL
  158. #define MX51_MXC_DMA_CHANNEL_CSPI3_TX MXC_DMA_DYNAMIC_CHANNEL
  159. #define MX51_MXC_DMA_CHANNEL_ATA_RX MXC_DMA_DYNAMIC_CHANNEL
  160. #define MX51_MXC_DMA_CHANNEL_ATA_TX MXC_DMA_DYNAMIC_CHANNEL
  161. #define MX51_MXC_DMA_CHANNEL_MEMORY MXC_DMA_DYNAMIC_CHANNEL
  162. #define MX51_IS_MEM_DEVICE_NONSHARED(x) 0
  163. /*
  164. * DMA request assignments
  165. */
  166. #define MX51_DMA_REQ_VPU 0
  167. #define MX51_DMA_REQ_GPC 1
  168. #define MX51_DMA_REQ_ATA_RX 2
  169. #define MX51_DMA_REQ_ATA_TX 3
  170. #define MX51_DMA_REQ_ATA_TX_END 4
  171. #define MX51_DMA_REQ_SLIM_B 5
  172. #define MX51_DMA_REQ_CSPI1_RX 6