synchronousMemoryDatabase.c 127 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959
  1. /*
  2. * Hardware modules present on the OMAP44xx chips
  3. *
  4. * Copyright (C) 2009-2012 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley
  8. * Benoit Cousson
  9. *
  10. * This file is automatically generated from the OMAP hardware databases.
  11. * We respectfully ask that any modifications to this file be coordinated
  12. * with the public linux-omap@vger.kernel.org mailing list and the
  13. * authors above to ensure that the autogeneration scripts are kept
  14. * up-to-date with the file contents.
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #include <linux/io.h>
  21. #include <linux/platform_data/gpio-omap.h>
  22. #include <linux/power/smartreflex.h>
  23. #include <linux/platform_data/omap_ocp2scp.h>
  24. #include <linux/i2c-omap.h>
  25. #include <linux/omap-dma.h>
  26. #include <linux/platform_data/spi-omap2-mcspi.h>
  27. #include <linux/platform_data/asoc-ti-mcbsp.h>
  28. #include <linux/platform_data/iommu-omap.h>
  29. #include <plat/dmtimer.h>
  30. #include "omap_hwmod.h"
  31. #include "omap_hwmod_common_data.h"
  32. #include "cm1_44xx.h"
  33. #include "cm2_44xx.h"
  34. #include "prm44xx.h"
  35. #include "prm-regbits-44xx.h"
  36. #include "i2c.h"
  37. #include "mmc.h"
  38. #include "wd_timer.h"
  39. /* Base offset for all OMAP4 interrupts external to MPUSS */
  40. #define OMAP44XX_IRQ_GIC_START 32
  41. /* Base offset for all OMAP4 dma requests */
  42. #define OMAP44XX_DMA_REQ_START 1
  43. /*
  44. * IP blocks
  45. */
  46. /*
  47. * 'c2c_target_fw' class
  48. * instance(s): c2c_target_fw
  49. */
  50. static struct omap_hwmod_class omap44xx_c2c_target_fw_hwmod_class = {
  51. .name = "c2c_target_fw",
  52. };
  53. /* c2c_target_fw */
  54. static struct omap_hwmod omap44xx_c2c_target_fw_hwmod = {
  55. .name = "c2c_target_fw",
  56. .class = &omap44xx_c2c_target_fw_hwmod_class,
  57. .clkdm_name = "d2d_clkdm",
  58. .prcm = {
  59. .omap4 = {
  60. .clkctrl_offs = OMAP4_CM_D2D_SAD2D_FW_CLKCTRL_OFFSET,
  61. .context_offs = OMAP4_RM_D2D_SAD2D_FW_CONTEXT_OFFSET,
  62. },
  63. },
  64. };
  65. /*
  66. * 'dmm' class
  67. * instance(s): dmm
  68. */
  69. static struct omap_hwmod_class omap44xx_dmm_hwmod_class = {
  70. .name = "dmm",
  71. };
  72. /* dmm */
  73. static struct omap_hwmod_irq_info omap44xx_dmm_irqs[] = {
  74. { .irq = 113 + OMAP44XX_IRQ_GIC_START },
  75. { .irq = -1 }
  76. };
  77. static struct omap_hwmod omap44xx_dmm_hwmod = {
  78. .name = "dmm",
  79. .class = &omap44xx_dmm_hwmod_class,
  80. .clkdm_name = "l3_emif_clkdm",
  81. .mpu_irqs = omap44xx_dmm_irqs,
  82. .prcm = {
  83. .omap4 = {
  84. .clkctrl_offs = OMAP4_CM_MEMIF_DMM_CLKCTRL_OFFSET,
  85. .context_offs = OMAP4_RM_MEMIF_DMM_CONTEXT_OFFSET,
  86. },
  87. },
  88. };
  89. /*
  90. * 'emif_fw' class
  91. * instance(s): emif_fw
  92. */
  93. static struct omap_hwmod_class omap44xx_emif_fw_hwmod_class = {
  94. .name = "emif_fw",
  95. };
  96. /* emif_fw */
  97. static struct omap_hwmod omap44xx_emif_fw_hwmod = {
  98. .name = "emif_fw",
  99. .class = &omap44xx_emif_fw_hwmod_class,
  100. .clkdm_name = "l3_emif_clkdm",
  101. .prcm = {
  102. .omap4 = {
  103. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_FW_CLKCTRL_OFFSET,
  104. .context_offs = OMAP4_RM_MEMIF_EMIF_FW_CONTEXT_OFFSET,
  105. },
  106. },
  107. };
  108. /*
  109. * 'l3' class
  110. * instance(s): l3_instr, l3_main_1, l3_main_2, l3_main_3
  111. */
  112. static struct omap_hwmod_class omap44xx_l3_hwmod_class = {
  113. .name = "l3",
  114. };
  115. /* l3_instr */
  116. static struct omap_hwmod omap44xx_l3_instr_hwmod = {
  117. .name = "l3_instr",
  118. .class = &omap44xx_l3_hwmod_class,
  119. .clkdm_name = "l3_instr_clkdm",
  120. .prcm = {
  121. .omap4 = {
  122. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_INSTR_CLKCTRL_OFFSET,
  123. .context_offs = OMAP4_RM_L3INSTR_L3_INSTR_CONTEXT_OFFSET,
  124. .modulemode = MODULEMODE_HWCTRL,
  125. },
  126. },
  127. };
  128. /* l3_main_1 */
  129. static struct omap_hwmod_irq_info omap44xx_l3_main_1_irqs[] = {
  130. { .name = "dbg_err", .irq = 9 + OMAP44XX_IRQ_GIC_START },
  131. { .name = "app_err", .irq = 10 + OMAP44XX_IRQ_GIC_START },
  132. { .irq = -1 }
  133. };
  134. static struct omap_hwmod omap44xx_l3_main_1_hwmod = {
  135. .name = "l3_main_1",
  136. .class = &omap44xx_l3_hwmod_class,
  137. .clkdm_name = "l3_1_clkdm",
  138. .mpu_irqs = omap44xx_l3_main_1_irqs,
  139. .prcm = {
  140. .omap4 = {
  141. .clkctrl_offs = OMAP4_CM_L3_1_L3_1_CLKCTRL_OFFSET,
  142. .context_offs = OMAP4_RM_L3_1_L3_1_CONTEXT_OFFSET,
  143. },
  144. },
  145. };
  146. /* l3_main_2 */
  147. static struct omap_hwmod omap44xx_l3_main_2_hwmod = {
  148. .name = "l3_main_2",
  149. .class = &omap44xx_l3_hwmod_class,
  150. .clkdm_name = "l3_2_clkdm",
  151. .prcm = {
  152. .omap4 = {
  153. .clkctrl_offs = OMAP4_CM_L3_2_L3_2_CLKCTRL_OFFSET,
  154. .context_offs = OMAP4_RM_L3_2_L3_2_CONTEXT_OFFSET,
  155. },
  156. },
  157. };
  158. /* l3_main_3 */
  159. static struct omap_hwmod omap44xx_l3_main_3_hwmod = {
  160. .name = "l3_main_3",
  161. .class = &omap44xx_l3_hwmod_class,
  162. .clkdm_name = "l3_instr_clkdm",
  163. .prcm = {
  164. .omap4 = {
  165. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_3_CLKCTRL_OFFSET,
  166. .context_offs = OMAP4_RM_L3INSTR_L3_3_CONTEXT_OFFSET,
  167. .modulemode = MODULEMODE_HWCTRL,
  168. },
  169. },
  170. };
  171. /*
  172. * 'l4' class
  173. * instance(s): l4_abe, l4_cfg, l4_per, l4_wkup
  174. */
  175. static struct omap_hwmod_class omap44xx_l4_hwmod_class = {
  176. .name = "l4",
  177. };
  178. /* l4_abe */
  179. static struct omap_hwmod omap44xx_l4_abe_hwmod = {
  180. .name = "l4_abe",
  181. .class = &omap44xx_l4_hwmod_class,
  182. .clkdm_name = "abe_clkdm",
  183. .prcm = {
  184. .omap4 = {
  185. .clkctrl_offs = OMAP4_CM1_ABE_L4ABE_CLKCTRL_OFFSET,
  186. .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET,
  187. .lostcontext_mask = OMAP4430_LOSTMEM_AESSMEM_MASK,
  188. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  189. },
  190. },
  191. };
  192. /* l4_cfg */
  193. static struct omap_hwmod omap44xx_l4_cfg_hwmod = {
  194. .name = "l4_cfg",
  195. .class = &omap44xx_l4_hwmod_class,
  196. .clkdm_name = "l4_cfg_clkdm",
  197. .prcm = {
  198. .omap4 = {
  199. .clkctrl_offs = OMAP4_CM_L4CFG_L4_CFG_CLKCTRL_OFFSET,
  200. .context_offs = OMAP4_RM_L4CFG_L4_CFG_CONTEXT_OFFSET,
  201. },
  202. },
  203. };
  204. /* l4_per */
  205. static struct omap_hwmod omap44xx_l4_per_hwmod = {
  206. .name = "l4_per",
  207. .class = &omap44xx_l4_hwmod_class,
  208. .clkdm_name = "l4_per_clkdm",
  209. .prcm = {
  210. .omap4 = {
  211. .clkctrl_offs = OMAP4_CM_L4PER_L4PER_CLKCTRL_OFFSET,
  212. .context_offs = OMAP4_RM_L4PER_L4_PER_CONTEXT_OFFSET,
  213. },
  214. },
  215. };
  216. /* l4_wkup */
  217. static struct omap_hwmod omap44xx_l4_wkup_hwmod = {
  218. .name = "l4_wkup",
  219. .class = &omap44xx_l4_hwmod_class,
  220. .clkdm_name = "l4_wkup_clkdm",
  221. .prcm = {
  222. .omap4 = {
  223. .clkctrl_offs = OMAP4_CM_WKUP_L4WKUP_CLKCTRL_OFFSET,
  224. .context_offs = OMAP4_RM_WKUP_L4WKUP_CONTEXT_OFFSET,
  225. },
  226. },
  227. };
  228. /*
  229. * 'mpu_bus' class
  230. * instance(s): mpu_private
  231. */
  232. static struct omap_hwmod_class omap44xx_mpu_bus_hwmod_class = {
  233. .name = "mpu_bus",
  234. };
  235. /* mpu_private */
  236. static struct omap_hwmod omap44xx_mpu_private_hwmod = {
  237. .name = "mpu_private",
  238. .class = &omap44xx_mpu_bus_hwmod_class,
  239. .clkdm_name = "mpuss_clkdm",
  240. .prcm = {
  241. .omap4 = {
  242. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  243. },
  244. },
  245. };
  246. /*
  247. * 'ocp_wp_noc' class
  248. * instance(s): ocp_wp_noc
  249. */
  250. static struct omap_hwmod_class omap44xx_ocp_wp_noc_hwmod_class = {
  251. .name = "ocp_wp_noc",
  252. };
  253. /* ocp_wp_noc */
  254. static struct omap_hwmod omap44xx_ocp_wp_noc_hwmod = {
  255. .name = "ocp_wp_noc",
  256. .class = &omap44xx_ocp_wp_noc_hwmod_class,
  257. .clkdm_name = "l3_instr_clkdm",
  258. .prcm = {
  259. .omap4 = {
  260. .clkctrl_offs = OMAP4_CM_L3INSTR_OCP_WP1_CLKCTRL_OFFSET,
  261. .context_offs = OMAP4_RM_L3INSTR_OCP_WP1_CONTEXT_OFFSET,
  262. .modulemode = MODULEMODE_HWCTRL,
  263. },
  264. },
  265. };
  266. /*
  267. * Modules omap_hwmod structures
  268. *
  269. * The following IPs are excluded for the moment because:
  270. * - They do not need an explicit SW control using omap_hwmod API.
  271. * - They still need to be validated with the driver
  272. * properly adapted to omap_hwmod / omap_device
  273. *
  274. * usim
  275. */
  276. /*
  277. * 'aess' class
  278. * audio engine sub system
  279. */
  280. static struct omap_hwmod_class_sysconfig omap44xx_aess_sysc = {
  281. .rev_offs = 0x0000,
  282. .sysc_offs = 0x0010,
  283. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
  284. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  285. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART |
  286. MSTANDBY_SMART_WKUP),
  287. .sysc_fields = &omap_hwmod_sysc_type2,
  288. };
  289. static struct omap_hwmod_class omap44xx_aess_hwmod_class = {
  290. .name = "aess",
  291. .sysc = &omap44xx_aess_sysc,
  292. };
  293. /* aess */
  294. static struct omap_hwmod_irq_info omap44xx_aess_irqs[] = {
  295. { .irq = 99 + OMAP44XX_IRQ_GIC_START },
  296. { .irq = -1 }
  297. };
  298. static struct omap_hwmod_dma_info omap44xx_aess_sdma_reqs[] = {
  299. { .name = "fifo0", .dma_req = 100 + OMAP44XX_DMA_REQ_START },
  300. { .name = "fifo1", .dma_req = 101 + OMAP44XX_DMA_REQ_START },
  301. { .name = "fifo2", .dma_req = 102 + OMAP44XX_DMA_REQ_START },
  302. { .name = "fifo3", .dma_req = 103 + OMAP44XX_DMA_REQ_START },
  303. { .name = "fifo4", .dma_req = 104 + OMAP44XX_DMA_REQ_START },
  304. { .name = "fifo5", .dma_req = 105 + OMAP44XX_DMA_REQ_START },
  305. { .name = "fifo6", .dma_req = 106 + OMAP44XX_DMA_REQ_START },
  306. { .name = "fifo7", .dma_req = 107 + OMAP44XX_DMA_REQ_START },
  307. { .dma_req = -1 }
  308. };
  309. static struct omap_hwmod omap44xx_aess_hwmod = {
  310. .name = "aess",
  311. .class = &omap44xx_aess_hwmod_class,
  312. .clkdm_name = "abe_clkdm",
  313. .mpu_irqs = omap44xx_aess_irqs,
  314. .sdma_reqs = omap44xx_aess_sdma_reqs,
  315. .main_clk = "aess_fck",
  316. .prcm = {
  317. .omap4 = {
  318. .clkctrl_offs = OMAP4_CM1_ABE_AESS_CLKCTRL_OFFSET,
  319. .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET,
  320. .lostcontext_mask = OMAP4430_LOSTCONTEXT_DFF_MASK,
  321. .modulemode = MODULEMODE_SWCTRL,
  322. },
  323. },
  324. };
  325. /*
  326. * 'c2c' class
  327. * chip 2 chip interface used to plug the ape soc (omap) with an external modem
  328. * soc
  329. */
  330. static struct omap_hwmod_class omap44xx_c2c_hwmod_class = {
  331. .name = "c2c",
  332. };
  333. /* c2c */
  334. static struct omap_hwmod_irq_info omap44xx_c2c_irqs[] = {
  335. { .irq = 88 + OMAP44XX_IRQ_GIC_START },
  336. { .irq = -1 }
  337. };
  338. static struct omap_hwmod_dma_info omap44xx_c2c_sdma_reqs[] = {
  339. { .dma_req = 68 + OMAP44XX_DMA_REQ_START },
  340. { .dma_req = -1 }
  341. };
  342. static struct omap_hwmod omap44xx_c2c_hwmod = {
  343. .name = "c2c",
  344. .class = &omap44xx_c2c_hwmod_class,
  345. .clkdm_name = "d2d_clkdm",
  346. .mpu_irqs = omap44xx_c2c_irqs,
  347. .sdma_reqs = omap44xx_c2c_sdma_reqs,
  348. .prcm = {
  349. .omap4 = {
  350. .clkctrl_offs = OMAP4_CM_D2D_SAD2D_CLKCTRL_OFFSET,
  351. .context_offs = OMAP4_RM_D2D_SAD2D_CONTEXT_OFFSET,
  352. },
  353. },
  354. };
  355. /*
  356. * 'counter' class
  357. * 32-bit ordinary counter, clocked by the falling edge of the 32 khz clock
  358. */
  359. static struct omap_hwmod_class_sysconfig omap44xx_counter_sysc = {
  360. .rev_offs = 0x0000,
  361. .sysc_offs = 0x0004,
  362. .sysc_flags = SYSC_HAS_SIDLEMODE,
  363. .idlemodes = (SIDLE_FORCE | SIDLE_NO),
  364. .sysc_fields = &omap_hwmod_sysc_type1,
  365. };
  366. static struct omap_hwmod_class omap44xx_counter_hwmod_class = {
  367. .name = "counter",
  368. .sysc = &omap44xx_counter_sysc,
  369. };
  370. /* counter_32k */
  371. static struct omap_hwmod omap44xx_counter_32k_hwmod = {
  372. .name = "counter_32k",
  373. .class = &omap44xx_counter_hwmod_class,
  374. .clkdm_name = "l4_wkup_clkdm",
  375. .flags = HWMOD_SWSUP_SIDLE,
  376. .main_clk = "sys_32k_ck",
  377. .prcm = {
  378. .omap4 = {
  379. .clkctrl_offs = OMAP4_CM_WKUP_SYNCTIMER_CLKCTRL_OFFSET,
  380. .context_offs = OMAP4_RM_WKUP_SYNCTIMER_CONTEXT_OFFSET,
  381. },
  382. },
  383. };
  384. /*
  385. * 'ctrl_module' class
  386. * attila core control module + core pad control module + wkup pad control
  387. * module + attila wkup control module
  388. */
  389. static struct omap_hwmod_class_sysconfig omap44xx_ctrl_module_sysc = {
  390. .rev_offs = 0x0000,
  391. .sysc_offs = 0x0010,
  392. .sysc_flags = SYSC_HAS_SIDLEMODE,
  393. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  394. SIDLE_SMART_WKUP),
  395. .sysc_fields = &omap_hwmod_sysc_type2,
  396. };
  397. static struct omap_hwmod_class omap44xx_ctrl_module_hwmod_class = {
  398. .name = "ctrl_module",
  399. .sysc = &omap44xx_ctrl_module_sysc,
  400. };
  401. /* ctrl_module_core */
  402. static struct omap_hwmod_irq_info omap44xx_ctrl_module_core_irqs[] = {
  403. { .irq = 8 + OMAP44XX_IRQ_GIC_START },
  404. { .irq = -1 }
  405. };
  406. static struct omap_hwmod omap44xx_ctrl_module_core_hwmod = {
  407. .name = "ctrl_module_core",
  408. .class = &omap44xx_ctrl_module_hwmod_class,
  409. .clkdm_name = "l4_cfg_clkdm",
  410. .mpu_irqs = omap44xx_ctrl_module_core_irqs,
  411. .prcm = {
  412. .omap4 = {
  413. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  414. },
  415. },
  416. };
  417. /* ctrl_module_pad_core */
  418. static struct omap_hwmod omap44xx_ctrl_module_pad_core_hwmod = {
  419. .name = "ctrl_module_pad_core",
  420. .class = &omap44xx_ctrl_module_hwmod_class,
  421. .clkdm_name = "l4_cfg_clkdm",
  422. .prcm = {
  423. .omap4 = {
  424. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  425. },
  426. },
  427. };
  428. /* ctrl_module_wkup */
  429. static struct omap_hwmod omap44xx_ctrl_module_wkup_hwmod = {
  430. .name = "ctrl_module_wkup",
  431. .class = &omap44xx_ctrl_module_hwmod_class,
  432. .clkdm_name = "l4_wkup_clkdm",
  433. .prcm = {
  434. .omap4 = {
  435. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  436. },
  437. },
  438. };
  439. /* ctrl_module_pad_wkup */
  440. static struct omap_hwmod omap44xx_ctrl_module_pad_wkup_hwmod = {
  441. .name = "ctrl_module_pad_wkup",
  442. .class = &omap44xx_ctrl_module_hwmod_class,
  443. .clkdm_name = "l4_wkup_clkdm",
  444. .prcm = {
  445. .omap4 = {
  446. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  447. },
  448. },
  449. };
  450. /*
  451. * 'debugss' class
  452. * debug and emulation sub system
  453. */
  454. static struct omap_hwmod_class omap44xx_debugss_hwmod_class = {
  455. .name = "debugss",
  456. };
  457. /* debugss */
  458. static struct omap_hwmod omap44xx_debugss_hwmod = {
  459. .name = "debugss",
  460. .class = &omap44xx_debugss_hwmod_class,
  461. .clkdm_name = "emu_sys_clkdm",
  462. .main_clk = "trace_clk_div_ck",
  463. .prcm = {
  464. .omap4 = {
  465. .clkctrl_offs = OMAP4_CM_EMU_DEBUGSS_CLKCTRL_OFFSET,
  466. .context_offs = OMAP4_RM_EMU_DEBUGSS_CONTEXT_OFFSET,
  467. },
  468. },
  469. };
  470. /*
  471. * 'dma' class
  472. * dma controller for data exchange between memory to memory (i.e. internal or
  473. * external memory) and gp peripherals to memory or memory to gp peripherals
  474. */
  475. static struct omap_hwmod_class_sysconfig omap44xx_dma_sysc = {
  476. .rev_offs = 0x0000,
  477. .sysc_offs = 0x002c,
  478. .syss_offs = 0x0028,
  479. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  480. SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  481. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  482. SYSS_HAS_RESET_STATUS),
  483. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  484. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  485. .sysc_fields = &omap_hwmod_sysc_type1,
  486. };
  487. static struct omap_hwmod_class omap44xx_dma_hwmod_class = {
  488. .name = "dma",
  489. .sysc = &omap44xx_dma_sysc,
  490. };
  491. /* dma dev_attr */
  492. static struct omap_dma_dev_attr dma_dev_attr = {
  493. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  494. IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
  495. .lch_count = 32,
  496. };
  497. /* dma_system */
  498. static struct omap_hwmod_irq_info omap44xx_dma_system_irqs[] = {
  499. { .name = "0", .irq = 12 + OMAP44XX_IRQ_GIC_START },
  500. { .name = "1", .irq = 13 + OMAP44XX_IRQ_GIC_START },
  501. { .name = "2", .irq = 14 + OMAP44XX_IRQ_GIC_START },
  502. { .name = "3", .irq = 15 + OMAP44XX_IRQ_GIC_START },
  503. { .irq = -1 }
  504. };
  505. static struct omap_hwmod omap44xx_dma_system_hwmod = {
  506. .name = "dma_system",
  507. .class = &omap44xx_dma_hwmod_class,
  508. .clkdm_name = "l3_dma_clkdm",
  509. .mpu_irqs = omap44xx_dma_system_irqs,
  510. .main_clk = "l3_div_ck",
  511. .prcm = {
  512. .omap4 = {
  513. .clkctrl_offs = OMAP4_CM_SDMA_SDMA_CLKCTRL_OFFSET,
  514. .context_offs = OMAP4_RM_SDMA_SDMA_CONTEXT_OFFSET,
  515. },
  516. },
  517. .dev_attr = &dma_dev_attr,
  518. };
  519. /*
  520. * 'dmic' class
  521. * digital microphone controller
  522. */
  523. static struct omap_hwmod_class_sysconfig omap44xx_dmic_sysc = {
  524. .rev_offs = 0x0000,
  525. .sysc_offs = 0x0010,
  526. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  527. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  528. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  529. SIDLE_SMART_WKUP),
  530. .sysc_fields = &omap_hwmod_sysc_type2,
  531. };
  532. static struct omap_hwmod_class omap44xx_dmic_hwmod_class = {
  533. .name = "dmic",
  534. .sysc = &omap44xx_dmic_sysc,
  535. };
  536. /* dmic */
  537. static struct omap_hwmod_irq_info omap44xx_dmic_irqs[] = {
  538. { .irq = 114 + OMAP44XX_IRQ_GIC_START },
  539. { .irq = -1 }
  540. };
  541. static struct omap_hwmod_dma_info omap44xx_dmic_sdma_reqs[] = {
  542. { .dma_req = 66 + OMAP44XX_DMA_REQ_START },
  543. { .dma_req = -1 }
  544. };
  545. static struct omap_hwmod omap44xx_dmic_hwmod = {
  546. .name = "dmic",
  547. .class = &omap44xx_dmic_hwmod_class,
  548. .clkdm_name = "abe_clkdm",
  549. .mpu_irqs = omap44xx_dmic_irqs,
  550. .sdma_reqs = omap44xx_dmic_sdma_reqs,
  551. .main_clk = "dmic_fck",
  552. .prcm = {
  553. .omap4 = {
  554. .clkctrl_offs = OMAP4_CM1_ABE_DMIC_CLKCTRL_OFFSET,
  555. .context_offs = OMAP4_RM_ABE_DMIC_CONTEXT_OFFSET,
  556. .modulemode = MODULEMODE_SWCTRL,
  557. },
  558. },
  559. };
  560. /*
  561. * 'dsp' class
  562. * dsp sub-system
  563. */
  564. static struct omap_hwmod_class omap44xx_dsp_hwmod_class = {
  565. .name = "dsp",
  566. };
  567. /* dsp */
  568. static struct omap_hwmod_irq_info omap44xx_dsp_irqs[] = {
  569. { .irq = 28 + OMAP44XX_IRQ_GIC_START },
  570. { .irq = -1 }
  571. };
  572. static struct omap_hwmod_rst_info omap44xx_dsp_resets[] = {
  573. { .name = "dsp", .rst_shift = 0 },
  574. };
  575. static struct omap_hwmod omap44xx_dsp_hwmod = {
  576. .name = "dsp",
  577. .class = &omap44xx_dsp_hwmod_class,
  578. .clkdm_name = "tesla_clkdm",
  579. .mpu_irqs = omap44xx_dsp_irqs,
  580. .rst_lines = omap44xx_dsp_resets,
  581. .rst_lines_cnt = ARRAY_SIZE(omap44xx_dsp_resets),
  582. .main_clk = "dpll_iva_m4x2_ck",
  583. .prcm = {
  584. .omap4 = {
  585. .clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET,
  586. .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
  587. .context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET,
  588. .modulemode = MODULEMODE_HWCTRL,
  589. },
  590. },
  591. };
  592. /*
  593. * 'dss' class
  594. * display sub-system
  595. */
  596. static struct omap_hwmod_class_sysconfig omap44xx_dss_sysc = {
  597. .rev_offs = 0x0000,
  598. .syss_offs = 0x0014,
  599. .sysc_flags = SYSS_HAS_RESET_STATUS,
  600. };
  601. static struct omap_hwmod_class omap44xx_dss_hwmod_class = {
  602. .name = "dss",
  603. .sysc = &omap44xx_dss_sysc,
  604. .reset = omap_dss_reset,
  605. };
  606. /* dss */
  607. static struct omap_hwmod_opt_clk dss_opt_clks[] = {
  608. { .role = "sys_clk", .clk = "dss_sys_clk" },
  609. { .role = "tv_clk", .clk = "dss_tv_clk" },
  610. { .role = "hdmi_clk", .clk = "dss_48mhz_clk" },
  611. };
  612. static struct omap_hwmod omap44xx_dss_hwmod = {
  613. .name = "dss_core",
  614. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  615. .class = &omap44xx_dss_hwmod_class,
  616. .clkdm_name = "l3_dss_clkdm",
  617. .main_clk = "dss_dss_clk",
  618. .prcm = {
  619. .omap4 = {
  620. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  621. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  622. },
  623. },
  624. .opt_clks = dss_opt_clks,
  625. .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
  626. };
  627. /*
  628. * 'dispc' class
  629. * display controller
  630. */
  631. static struct omap_hwmod_class_sysconfig omap44xx_dispc_sysc = {
  632. .rev_offs = 0x0000,
  633. .sysc_offs = 0x0010,
  634. .syss_offs = 0x0014,
  635. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  636. SYSC_HAS_ENAWAKEUP | SYSC_HAS_MIDLEMODE |
  637. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  638. SYSS_HAS_RESET_STATUS),
  639. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  640. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  641. .sysc_fields = &omap_hwmod_sysc_type1,
  642. };
  643. static struct omap_hwmod_class omap44xx_dispc_hwmod_class = {
  644. .name = "dispc",
  645. .sysc = &omap44xx_dispc_sysc,
  646. };
  647. /* dss_dispc */
  648. static struct omap_hwmod_irq_info omap44xx_dss_dispc_irqs[] = {
  649. { .irq = 25 + OMAP44XX_IRQ_GIC_START },
  650. { .irq = -1 }
  651. };
  652. static struct omap_hwmod_dma_info omap44xx_dss_dispc_sdma_reqs[] = {
  653. { .dma_req = 5 + OMAP44XX_DMA_REQ_START },
  654. { .dma_req = -1 }
  655. };
  656. static struct omap_dss_dispc_dev_attr omap44xx_dss_dispc_dev_attr = {
  657. .manager_count = 3,
  658. .has_framedonetv_irq = 1
  659. };
  660. static struct omap_hwmod omap44xx_dss_dispc_hwmod = {
  661. .name = "dss_dispc",
  662. .class = &omap44xx_dispc_hwmod_class,
  663. .clkdm_name = "l3_dss_clkdm",
  664. .mpu_irqs = omap44xx_dss_dispc_irqs,
  665. .sdma_reqs = omap44xx_dss_dispc_sdma_reqs,
  666. .main_clk = "dss_dss_clk",
  667. .prcm = {
  668. .omap4 = {
  669. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  670. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  671. },
  672. },
  673. .dev_attr = &omap44xx_dss_dispc_dev_attr
  674. };
  675. /*
  676. * 'dsi' class
  677. * display serial interface controller
  678. */
  679. static struct omap_hwmod_class_sysconfig omap44xx_dsi_sysc = {
  680. .rev_offs = 0x0000,
  681. .sysc_offs = 0x0010,
  682. .syss_offs = 0x0014,
  683. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  684. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  685. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  686. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  687. .sysc_fields = &omap_hwmod_sysc_type1,
  688. };
  689. static struct omap_hwmod_class omap44xx_dsi_hwmod_class = {
  690. .name = "dsi",
  691. .sysc = &omap44xx_dsi_sysc,
  692. };
  693. /* dss_dsi1 */
  694. static struct omap_hwmod_irq_info omap44xx_dss_dsi1_irqs[] = {
  695. { .irq = 53 + OMAP44XX_IRQ_GIC_START },
  696. { .irq = -1 }
  697. };
  698. static struct omap_hwmod_dma_info omap44xx_dss_dsi1_sdma_reqs[] = {
  699. { .dma_req = 74 + OMAP44XX_DMA_REQ_START },
  700. { .dma_req = -1 }
  701. };
  702. static struct omap_hwmod_opt_clk dss_dsi1_opt_clks[] = {
  703. { .role = "sys_clk", .clk = "dss_sys_clk" },
  704. };
  705. static struct omap_hwmod omap44xx_dss_dsi1_hwmod = {
  706. .name = "dss_dsi1",
  707. .class = &omap44xx_dsi_hwmod_class,
  708. .clkdm_name = "l3_dss_clkdm",
  709. .mpu_irqs = omap44xx_dss_dsi1_irqs,
  710. .sdma_reqs = omap44xx_dss_dsi1_sdma_reqs,
  711. .main_clk = "dss_dss_clk",
  712. .prcm = {
  713. .omap4 = {
  714. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  715. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  716. },
  717. },
  718. .opt_clks = dss_dsi1_opt_clks,
  719. .opt_clks_cnt = ARRAY_SIZE(dss_dsi1_opt_clks),
  720. };
  721. /* dss_dsi2 */
  722. static struct omap_hwmod_irq_info omap44xx_dss_dsi2_irqs[] = {
  723. { .irq = 84 + OMAP44XX_IRQ_GIC_START },
  724. { .irq = -1 }
  725. };
  726. static struct omap_hwmod_dma_info omap44xx_dss_dsi2_sdma_reqs[] = {
  727. { .dma_req = 83 + OMAP44XX_DMA_REQ_START },
  728. { .dma_req = -1 }
  729. };
  730. static struct omap_hwmod_opt_clk dss_dsi2_opt_clks[] = {
  731. { .role = "sys_clk", .clk = "dss_sys_clk" },
  732. };
  733. static struct omap_hwmod omap44xx_dss_dsi2_hwmod = {
  734. .name = "dss_dsi2",
  735. .class = &omap44xx_dsi_hwmod_class,
  736. .clkdm_name = "l3_dss_clkdm",
  737. .mpu_irqs = omap44xx_dss_dsi2_irqs,
  738. .sdma_reqs = omap44xx_dss_dsi2_sdma_reqs,
  739. .main_clk = "dss_dss_clk",
  740. .prcm = {
  741. .omap4 = {
  742. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  743. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  744. },
  745. },
  746. .opt_clks = dss_dsi2_opt_clks,
  747. .opt_clks_cnt = ARRAY_SIZE(dss_dsi2_opt_clks),
  748. };
  749. /*
  750. * 'hdmi' class
  751. * hdmi controller
  752. */
  753. static struct omap_hwmod_class_sysconfig omap44xx_hdmi_sysc = {
  754. .rev_offs = 0x0000,
  755. .sysc_offs = 0x0010,
  756. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  757. SYSC_HAS_SOFTRESET),
  758. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  759. SIDLE_SMART_WKUP),
  760. .sysc_fields = &omap_hwmod_sysc_type2,
  761. };
  762. static struct omap_hwmod_class omap44xx_hdmi_hwmod_class = {
  763. .name = "hdmi",
  764. .sysc = &omap44xx_hdmi_sysc,
  765. };
  766. /* dss_hdmi */
  767. static struct omap_hwmod_irq_info omap44xx_dss_hdmi_irqs[] = {
  768. { .irq = 101 + OMAP44XX_IRQ_GIC_START },
  769. { .irq = -1 }
  770. };
  771. static struct omap_hwmod_dma_info omap44xx_dss_hdmi_sdma_reqs[] = {
  772. { .dma_req = 75 + OMAP44XX_DMA_REQ_START },
  773. { .dma_req = -1 }
  774. };
  775. static struct omap_hwmod_opt_clk dss_hdmi_opt_clks[] = {
  776. { .role = "sys_clk", .clk = "dss_sys_clk" },
  777. };
  778. static struct omap_hwmod omap44xx_dss_hdmi_hwmod = {
  779. .name = "dss_hdmi",
  780. .class = &omap44xx_hdmi_hwmod_class,
  781. .clkdm_name = "l3_dss_clkdm",
  782. /*
  783. * HDMI audio requires to use no-idle mode. Hence,
  784. * set idle mode by software.
  785. */
  786. .flags = HWMOD_SWSUP_SIDLE,
  787. .mpu_irqs = omap44xx_dss_hdmi_irqs,
  788. .sdma_reqs = omap44xx_dss_hdmi_sdma_reqs,
  789. .main_clk = "dss_48mhz_clk",
  790. .prcm = {
  791. .omap4 = {
  792. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  793. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  794. },
  795. },
  796. .opt_clks = dss_hdmi_opt_clks,
  797. .opt_clks_cnt = ARRAY_SIZE(dss_hdmi_opt_clks),
  798. };
  799. /*
  800. * 'rfbi' class
  801. * remote frame buffer interface
  802. */
  803. static struct omap_hwmod_class_sysconfig omap44xx_rfbi_sysc = {
  804. .rev_offs = 0x0000,
  805. .sysc_offs = 0x0010,
  806. .syss_offs = 0x0014,
  807. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  808. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  809. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  810. .sysc_fields = &omap_hwmod_sysc_type1,
  811. };
  812. static struct omap_hwmod_class omap44xx_rfbi_hwmod_class = {
  813. .name = "rfbi",
  814. .sysc = &omap44xx_rfbi_sysc,
  815. };
  816. /* dss_rfbi */
  817. static struct omap_hwmod_dma_info omap44xx_dss_rfbi_sdma_reqs[] = {
  818. { .dma_req = 13 + OMAP44XX_DMA_REQ_START },
  819. { .dma_req = -1 }
  820. };
  821. static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = {
  822. { .role = "ick", .clk = "dss_fck" },
  823. };
  824. static struct omap_hwmod omap44xx_dss_rfbi_hwmod = {
  825. .name = "dss_rfbi",
  826. .class = &omap44xx_rfbi_hwmod_class,
  827. .clkdm_name = "l3_dss_clkdm",
  828. .sdma_reqs = omap44xx_dss_rfbi_sdma_reqs,
  829. .main_clk = "dss_dss_clk",
  830. .prcm = {
  831. .omap4 = {
  832. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  833. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  834. },
  835. },
  836. .opt_clks = dss_rfbi_opt_clks,
  837. .opt_clks_cnt = ARRAY_SIZE(dss_rfbi_opt_clks),
  838. };
  839. /*
  840. * 'venc' class
  841. * video encoder
  842. */
  843. static struct omap_hwmod_class omap44xx_venc_hwmod_class = {
  844. .name = "venc",
  845. };
  846. /* dss_venc */
  847. static struct omap_hwmod omap44xx_dss_venc_hwmod = {
  848. .name = "dss_venc",
  849. .class = &omap44xx_venc_hwmod_class,
  850. .clkdm_name = "l3_dss_clkdm",
  851. .main_clk = "dss_tv_clk",
  852. .prcm = {
  853. .omap4 = {
  854. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  855. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  856. },
  857. },
  858. };
  859. /*
  860. * 'elm' class
  861. * bch error location module
  862. */
  863. static struct omap_hwmod_class_sysconfig omap44xx_elm_sysc = {
  864. .rev_offs = 0x0000,
  865. .sysc_offs = 0x0010,
  866. .syss_offs = 0x0014,
  867. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  868. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  869. SYSS_HAS_RESET_STATUS),
  870. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  871. .sysc_fields = &omap_hwmod_sysc_type1,
  872. };
  873. static struct omap_hwmod_class omap44xx_elm_hwmod_class = {
  874. .name = "elm",
  875. .sysc = &omap44xx_elm_sysc,
  876. };
  877. /* elm */
  878. static struct omap_hwmod_irq_info omap44xx_elm_irqs[] = {
  879. { .irq = 4 + OMAP44XX_IRQ_GIC_START },
  880. { .irq = -1 }
  881. };
  882. static struct omap_hwmod omap44xx_elm_hwmod = {
  883. .name = "elm",
  884. .class = &omap44xx_elm_hwmod_class,
  885. .clkdm_name = "l4_per_clkdm",
  886. .mpu_irqs = omap44xx_elm_irqs,
  887. .prcm = {
  888. .omap4 = {
  889. .clkctrl_offs = OMAP4_CM_L4PER_ELM_CLKCTRL_OFFSET,
  890. .context_offs = OMAP4_RM_L4PER_ELM_CONTEXT_OFFSET,
  891. },
  892. },
  893. };
  894. /*
  895. * 'emif' class
  896. * external memory interface no1
  897. */
  898. static struct omap_hwmod_class_sysconfig omap44xx_emif_sysc = {
  899. .rev_offs = 0x0000,
  900. };
  901. static struct omap_hwmod_class omap44xx_emif_hwmod_class = {
  902. .name = "emif",
  903. .sysc = &omap44xx_emif_sysc,
  904. };
  905. /* emif1 */
  906. static struct omap_hwmod_irq_info omap44xx_emif1_irqs[] = {
  907. { .irq = 110 + OMAP44XX_IRQ_GIC_START },
  908. { .irq = -1 }
  909. };
  910. static struct omap_hwmod omap44xx_emif1_hwmod = {
  911. .name = "emif1",
  912. .class = &omap44xx_emif_hwmod_class,
  913. .clkdm_name = "l3_emif_clkdm",
  914. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  915. .mpu_irqs = omap44xx_emif1_irqs,
  916. .main_clk = "ddrphy_ck",
  917. .prcm = {
  918. .omap4 = {
  919. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_1_CLKCTRL_OFFSET,
  920. .context_offs = OMAP4_RM_MEMIF_EMIF_1_CONTEXT_OFFSET,
  921. .modulemode = MODULEMODE_HWCTRL,
  922. },
  923. },
  924. };
  925. /* emif2 */
  926. static struct omap_hwmod_irq_info omap44xx_emif2_irqs[] = {
  927. { .irq = 111 + OMAP44XX_IRQ_GIC_START },
  928. { .irq = -1 }
  929. };
  930. static struct omap_hwmod omap44xx_emif2_hwmod = {
  931. .name = "emif2",
  932. .class = &omap44xx_emif_hwmod_class,
  933. .clkdm_name = "l3_emif_clkdm",
  934. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  935. .mpu_irqs = omap44xx_emif2_irqs,
  936. .main_clk = "ddrphy_ck",
  937. .prcm = {
  938. .omap4 = {
  939. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_2_CLKCTRL_OFFSET,
  940. .context_offs = OMAP4_RM_MEMIF_EMIF_2_CONTEXT_OFFSET,
  941. .modulemode = MODULEMODE_HWCTRL,
  942. },
  943. },
  944. };
  945. /*
  946. * 'fdif' class
  947. * face detection hw accelerator module
  948. */
  949. static struct omap_hwmod_class_sysconfig omap44xx_fdif_sysc = {
  950. .rev_offs = 0x0000,
  951. .sysc_offs = 0x0010,
  952. /*
  953. * FDIF needs 100 OCP clk cycles delay after a softreset before
  954. * accessing sysconfig again.
  955. * The lowest frequency at the moment for L3 bus is 100 MHz, so
  956. * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
  957. *
  958. * TODO: Indicate errata when available.
  959. */
  960. .srst_udelay = 2,
  961. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  962. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  963. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  964. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  965. .sysc_fields = &omap_hwmod_sysc_type2,
  966. };
  967. static struct omap_hwmod_class omap44xx_fdif_hwmod_class = {
  968. .name = "fdif",
  969. .sysc = &omap44xx_fdif_sysc,
  970. };
  971. /* fdif */
  972. static struct omap_hwmod_irq_info omap44xx_fdif_irqs[] = {
  973. { .irq = 69 + OMAP44XX_IRQ_GIC_START },
  974. { .irq = -1 }
  975. };
  976. static struct omap_hwmod omap44xx_fdif_hwmod = {
  977. .name = "fdif",
  978. .class = &omap44xx_fdif_hwmod_class,
  979. .clkdm_name = "iss_clkdm",
  980. .mpu_irqs = omap44xx_fdif_irqs,
  981. .main_clk = "fdif_fck",
  982. .prcm = {
  983. .omap4 = {
  984. .clkctrl_offs = OMAP4_CM_CAM_FDIF_CLKCTRL_OFFSET,
  985. .context_offs = OMAP4_RM_CAM_FDIF_CONTEXT_OFFSET,
  986. .modulemode = MODULEMODE_SWCTRL,
  987. },
  988. },
  989. };
  990. /*
  991. * 'gpio' class
  992. * general purpose io module
  993. */
  994. static struct omap_hwmod_class_sysconfig omap44xx_gpio_sysc = {
  995. .rev_offs = 0x0000,
  996. .sysc_offs = 0x0010,
  997. .syss_offs = 0x0114,
  998. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  999. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1000. SYSS_HAS_RESET_STATUS),
  1001. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1002. SIDLE_SMART_WKUP),
  1003. .sysc_fields = &omap_hwmod_sysc_type1,
  1004. };
  1005. static struct omap_hwmod_class omap44xx_gpio_hwmod_class = {
  1006. .name = "gpio",
  1007. .sysc = &omap44xx_gpio_sysc,
  1008. .rev = 2,
  1009. };
  1010. /* gpio dev_attr */
  1011. static struct omap_gpio_dev_attr gpio_dev_attr = {
  1012. .bank_width = 32,
  1013. .dbck_flag = true,
  1014. };
  1015. /* gpio1 */
  1016. static struct omap_hwmod_irq_info omap44xx_gpio1_irqs[] = {
  1017. { .irq = 29 + OMAP44XX_IRQ_GIC_START },
  1018. { .irq = -1 }
  1019. };
  1020. static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
  1021. { .role = "dbclk", .clk = "gpio1_dbclk" },
  1022. };
  1023. static struct omap_hwmod omap44xx_gpio1_hwmod = {
  1024. .name = "gpio1",
  1025. .class = &omap44xx_gpio_hwmod_class,
  1026. .clkdm_name = "l4_wkup_clkdm",
  1027. .mpu_irqs = omap44xx_gpio1_irqs,
  1028. .main_clk = "gpio1_ick",
  1029. .prcm = {
  1030. .omap4 = {
  1031. .clkctrl_offs = OMAP4_CM_WKUP_GPIO1_CLKCTRL_OFFSET,
  1032. .context_offs = OMAP4_RM_WKUP_GPIO1_CONTEXT_OFFSET,
  1033. .modulemode = MODULEMODE_HWCTRL,
  1034. },
  1035. },
  1036. .opt_clks = gpio1_opt_clks,
  1037. .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
  1038. .dev_attr = &gpio_dev_attr,
  1039. };
  1040. /* gpio2 */
  1041. static struct omap_hwmod_irq_info omap44xx_gpio2_irqs[] = {
  1042. { .irq = 30 + OMAP44XX_IRQ_GIC_START },
  1043. { .irq = -1 }
  1044. };
  1045. static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
  1046. { .role = "dbclk", .clk = "gpio2_dbclk" },
  1047. };
  1048. static struct omap_hwmod omap44xx_gpio2_hwmod = {
  1049. .name = "gpio2",
  1050. .class = &omap44xx_gpio_hwmod_class,
  1051. .clkdm_name = "l4_per_clkdm",
  1052. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1053. .mpu_irqs = omap44xx_gpio2_irqs,
  1054. .main_clk = "gpio2_ick",
  1055. .prcm = {
  1056. .omap4 = {
  1057. .clkctrl_offs = OMAP4_CM_L4PER_GPIO2_CLKCTRL_OFFSET,
  1058. .context_offs = OMAP4_RM_L4PER_GPIO2_CONTEXT_OFFSET,
  1059. .modulemode = MODULEMODE_HWCTRL,
  1060. },
  1061. },
  1062. .opt_clks = gpio2_opt_clks,
  1063. .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
  1064. .dev_attr = &gpio_dev_attr,
  1065. };
  1066. /* gpio3 */
  1067. static struct omap_hwmod_irq_info omap44xx_gpio3_irqs[] = {
  1068. { .irq = 31 + OMAP44XX_IRQ_GIC_START },
  1069. { .irq = -1 }
  1070. };
  1071. static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
  1072. { .role = "dbclk", .clk = "gpio3_dbclk" },
  1073. };
  1074. static struct omap_hwmod omap44xx_gpio3_hwmod = {
  1075. .name = "gpio3",
  1076. .class = &omap44xx_gpio_hwmod_class,
  1077. .clkdm_name = "l4_per_clkdm",
  1078. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1079. .mpu_irqs = omap44xx_gpio3_irqs,
  1080. .main_clk = "gpio3_ick",
  1081. .prcm = {
  1082. .omap4 = {
  1083. .clkctrl_offs = OMAP4_CM_L4PER_GPIO3_CLKCTRL_OFFSET,
  1084. .context_offs = OMAP4_RM_L4PER_GPIO3_CONTEXT_OFFSET,
  1085. .modulemode = MODULEMODE_HWCTRL,
  1086. },
  1087. },
  1088. .opt_clks = gpio3_opt_clks,
  1089. .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
  1090. .dev_attr = &gpio_dev_attr,
  1091. };
  1092. /* gpio4 */
  1093. static struct omap_hwmod_irq_info omap44xx_gpio4_irqs[] = {
  1094. { .irq = 32 + OMAP44XX_IRQ_GIC_START },
  1095. { .irq = -1 }
  1096. };
  1097. static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
  1098. { .role = "dbclk", .clk = "gpio4_dbclk" },
  1099. };
  1100. static struct omap_hwmod omap44xx_gpio4_hwmod = {
  1101. .name = "gpio4",
  1102. .class = &omap44xx_gpio_hwmod_class,
  1103. .clkdm_name = "l4_per_clkdm",
  1104. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1105. .mpu_irqs = omap44xx_gpio4_irqs,
  1106. .main_clk = "gpio4_ick",
  1107. .prcm = {
  1108. .omap4 = {
  1109. .clkctrl_offs = OMAP4_CM_L4PER_GPIO4_CLKCTRL_OFFSET,
  1110. .context_offs = OMAP4_RM_L4PER_GPIO4_CONTEXT_OFFSET,
  1111. .modulemode = MODULEMODE_HWCTRL,
  1112. },
  1113. },
  1114. .opt_clks = gpio4_opt_clks,
  1115. .opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks),
  1116. .dev_attr = &gpio_dev_attr,
  1117. };
  1118. /* gpio5 */
  1119. static struct omap_hwmod_irq_info omap44xx_gpio5_irqs[] = {
  1120. { .irq = 33 + OMAP44XX_IRQ_GIC_START },
  1121. { .irq = -1 }
  1122. };
  1123. static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
  1124. { .role = "dbclk", .clk = "gpio5_dbclk" },
  1125. };
  1126. static struct omap_hwmod omap44xx_gpio5_hwmod = {
  1127. .name = "gpio5",
  1128. .class = &omap44xx_gpio_hwmod_class,
  1129. .clkdm_name = "l4_per_clkdm",
  1130. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1131. .mpu_irqs = omap44xx_gpio5_irqs,
  1132. .main_clk = "gpio5_ick",
  1133. .prcm = {
  1134. .omap4 = {
  1135. .clkctrl_offs = OMAP4_CM_L4PER_GPIO5_CLKCTRL_OFFSET,
  1136. .context_offs = OMAP4_RM_L4PER_GPIO5_CONTEXT_OFFSET,
  1137. .modulemode = MODULEMODE_HWCTRL,
  1138. },
  1139. },
  1140. .opt_clks = gpio5_opt_clks,
  1141. .opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks),
  1142. .dev_attr = &gpio_dev_attr,
  1143. };
  1144. /* gpio6 */
  1145. static struct omap_hwmod_irq_info omap44xx_gpio6_irqs[] = {
  1146. { .irq = 34 + OMAP44XX_IRQ_GIC_START },
  1147. { .irq = -1 }
  1148. };
  1149. static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
  1150. { .role = "dbclk", .clk = "gpio6_dbclk" },
  1151. };
  1152. static struct omap_hwmod omap44xx_gpio6_hwmod = {
  1153. .name = "gpio6",
  1154. .class = &omap44xx_gpio_hwmod_class,
  1155. .clkdm_name = "l4_per_clkdm",
  1156. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1157. .mpu_irqs = omap44xx_gpio6_irqs,
  1158. .main_clk = "gpio6_ick",
  1159. .prcm = {
  1160. .omap4 = {
  1161. .clkctrl_offs = OMAP4_CM_L4PER_GPIO6_CLKCTRL_OFFSET,
  1162. .context_offs = OMAP4_RM_L4PER_GPIO6_CONTEXT_OFFSET,
  1163. .modulemode = MODULEMODE_HWCTRL,
  1164. },
  1165. },
  1166. .opt_clks = gpio6_opt_clks,
  1167. .opt_clks_cnt = ARRAY_SIZE(gpio6_opt_clks),
  1168. .dev_attr = &gpio_dev_attr,
  1169. };
  1170. /*
  1171. * 'gpmc' class
  1172. * general purpose memory controller
  1173. */
  1174. static struct omap_hwmod_class_sysconfig omap44xx_gpmc_sysc = {
  1175. .rev_offs = 0x0000,
  1176. .sysc_offs = 0x0010,
  1177. .syss_offs = 0x0014,
  1178. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  1179. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1180. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1181. .sysc_fields = &omap_hwmod_sysc_type1,
  1182. };
  1183. static struct omap_hwmod_class omap44xx_gpmc_hwmod_class = {
  1184. .name = "gpmc",
  1185. .sysc = &omap44xx_gpmc_sysc,
  1186. };
  1187. /* gpmc */
  1188. static struct omap_hwmod_irq_info omap44xx_gpmc_irqs[] = {
  1189. { .irq = 20 + OMAP44XX_IRQ_GIC_START },
  1190. { .irq = -1 }
  1191. };
  1192. static struct omap_hwmod_dma_info omap44xx_gpmc_sdma_reqs[] = {
  1193. { .dma_req = 3 + OMAP44XX_DMA_REQ_START },
  1194. { .dma_req = -1 }
  1195. };
  1196. static struct omap_hwmod omap44xx_gpmc_hwmod = {
  1197. .name = "gpmc",
  1198. .class = &omap44xx_gpmc_hwmod_class,
  1199. .clkdm_name = "l3_2_clkdm",
  1200. /*
  1201. * XXX HWMOD_INIT_NO_RESET should not be needed for this IP
  1202. * block. It is not being added due to any known bugs with
  1203. * resetting the GPMC IP block, but rather because any timings
  1204. * set by the bootloader are not being correctly programmed by
  1205. * the kernel from the board file or DT data.
  1206. * HWMOD_INIT_NO_RESET should be removed ASAP.
  1207. */
  1208. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  1209. .mpu_irqs = omap44xx_gpmc_irqs,
  1210. .sdma_reqs = omap44xx_gpmc_sdma_reqs,
  1211. .prcm = {
  1212. .omap4 = {
  1213. .clkctrl_offs = OMAP4_CM_L3_2_GPMC_CLKCTRL_OFFSET,
  1214. .context_offs = OMAP4_RM_L3_2_GPMC_CONTEXT_OFFSET,
  1215. .modulemode = MODULEMODE_HWCTRL,
  1216. },
  1217. },
  1218. };
  1219. /*
  1220. * 'gpu' class
  1221. * 2d/3d graphics accelerator
  1222. */
  1223. static struct omap_hwmod_class_sysconfig omap44xx_gpu_sysc = {
  1224. .rev_offs = 0x1fc00,
  1225. .sysc_offs = 0x1fc10,
  1226. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
  1227. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1228. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1229. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1230. .sysc_fields = &omap_hwmod_sysc_type2,
  1231. };
  1232. static struct omap_hwmod_class omap44xx_gpu_hwmod_class = {
  1233. .name = "gpu",
  1234. .sysc = &omap44xx_gpu_sysc,
  1235. };
  1236. /* gpu */
  1237. static struct omap_hwmod_irq_info omap44xx_gpu_irqs[] = {
  1238. { .irq = 21 + OMAP44XX_IRQ_GIC_START },
  1239. { .irq = -1 }
  1240. };
  1241. static struct omap_hwmod omap44xx_gpu_hwmod = {
  1242. .name = "gpu",
  1243. .class = &omap44xx_gpu_hwmod_class,
  1244. .clkdm_name = "l3_gfx_clkdm",
  1245. .mpu_irqs = omap44xx_gpu_irqs,
  1246. .main_clk = "gpu_fck",
  1247. .prcm = {
  1248. .omap4 = {
  1249. .clkctrl_offs = OMAP4_CM_GFX_GFX_CLKCTRL_OFFSET,
  1250. .context_offs = OMAP4_RM_GFX_GFX_CONTEXT_OFFSET,
  1251. .modulemode = MODULEMODE_SWCTRL,
  1252. },
  1253. },
  1254. };
  1255. /*
  1256. * 'hdq1w' class
  1257. * hdq / 1-wire serial interface controller
  1258. */
  1259. static struct omap_hwmod_class_sysconfig omap44xx_hdq1w_sysc = {
  1260. .rev_offs = 0x0000,
  1261. .sysc_offs = 0x0014,
  1262. .syss_offs = 0x0018,
  1263. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SOFTRESET |
  1264. SYSS_HAS_RESET_STATUS),
  1265. .sysc_fields = &omap_hwmod_sysc_type1,
  1266. };
  1267. static struct omap_hwmod_class omap44xx_hdq1w_hwmod_class = {
  1268. .name = "hdq1w",
  1269. .sysc = &omap44xx_hdq1w_sysc,
  1270. };
  1271. /* hdq1w */
  1272. static struct omap_hwmod_irq_info omap44xx_hdq1w_irqs[] = {
  1273. { .irq = 58 + OMAP44XX_IRQ_GIC_START },
  1274. { .irq = -1 }
  1275. };
  1276. static struct omap_hwmod omap44xx_hdq1w_hwmod = {
  1277. .name = "hdq1w",
  1278. .class = &omap44xx_hdq1w_hwmod_class,
  1279. .clkdm_name = "l4_per_clkdm",
  1280. .flags = HWMOD_INIT_NO_RESET, /* XXX temporary */
  1281. .mpu_irqs = omap44xx_hdq1w_irqs,
  1282. .main_clk = "hdq1w_fck",
  1283. .prcm = {
  1284. .omap4 = {
  1285. .clkctrl_offs = OMAP4_CM_L4PER_HDQ1W_CLKCTRL_OFFSET,
  1286. .context_offs = OMAP4_RM_L4PER_HDQ1W_CONTEXT_OFFSET,
  1287. .modulemode = MODULEMODE_SWCTRL,
  1288. },
  1289. },
  1290. };
  1291. /*
  1292. * 'hsi' class
  1293. * mipi high-speed synchronous serial interface (multichannel and full-duplex
  1294. * serial if)
  1295. */
  1296. static struct omap_hwmod_class_sysconfig omap44xx_hsi_sysc = {
  1297. .rev_offs = 0x0000,
  1298. .sysc_offs = 0x0010,
  1299. .syss_offs = 0x0014,
  1300. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_EMUFREE |
  1301. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  1302. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1303. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1304. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1305. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1306. .sysc_fields = &omap_hwmod_sysc_type1,
  1307. };
  1308. static struct omap_hwmod_class omap44xx_hsi_hwmod_class = {
  1309. .name = "hsi",
  1310. .sysc = &omap44xx_hsi_sysc,
  1311. };
  1312. /* hsi */
  1313. static struct omap_hwmod_irq_info omap44xx_hsi_irqs[] = {
  1314. { .name = "mpu_p1", .irq = 67 + OMAP44XX_IRQ_GIC_START },
  1315. { .name = "mpu_p2", .irq = 68 + OMAP44XX_IRQ_GIC_START },
  1316. { .name = "mpu_dma", .irq = 71 + OMAP44XX_IRQ_GIC_START },
  1317. { .irq = -1 }
  1318. };
  1319. static struct omap_hwmod omap44xx_hsi_hwmod = {
  1320. .name = "hsi",
  1321. .class = &omap44xx_hsi_hwmod_class,
  1322. .clkdm_name = "l3_init_clkdm",
  1323. .mpu_irqs = omap44xx_hsi_irqs,
  1324. .main_clk = "hsi_fck",
  1325. .prcm = {
  1326. .omap4 = {
  1327. .clkctrl_offs = OMAP4_CM_L3INIT_HSI_CLKCTRL_OFFSET,
  1328. .context_offs = OMAP4_RM_L3INIT_HSI_CONTEXT_OFFSET,
  1329. .modulemode = MODULEMODE_HWCTRL,
  1330. },
  1331. },
  1332. };
  1333. /*
  1334. * 'i2c' class
  1335. * multimaster high-speed i2c controller
  1336. */
  1337. static struct omap_hwmod_class_sysconfig omap44xx_i2c_sysc = {
  1338. .sysc_offs = 0x0010,
  1339. .syss_offs = 0x0090,
  1340. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1341. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  1342. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1343. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1344. SIDLE_SMART_WKUP),
  1345. .clockact = CLOCKACT_TEST_ICLK,
  1346. .sysc_fields = &omap_hwmod_sysc_type1,
  1347. };
  1348. static struct omap_hwmod_class omap44xx_i2c_hwmod_class = {
  1349. .name = "i2c",
  1350. .sysc = &omap44xx_i2c_sysc,
  1351. .rev = OMAP_I2C_IP_VERSION_2,
  1352. .reset = &omap_i2c_reset,
  1353. };
  1354. static struct omap_i2c_dev_attr i2c_dev_attr = {
  1355. .flags = OMAP_I2C_FLAG_BUS_SHIFT_NONE,
  1356. };
  1357. /* i2c1 */
  1358. static struct omap_hwmod_irq_info omap44xx_i2c1_irqs[] = {
  1359. { .irq = 56 + OMAP44XX_IRQ_GIC_START },
  1360. { .irq = -1 }
  1361. };
  1362. static struct omap_hwmod_dma_info omap44xx_i2c1_sdma_reqs[] = {
  1363. { .name = "tx", .dma_req = 26 + OMAP44XX_DMA_REQ_START },
  1364. { .name = "rx", .dma_req = 27 + OMAP44XX_DMA_REQ_START },
  1365. { .dma_req = -1 }
  1366. };
  1367. static struct omap_hwmod omap44xx_i2c1_hwmod = {
  1368. .name = "i2c1",
  1369. .class = &omap44xx_i2c_hwmod_class,
  1370. .clkdm_name = "l4_per_clkdm",
  1371. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1372. .mpu_irqs = omap44xx_i2c1_irqs,
  1373. .sdma_reqs = omap44xx_i2c1_sdma_reqs,
  1374. .main_clk = "i2c1_fck",
  1375. .prcm = {
  1376. .omap4 = {
  1377. .clkctrl_offs = OMAP4_CM_L4PER_I2C1_CLKCTRL_OFFSET,
  1378. .context_offs = OMAP4_RM_L4PER_I2C1_CONTEXT_OFFSET,
  1379. .modulemode = MODULEMODE_SWCTRL,
  1380. },
  1381. },
  1382. .dev_attr = &i2c_dev_attr,
  1383. };
  1384. /* i2c2 */
  1385. static struct omap_hwmod_irq_info omap44xx_i2c2_irqs[] = {
  1386. { .irq = 57 + OMAP44XX_IRQ_GIC_START },
  1387. { .irq = -1 }
  1388. };
  1389. static struct omap_hwmod_dma_info omap44xx_i2c2_sdma_reqs[] = {
  1390. { .name = "tx", .dma_req = 28 + OMAP44XX_DMA_REQ_START },
  1391. { .name = "rx", .dma_req = 29 + OMAP44XX_DMA_REQ_START },
  1392. { .dma_req = -1 }
  1393. };
  1394. static struct omap_hwmod omap44xx_i2c2_hwmod = {
  1395. .name = "i2c2",
  1396. .class = &omap44xx_i2c_hwmod_class,
  1397. .clkdm_name = "l4_per_clkdm",
  1398. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1399. .mpu_irqs = omap44xx_i2c2_irqs,
  1400. .sdma_reqs = omap44xx_i2c2_sdma_reqs,
  1401. .main_clk = "i2c2_fck",
  1402. .prcm = {
  1403. .omap4 = {
  1404. .clkctrl_offs = OMAP4_CM_L4PER_I2C2_CLKCTRL_OFFSET,
  1405. .context_offs = OMAP4_RM_L4PER_I2C2_CONTEXT_OFFSET,
  1406. .modulemode = MODULEMODE_SWCTRL,
  1407. },
  1408. },
  1409. .dev_attr = &i2c_dev_attr,
  1410. };
  1411. /* i2c3 */
  1412. static struct omap_hwmod_irq_info omap44xx_i2c3_irqs[] = {
  1413. { .irq = 61 + OMAP44XX_IRQ_GIC_START },
  1414. { .irq = -1 }
  1415. };
  1416. static struct omap_hwmod_dma_info omap44xx_i2c3_sdma_reqs[] = {
  1417. { .name = "tx", .dma_req = 24 + OMAP44XX_DMA_REQ_START },
  1418. { .name = "rx", .dma_req = 25 + OMAP44XX_DMA_REQ_START },
  1419. { .dma_req = -1 }
  1420. };
  1421. static struct omap_hwmod omap44xx_i2c3_hwmod = {
  1422. .name = "i2c3",
  1423. .class = &omap44xx_i2c_hwmod_class,
  1424. .clkdm_name = "l4_per_clkdm",
  1425. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1426. .mpu_irqs = omap44xx_i2c3_irqs,
  1427. .sdma_reqs = omap44xx_i2c3_sdma_reqs,
  1428. .main_clk = "i2c3_fck",
  1429. .prcm = {
  1430. .omap4 = {
  1431. .clkctrl_offs = OMAP4_CM_L4PER_I2C3_CLKCTRL_OFFSET,
  1432. .context_offs = OMAP4_RM_L4PER_I2C3_CONTEXT_OFFSET,
  1433. .modulemode = MODULEMODE_SWCTRL,
  1434. },
  1435. },
  1436. .dev_attr = &i2c_dev_attr,
  1437. };
  1438. /* i2c4 */
  1439. static struct omap_hwmod_irq_info omap44xx_i2c4_irqs[] = {
  1440. { .irq = 62 + OMAP44XX_IRQ_GIC_START },
  1441. { .irq = -1 }
  1442. };
  1443. static struct omap_hwmod_dma_info omap44xx_i2c4_sdma_reqs[] = {
  1444. { .name = "tx", .dma_req = 123 + OMAP44XX_DMA_REQ_START },
  1445. { .name = "rx", .dma_req = 124 + OMAP44XX_DMA_REQ_START },
  1446. { .dma_req = -1 }
  1447. };
  1448. static struct omap_hwmod omap44xx_i2c4_hwmod = {
  1449. .name = "i2c4",
  1450. .class = &omap44xx_i2c_hwmod_class,
  1451. .clkdm_name = "l4_per_clkdm",
  1452. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1453. .mpu_irqs = omap44xx_i2c4_irqs,
  1454. .sdma_reqs = omap44xx_i2c4_sdma_reqs,
  1455. .main_clk = "i2c4_fck",
  1456. .prcm = {
  1457. .omap4 = {
  1458. .clkctrl_offs = OMAP4_CM_L4PER_I2C4_CLKCTRL_OFFSET,
  1459. .context_offs = OMAP4_RM_L4PER_I2C4_CONTEXT_OFFSET,
  1460. .modulemode = MODULEMODE_SWCTRL,
  1461. },
  1462. },
  1463. .dev_attr = &i2c_dev_attr,
  1464. };
  1465. /*
  1466. * 'ipu' class
  1467. * imaging processor unit
  1468. */
  1469. static struct omap_hwmod_class omap44xx_ipu_hwmod_class = {
  1470. .name = "ipu",
  1471. };
  1472. /* ipu */
  1473. static struct omap_hwmod_irq_info omap44xx_ipu_irqs[] = {
  1474. { .irq = 100 + OMAP44XX_IRQ_GIC_START },
  1475. { .irq = -1 }
  1476. };
  1477. static struct omap_hwmod_rst_info omap44xx_ipu_resets[] = {
  1478. { .name = "cpu0", .rst_shift = 0 },
  1479. { .name = "cpu1", .rst_shift = 1 },
  1480. };
  1481. static struct omap_hwmod omap44xx_ipu_hwmod = {
  1482. .name = "ipu",
  1483. .class = &omap44xx_ipu_hwmod_class,
  1484. .clkdm_name = "ducati_clkdm",
  1485. .mpu_irqs = omap44xx_ipu_irqs,
  1486. .rst_lines = omap44xx_ipu_resets,
  1487. .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_resets),
  1488. .main_clk = "ducati_clk_mux_ck",
  1489. .prcm = {
  1490. .omap4 = {
  1491. .clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET,
  1492. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  1493. .context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET,
  1494. .modulemode = MODULEMODE_HWCTRL,
  1495. },
  1496. },
  1497. };
  1498. /*
  1499. * 'iss' class
  1500. * external images sensor pixel data processor
  1501. */
  1502. static struct omap_hwmod_class_sysconfig omap44xx_iss_sysc = {
  1503. .rev_offs = 0x0000,
  1504. .sysc_offs = 0x0010,
  1505. /*
  1506. * ISS needs 100 OCP clk cycles delay after a softreset before
  1507. * accessing sysconfig again.
  1508. * The lowest frequency at the moment for L3 bus is 100 MHz, so
  1509. * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
  1510. *
  1511. * TODO: Indicate errata when available.
  1512. */
  1513. .srst_udelay = 2,
  1514. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  1515. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1516. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1517. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1518. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1519. .sysc_fields = &omap_hwmod_sysc_type2,
  1520. };
  1521. static struct omap_hwmod_class omap44xx_iss_hwmod_class = {
  1522. .name = "iss",
  1523. .sysc = &omap44xx_iss_sysc,
  1524. };
  1525. /* iss */
  1526. static struct omap_hwmod_irq_info omap44xx_iss_irqs[] = {
  1527. { .irq = 24 + OMAP44XX_IRQ_GIC_START },
  1528. { .irq = -1 }
  1529. };
  1530. static struct omap_hwmod_dma_info omap44xx_iss_sdma_reqs[] = {
  1531. { .name = "1", .dma_req = 8 + OMAP44XX_DMA_REQ_START },
  1532. { .name = "2", .dma_req = 9 + OMAP44XX_DMA_REQ_START },
  1533. { .name = "3", .dma_req = 11 + OMAP44XX_DMA_REQ_START },
  1534. { .name = "4", .dma_req = 12 + OMAP44XX_DMA_REQ_START },
  1535. { .dma_req = -1 }
  1536. };
  1537. static struct omap_hwmod_opt_clk iss_opt_clks[] = {
  1538. { .role = "ctrlclk", .clk = "iss_ctrlclk" },
  1539. };
  1540. static struct omap_hwmod omap44xx_iss_hwmod = {
  1541. .name = "iss",
  1542. .class = &omap44xx_iss_hwmod_class,
  1543. .clkdm_name = "iss_clkdm",
  1544. .mpu_irqs = omap44xx_iss_irqs,
  1545. .sdma_reqs = omap44xx_iss_sdma_reqs,
  1546. .main_clk = "iss_fck",
  1547. .prcm = {
  1548. .omap4 = {
  1549. .clkctrl_offs = OMAP4_CM_CAM_ISS_CLKCTRL_OFFSET,
  1550. .context_offs = OMAP4_RM_CAM_ISS_CONTEXT_OFFSET,
  1551. .modulemode = MODULEMODE_SWCTRL,
  1552. },
  1553. },
  1554. .opt_clks = iss_opt_clks,
  1555. .opt_clks_cnt = ARRAY_SIZE(iss_opt_clks),
  1556. };
  1557. /*
  1558. * 'iva' class
  1559. * multi-standard video encoder/decoder hardware accelerator
  1560. */
  1561. static struct omap_hwmod_class omap44xx_iva_hwmod_class = {
  1562. .name = "iva",
  1563. };
  1564. /* iva */
  1565. static struct omap_hwmod_irq_info omap44xx_iva_irqs[] = {
  1566. { .name = "sync_1", .irq = 103 + OMAP44XX_IRQ_GIC_START },
  1567. { .name = "sync_0", .irq = 104 + OMAP44XX_IRQ_GIC_START },
  1568. { .name = "mailbox_0", .irq = 107 + OMAP44XX_IRQ_GIC_START },
  1569. { .irq = -1 }
  1570. };
  1571. static struct omap_hwmod_rst_info omap44xx_iva_resets[] = {
  1572. { .name = "seq0", .rst_shift = 0 },
  1573. { .name = "seq1", .rst_shift = 1 },
  1574. { .name = "logic", .rst_shift = 2 },
  1575. };
  1576. static struct omap_hwmod omap44xx_iva_hwmod = {
  1577. .name = "iva",
  1578. .class = &omap44xx_iva_hwmod_class,
  1579. .clkdm_name = "ivahd_clkdm",
  1580. .mpu_irqs = omap44xx_iva_irqs,
  1581. .rst_lines = omap44xx_iva_resets,
  1582. .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_resets),
  1583. .main_clk = "iva_fck",
  1584. .prcm = {
  1585. .omap4 = {
  1586. .clkctrl_offs = OMAP4_CM_IVAHD_IVAHD_CLKCTRL_OFFSET,
  1587. .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,
  1588. .context_offs = OMAP4_RM_IVAHD_IVAHD_CONTEXT_OFFSET,
  1589. .modulemode = MODULEMODE_HWCTRL,
  1590. },
  1591. },
  1592. };
  1593. /*
  1594. * 'kbd' class
  1595. * keyboard controller
  1596. */
  1597. static struct omap_hwmod_class_sysconfig omap44xx_kbd_sysc = {
  1598. .rev_offs = 0x0000,
  1599. .sysc_offs = 0x0010,
  1600. .syss_offs = 0x0014,
  1601. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1602. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  1603. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1604. SYSS_HAS_RESET_STATUS),
  1605. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1606. .sysc_fields = &omap_hwmod_sysc_type1,
  1607. };
  1608. static struct omap_hwmod_class omap44xx_kbd_hwmod_class = {
  1609. .name = "kbd",
  1610. .sysc = &omap44xx_kbd_sysc,
  1611. };
  1612. /* kbd */
  1613. static struct omap_hwmod_irq_info omap44xx_kbd_irqs[] = {
  1614. { .irq = 120 + OMAP44XX_IRQ_GIC_START },
  1615. { .irq = -1 }
  1616. };
  1617. static struct omap_hwmod omap44xx_kbd_hwmod = {
  1618. .name = "kbd",
  1619. .class = &omap44xx_kbd_hwmod_class,
  1620. .clkdm_name = "l4_wkup_clkdm",
  1621. .mpu_irqs = omap44xx_kbd_irqs,
  1622. .main_clk = "kbd_fck",
  1623. .prcm = {
  1624. .omap4 = {
  1625. .clkctrl_offs = OMAP4_CM_WKUP_KEYBOARD_CLKCTRL_OFFSET,
  1626. .context_offs = OMAP4_RM_WKUP_KEYBOARD_CONTEXT_OFFSET,
  1627. .modulemode = MODULEMODE_SWCTRL,
  1628. },
  1629. },
  1630. };
  1631. /*
  1632. * 'mailbox' class
  1633. * mailbox module allowing communication between the on-chip processors using a
  1634. * queued mailbox-interrupt mechanism.
  1635. */
  1636. static struct omap_hwmod_class_sysconfig omap44xx_mailbox_sysc = {
  1637. .rev_offs = 0x0000,
  1638. .sysc_offs = 0x0010,
  1639. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  1640. SYSC_HAS_SOFTRESET),
  1641. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1642. .sysc_fields = &omap_hwmod_sysc_type2,
  1643. };
  1644. static struct omap_hwmod_class omap44xx_mailbox_hwmod_class = {
  1645. .name = "mailbox",
  1646. .sysc = &omap44xx_mailbox_sysc,
  1647. };
  1648. /* mailbox */
  1649. static struct omap_hwmod_irq_info omap44xx_mailbox_irqs[] = {
  1650. { .irq = 26 + OMAP44XX_IRQ_GIC_START },
  1651. { .irq = -1 }
  1652. };
  1653. static struct omap_hwmod omap44xx_mailbox_hwmod = {
  1654. .name = "mailbox",
  1655. .class = &omap44xx_mailbox_hwmod_class,
  1656. .clkdm_name = "l4_cfg_clkdm",
  1657. .mpu_irqs = omap44xx_mailbox_irqs,
  1658. .prcm = {
  1659. .omap4 = {
  1660. .clkctrl_offs = OMAP4_CM_L4CFG_MAILBOX_CLKCTRL_OFFSET,
  1661. .context_offs = OMAP4_RM_L4CFG_MAILBOX_CONTEXT_OFFSET,
  1662. },
  1663. },
  1664. };
  1665. /*
  1666. * 'mcasp' class
  1667. * multi-channel audio serial port controller
  1668. */
  1669. /* The IP is not compliant to type1 / type2 scheme */
  1670. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_mcasp = {
  1671. .sidle_shift = 0,
  1672. };
  1673. static struct omap_hwmod_class_sysconfig omap44xx_mcasp_sysc = {
  1674. .sysc_offs = 0x0004,
  1675. .sysc_flags = SYSC_HAS_SIDLEMODE,
  1676. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1677. SIDLE_SMART_WKUP),
  1678. .sysc_fields = &omap_hwmod_sysc_type_mcasp,
  1679. };
  1680. static struct omap_hwmod_class omap44xx_mcasp_hwmod_class = {
  1681. .name = "mcasp",
  1682. .sysc = &omap44xx_mcasp_sysc,
  1683. };
  1684. /* mcasp */
  1685. static struct omap_hwmod_irq_info omap44xx_mcasp_irqs[] = {
  1686. { .name = "arevt", .irq = 108 + OMAP44XX_IRQ_GIC_START },
  1687. { .name = "axevt", .irq = 109 + OMAP44XX_IRQ_GIC_START },
  1688. { .irq = -1 }
  1689. };
  1690. static struct omap_hwmod_dma_info omap44xx_mcasp_sdma_reqs[] = {
  1691. { .name = "axevt", .dma_req = 7 + OMAP44XX_DMA_REQ_START },
  1692. { .name = "arevt", .dma_req = 10 + OMAP44XX_DMA_REQ_START },
  1693. { .dma_req = -1 }
  1694. };
  1695. static struct omap_hwmod omap44xx_mcasp_hwmod = {
  1696. .name = "mcasp",
  1697. .class = &omap44xx_mcasp_hwmod_class,
  1698. .clkdm_name = "abe_clkdm",
  1699. .mpu_irqs = omap44xx_mcasp_irqs,
  1700. .sdma_reqs = omap44xx_mcasp_sdma_reqs,
  1701. .main_clk = "mcasp_fck",
  1702. .prcm = {
  1703. .omap4 = {
  1704. .clkctrl_offs = OMAP4_CM1_ABE_MCASP_CLKCTRL_OFFSET,
  1705. .context_offs = OMAP4_RM_ABE_MCASP_CONTEXT_OFFSET,
  1706. .modulemode = MODULEMODE_SWCTRL,
  1707. },
  1708. },
  1709. };
  1710. /*
  1711. * 'mcbsp' class
  1712. * multi channel buffered serial port controller
  1713. */
  1714. static struct omap_hwmod_class_sysconfig omap44xx_mcbsp_sysc = {
  1715. .sysc_offs = 0x008c,
  1716. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |
  1717. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1718. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1719. .sysc_fields = &omap_hwmod_sysc_type1,
  1720. };
  1721. static struct omap_hwmod_class omap44xx_mcbsp_hwmod_class = {
  1722. .name = "mcbsp",
  1723. .sysc = &omap44xx_mcbsp_sysc,
  1724. .rev = MCBSP_CONFIG_TYPE4,
  1725. };
  1726. /* mcbsp1 */
  1727. static struct omap_hwmod_irq_info omap44xx_mcbsp1_irqs[] = {
  1728. { .name = "common", .irq = 17 + OMAP44XX_IRQ_GIC_START },
  1729. { .irq = -1 }
  1730. };
  1731. static struct omap_hwmod_dma_info omap44xx_mcbsp1_sdma_reqs[] = {
  1732. { .name = "tx", .dma_req = 32 + OMAP44XX_DMA_REQ_START },
  1733. { .name = "rx", .dma_req = 33 + OMAP44XX_DMA_REQ_START },
  1734. { .dma_req = -1 }
  1735. };
  1736. static struct omap_hwmod_opt_clk mcbsp1_opt_clks[] = {
  1737. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1738. { .role = "prcm_fck", .clk = "mcbsp1_sync_mux_ck" },
  1739. };
  1740. static struct omap_hwmod omap44xx_mcbsp1_hwmod = {
  1741. .name = "mcbsp1",
  1742. .class = &omap44xx_mcbsp_hwmod_class,
  1743. .clkdm_name = "abe_clkdm",
  1744. .mpu_irqs = omap44xx_mcbsp1_irqs,
  1745. .sdma_reqs = omap44xx_mcbsp1_sdma_reqs,
  1746. .main_clk = "mcbsp1_fck",
  1747. .prcm = {
  1748. .omap4 = {
  1749. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP1_CLKCTRL_OFFSET,
  1750. .context_offs = OMAP4_RM_ABE_MCBSP1_CONTEXT_OFFSET,
  1751. .modulemode = MODULEMODE_SWCTRL,
  1752. },
  1753. },
  1754. .opt_clks = mcbsp1_opt_clks,
  1755. .opt_clks_cnt = ARRAY_SIZE(mcbsp1_opt_clks),
  1756. };
  1757. /* mcbsp2 */
  1758. static struct omap_hwmod_irq_info omap44xx_mcbsp2_irqs[] = {
  1759. { .name = "common", .irq = 22 + OMAP44XX_IRQ_GIC_START },
  1760. { .irq = -1 }
  1761. };
  1762. static struct omap_hwmod_dma_info omap44xx_mcbsp2_sdma_reqs[] = {
  1763. { .name = "tx", .dma_req = 16 + OMAP44XX_DMA_REQ_START },
  1764. { .name = "rx", .dma_req = 17 + OMAP44XX_DMA_REQ_START },
  1765. { .dma_req = -1 }
  1766. };
  1767. static struct omap_hwmod_opt_clk mcbsp2_opt_clks[] = {
  1768. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1769. { .role = "prcm_fck", .clk = "mcbsp2_sync_mux_ck" },
  1770. };
  1771. static struct omap_hwmod omap44xx_mcbsp2_hwmod = {
  1772. .name = "mcbsp2",
  1773. .class = &omap44xx_mcbsp_hwmod_class,
  1774. .clkdm_name = "abe_clkdm",
  1775. .mpu_irqs = omap44xx_mcbsp2_irqs,
  1776. .sdma_reqs = omap44xx_mcbsp2_sdma_reqs,
  1777. .main_clk = "mcbsp2_fck",
  1778. .prcm = {
  1779. .omap4 = {
  1780. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP2_CLKCTRL_OFFSET,
  1781. .context_offs = OMAP4_RM_ABE_MCBSP2_CONTEXT_OFFSET,
  1782. .modulemode = MODULEMODE_SWCTRL,
  1783. },
  1784. },
  1785. .opt_clks = mcbsp2_opt_clks,
  1786. .opt_clks_cnt = ARRAY_SIZE(mcbsp2_opt_clks),
  1787. };
  1788. /* mcbsp3 */
  1789. static struct omap_hwmod_irq_info omap44xx_mcbsp3_irqs[] = {
  1790. { .name = "common", .irq = 23 + OMAP44XX_IRQ_GIC_START },
  1791. { .irq = -1 }
  1792. };
  1793. static struct omap_hwmod_dma_info omap44xx_mcbsp3_sdma_reqs[] = {
  1794. { .name = "tx", .dma_req = 18 + OMAP44XX_DMA_REQ_START },
  1795. { .name = "rx", .dma_req = 19 + OMAP44XX_DMA_REQ_START },
  1796. { .dma_req = -1 }
  1797. };
  1798. static struct omap_hwmod_opt_clk mcbsp3_opt_clks[] = {
  1799. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1800. { .role = "prcm_fck", .clk = "mcbsp3_sync_mux_ck" },
  1801. };
  1802. static struct omap_hwmod omap44xx_mcbsp3_hwmod = {
  1803. .name = "mcbsp3",
  1804. .class = &omap44xx_mcbsp_hwmod_class,
  1805. .clkdm_name = "abe_clkdm",
  1806. .mpu_irqs = omap44xx_mcbsp3_irqs,
  1807. .sdma_reqs = omap44xx_mcbsp3_sdma_reqs,
  1808. .main_clk = "mcbsp3_fck",
  1809. .prcm = {
  1810. .omap4 = {
  1811. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP3_CLKCTRL_OFFSET,
  1812. .context_offs = OMAP4_RM_ABE_MCBSP3_CONTEXT_OFFSET,
  1813. .modulemode = MODULEMODE_SWCTRL,
  1814. },
  1815. },
  1816. .opt_clks = mcbsp3_opt_clks,
  1817. .opt_clks_cnt = ARRAY_SIZE(mcbsp3_opt_clks),
  1818. };
  1819. /* mcbsp4 */
  1820. static struct omap_hwmod_irq_info omap44xx_mcbsp4_irqs[] = {
  1821. { .name = "common", .irq = 16 + OMAP44XX_IRQ_GIC_START },
  1822. { .irq = -1 }
  1823. };
  1824. static struct omap_hwmod_dma_info omap44xx_mcbsp4_sdma_reqs[] = {
  1825. { .name = "tx", .dma_req = 30 + OMAP44XX_DMA_REQ_START },
  1826. { .name = "rx", .dma_req = 31 + OMAP44XX_DMA_REQ_START },
  1827. { .dma_req = -1 }
  1828. };
  1829. static struct omap_hwmod_opt_clk mcbsp4_opt_clks[] = {
  1830. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1831. { .role = "prcm_fck", .clk = "mcbsp4_sync_mux_ck" },
  1832. };
  1833. static struct omap_hwmod omap44xx_mcbsp4_hwmod = {
  1834. .name = "mcbsp4",
  1835. .class = &omap44xx_mcbsp_hwmod_class,
  1836. .clkdm_name = "l4_per_clkdm",
  1837. .mpu_irqs = omap44xx_mcbsp4_irqs,
  1838. .sdma_reqs = omap44xx_mcbsp4_sdma_reqs,
  1839. .main_clk = "mcbsp4_fck",
  1840. .prcm = {
  1841. .omap4 = {
  1842. .clkctrl_offs = OMAP4_CM_L4PER_MCBSP4_CLKCTRL_OFFSET,
  1843. .context_offs = OMAP4_RM_L4PER_MCBSP4_CONTEXT_OFFSET,
  1844. .modulemode = MODULEMODE_SWCTRL,
  1845. },
  1846. },
  1847. .opt_clks = mcbsp4_opt_clks,
  1848. .opt_clks_cnt = ARRAY_SIZE(mcbsp4_opt_clks),
  1849. };
  1850. /*
  1851. * 'mcpdm' class
  1852. * multi channel pdm controller (proprietary interface with phoenix power
  1853. * ic)
  1854. */
  1855. static struct omap_hwmod_class_sysconfig omap44xx_mcpdm_sysc = {
  1856. .rev_offs = 0x0000,
  1857. .sysc_offs = 0x0010,
  1858. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  1859. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1860. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1861. SIDLE_SMART_WKUP),
  1862. .sysc_fields = &omap_hwmod_sysc_type2,
  1863. };
  1864. static struct omap_hwmod_class omap44xx_mcpdm_hwmod_class = {
  1865. .name = "mcpdm",
  1866. .sysc = &omap44xx_mcpdm_sysc,
  1867. };
  1868. /* mcpdm */
  1869. static struct omap_hwmod_irq_info omap44xx_mcpdm_irqs[] = {
  1870. { .irq = 112 + OMAP44XX_IRQ_GIC_START },
  1871. { .irq = -1 }
  1872. };
  1873. static struct omap_hwmod_dma_info omap44xx_mcpdm_sdma_reqs[] = {
  1874. { .name = "up_link", .dma_req = 64 + OMAP44XX_DMA_REQ_START },
  1875. { .name = "dn_link", .dma_req = 65 + OMAP44XX_DMA_REQ_START },
  1876. { .dma_req = -1 }
  1877. };
  1878. static struct omap_hwmod omap44xx_mcpdm_hwmod = {
  1879. .name = "mcpdm",
  1880. .class = &omap44xx_mcpdm_hwmod_class,
  1881. .clkdm_name = "abe_clkdm",
  1882. /*
  1883. * It's suspected that the McPDM requires an off-chip main
  1884. * functional clock, controlled via I2C. This IP block is
  1885. * currently reset very early during boot, before I2C is
  1886. * available, so it doesn't seem that we have any choice in
  1887. * the kernel other than to avoid resetting it.
  1888. *
  1889. * Also, McPDM needs to be configured to NO_IDLE mode when it
  1890. * is in used otherwise vital clocks will be gated which
  1891. * results 'slow motion' audio playback.
  1892. */
  1893. .flags = HWMOD_EXT_OPT_MAIN_CLK | HWMOD_SWSUP_SIDLE,
  1894. .mpu_irqs = omap44xx_mcpdm_irqs,
  1895. .sdma_reqs = omap44xx_mcpdm_sdma_reqs,
  1896. .main_clk = "mcpdm_fck",
  1897. .prcm = {
  1898. .omap4 = {
  1899. .clkctrl_offs = OMAP4_CM1_ABE_PDM_CLKCTRL_OFFSET,
  1900. .context_offs = OMAP4_RM_ABE_PDM_CONTEXT_OFFSET,
  1901. .modulemode = MODULEMODE_SWCTRL,
  1902. },
  1903. },
  1904. };
  1905. /*
  1906. * 'mcspi' class
  1907. * multichannel serial port interface (mcspi) / master/slave synchronous serial
  1908. * bus
  1909. */
  1910. static struct omap_hwmod_class_sysconfig omap44xx_mcspi_sysc = {
  1911. .rev_offs = 0x0000,
  1912. .sysc_offs = 0x0010,
  1913. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  1914. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1915. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1916. SIDLE_SMART_WKUP),
  1917. .sysc_fields = &omap_hwmod_sysc_type2,
  1918. };
  1919. static struct omap_hwmod_class omap44xx_mcspi_hwmod_class = {
  1920. .name = "mcspi",
  1921. .sysc = &omap44xx_mcspi_sysc,
  1922. .rev = OMAP4_MCSPI_REV,
  1923. };
  1924. /* mcspi1 */
  1925. static struct omap_hwmod_irq_info omap44xx_mcspi1_irqs[] = {
  1926. { .irq = 65 + OMAP44XX_IRQ_GIC_START },
  1927. { .irq = -1 }
  1928. };
  1929. static struct omap_hwmod_dma_info omap44xx_mcspi1_sdma_reqs[] = {
  1930. { .name = "tx0", .dma_req = 34 + OMAP44XX_DMA_REQ_START },
  1931. { .name = "rx0", .dma_req = 35 + OMAP44XX_DMA_REQ_START },
  1932. { .name = "tx1", .dma_req = 36 + OMAP44XX_DMA_REQ_START },
  1933. { .name = "rx1", .dma_req = 37 + OMAP44XX_DMA_REQ_START },
  1934. { .name = "tx2", .dma_req = 38 + OMAP44XX_DMA_REQ_START },
  1935. { .name = "rx2", .dma_req = 39 + OMAP44XX_DMA_REQ_START },
  1936. { .name = "tx3", .dma_req = 40 + OMAP44XX_DMA_REQ_START },
  1937. { .name = "rx3", .dma_req = 41 + OMAP44XX_DMA_REQ_START },
  1938. { .dma_req = -1 }
  1939. };
  1940. /* mcspi1 dev_attr */
  1941. static struct omap2_mcspi_dev_attr mcspi1_dev_attr = {
  1942. .num_chipselect = 4,
  1943. };
  1944. static struct omap_hwmod omap44xx_mcspi1_hwmod = {
  1945. .name = "mcspi1",
  1946. .class = &omap44xx_mcspi_hwmod_class,
  1947. .clkdm_name = "l4_per_clkdm",
  1948. .mpu_irqs = omap44xx_mcspi1_irqs,
  1949. .sdma_reqs = omap44xx_mcspi1_sdma_reqs,
  1950. .main_clk = "mcspi1_fck",
  1951. .prcm = {
  1952. .omap4 = {
  1953. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI1_CLKCTRL_OFFSET,
  1954. .context_offs = OMAP4_RM_L4PER_MCSPI1_CONTEXT_OFFSET,
  1955. .modulemode = MODULEMODE_SWCTRL,
  1956. },
  1957. },
  1958. .dev_attr = &mcspi1_dev_attr,
  1959. };
  1960. /* mcspi2 */
  1961. static struct omap_hwmod_irq_info omap44xx_mcspi2_irqs[] = {
  1962. { .irq = 66 + OMAP44XX_IRQ_GIC_START },
  1963. { .irq = -1 }
  1964. };
  1965. static struct omap_hwmod_dma_info omap44xx_mcspi2_sdma_reqs[] = {
  1966. { .name = "tx0", .dma_req = 42 + OMAP44XX_DMA_REQ_START },
  1967. { .name = "rx0", .dma_req = 43 + OMAP44XX_DMA_REQ_START },
  1968. { .name = "tx1", .dma_req = 44 + OMAP44XX_DMA_REQ_START },
  1969. { .name = "rx1", .dma_req = 45 + OMAP44XX_DMA_REQ_START },
  1970. { .dma_req = -1 }
  1971. };
  1972. /* mcspi2 dev_attr */
  1973. static struct omap2_mcspi_dev_attr mcspi2_dev_attr = {
  1974. .num_chipselect = 2,
  1975. };
  1976. static struct omap_hwmod omap44xx_mcspi2_hwmod = {
  1977. .name = "mcspi2",
  1978. .class = &omap44xx_mcspi_hwmod_class,
  1979. .clkdm_name = "l4_per_clkdm",
  1980. .mpu_irqs = omap44xx_mcspi2_irqs,
  1981. .sdma_reqs = omap44xx_mcspi2_sdma_reqs,
  1982. .main_clk = "mcspi2_fck",
  1983. .prcm = {
  1984. .omap4 = {
  1985. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI2_CLKCTRL_OFFSET,
  1986. .context_offs = OMAP4_RM_L4PER_MCSPI2_CONTEXT_OFFSET,
  1987. .modulemode = MODULEMODE_SWCTRL,
  1988. },
  1989. },
  1990. .dev_attr = &mcspi2_dev_attr,
  1991. };
  1992. /* mcspi3 */
  1993. static struct omap_hwmod_irq_info omap44xx_mcspi3_irqs[] = {
  1994. { .irq = 91 + OMAP44XX_IRQ_GIC_START },
  1995. { .irq = -1 }
  1996. };
  1997. static struct omap_hwmod_dma_info omap44xx_mcspi3_sdma_reqs[] = {
  1998. { .name = "tx0", .dma_req = 14 + OMAP44XX_DMA_REQ_START },
  1999. { .name = "rx0", .dma_req = 15 + OMAP44XX_DMA_REQ_START },
  2000. { .name = "tx1", .dma_req = 22 + OMAP44XX_DMA_REQ_START },
  2001. { .name = "rx1", .dma_req = 23 + OMAP44XX_DMA_REQ_START },
  2002. { .dma_req = -1 }
  2003. };
  2004. /* mcspi3 dev_attr */
  2005. static struct omap2_mcspi_dev_attr mcspi3_dev_attr = {
  2006. .num_chipselect = 2,
  2007. };
  2008. static struct omap_hwmod omap44xx_mcspi3_hwmod = {
  2009. .name = "mcspi3",
  2010. .class = &omap44xx_mcspi_hwmod_class,
  2011. .clkdm_name = "l4_per_clkdm",
  2012. .mpu_irqs = omap44xx_mcspi3_irqs,
  2013. .sdma_reqs = omap44xx_mcspi3_sdma_reqs,
  2014. .main_clk = "mcspi3_fck",
  2015. .prcm = {
  2016. .omap4 = {
  2017. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI3_CLKCTRL_OFFSET,
  2018. .context_offs = OMAP4_RM_L4PER_MCSPI3_CONTEXT_OFFSET,
  2019. .modulemode = MODULEMODE_SWCTRL,
  2020. },
  2021. },
  2022. .dev_attr = &mcspi3_dev_attr,
  2023. };
  2024. /* mcspi4 */
  2025. static struct omap_hwmod_irq_info omap44xx_mcspi4_irqs[] = {
  2026. { .irq = 48 + OMAP44XX_IRQ_GIC_START },
  2027. { .irq = -1 }
  2028. };
  2029. static struct omap_hwmod_dma_info omap44xx_mcspi4_sdma_reqs[] = {
  2030. { .name = "tx0", .dma_req = 69 + OMAP44XX_DMA_REQ_START },
  2031. { .name = "rx0", .dma_req = 70 + OMAP44XX_DMA_REQ_START },
  2032. { .dma_req = -1 }
  2033. };
  2034. /* mcspi4 dev_attr */
  2035. static struct omap2_mcspi_dev_attr mcspi4_dev_attr = {
  2036. .num_chipselect = 1,
  2037. };
  2038. static struct omap_hwmod omap44xx_mcspi4_hwmod = {
  2039. .name = "mcspi4",
  2040. .class = &omap44xx_mcspi_hwmod_class,
  2041. .clkdm_name = "l4_per_clkdm",
  2042. .mpu_irqs = omap44xx_mcspi4_irqs,
  2043. .sdma_reqs = omap44xx_mcspi4_sdma_reqs,
  2044. .main_clk = "mcspi4_fck",
  2045. .prcm = {
  2046. .omap4 = {
  2047. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI4_CLKCTRL_OFFSET,
  2048. .context_offs = OMAP4_RM_L4PER_MCSPI4_CONTEXT_OFFSET,
  2049. .modulemode = MODULEMODE_SWCTRL,
  2050. },
  2051. },
  2052. .dev_attr = &mcspi4_dev_attr,
  2053. };
  2054. /*
  2055. * 'mmc' class
  2056. * multimedia card high-speed/sd/sdio (mmc/sd/sdio) host controller
  2057. */
  2058. static struct omap_hwmod_class_sysconfig omap44xx_mmc_sysc = {
  2059. .rev_offs = 0x0000,
  2060. .sysc_offs = 0x0010,
  2061. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  2062. SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  2063. SYSC_HAS_SOFTRESET),
  2064. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2065. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  2066. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  2067. .sysc_fields = &omap_hwmod_sysc_type2,
  2068. };
  2069. static struct omap_hwmod_class omap44xx_mmc_hwmod_class = {
  2070. .name = "mmc",
  2071. .sysc = &omap44xx_mmc_sysc,
  2072. };
  2073. /* mmc1 */
  2074. static struct omap_hwmod_irq_info omap44xx_mmc1_irqs[] = {
  2075. { .irq = 83 + OMAP44XX_IRQ_GIC_START },
  2076. { .irq = -1 }
  2077. };
  2078. static struct omap_hwmod_dma_info omap44xx_mmc1_sdma_reqs[] = {
  2079. { .name = "tx", .dma_req = 60 + OMAP44XX_DMA_REQ_START },
  2080. { .name = "rx", .dma_req = 61 + OMAP44XX_DMA_REQ_START },
  2081. { .dma_req = -1 }
  2082. };
  2083. /* mmc1 dev_attr */
  2084. static struct omap_mmc_dev_attr mmc1_dev_attr = {
  2085. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  2086. };
  2087. static struct omap_hwmod omap44xx_mmc1_hwmod = {
  2088. .name = "mmc1",
  2089. .class = &omap44xx_mmc_hwmod_class,
  2090. .clkdm_name = "l3_init_clkdm",
  2091. .mpu_irqs = omap44xx_mmc1_irqs,
  2092. .sdma_reqs = omap44xx_mmc1_sdma_reqs,
  2093. .main_clk = "mmc1_fck",
  2094. .prcm = {
  2095. .omap4 = {
  2096. .clkctrl_offs = OMAP4_CM_L3INIT_MMC1_CLKCTRL_OFFSET,
  2097. .context_offs = OMAP4_RM_L3INIT_MMC1_CONTEXT_OFFSET,
  2098. .modulemode = MODULEMODE_SWCTRL,
  2099. },
  2100. },
  2101. .dev_attr = &mmc1_dev_attr,
  2102. };
  2103. /* mmc2 */
  2104. static struct omap_hwmod_irq_info omap44xx_mmc2_irqs[] = {
  2105. { .irq = 86 + OMAP44XX_IRQ_GIC_START },
  2106. { .irq = -1 }
  2107. };
  2108. static struct omap_hwmod_dma_info omap44xx_mmc2_sdma_reqs[] = {
  2109. { .name = "tx", .dma_req = 46 + OMAP44XX_DMA_REQ_START },
  2110. { .name = "rx", .dma_req = 47 + OMAP44XX_DMA_REQ_START },
  2111. { .dma_req = -1 }
  2112. };
  2113. static struct omap_hwmod omap44xx_mmc2_hwmod = {
  2114. .name = "mmc2",
  2115. .class = &omap44xx_mmc_hwmod_class,
  2116. .clkdm_name = "l3_init_clkdm",
  2117. .mpu_irqs = omap44xx_mmc2_irqs,
  2118. .sdma_reqs = omap44xx_mmc2_sdma_reqs,
  2119. .main_clk = "mmc2_fck",
  2120. .prcm = {
  2121. .omap4 = {
  2122. .clkctrl_offs = OMAP4_CM_L3INIT_MMC2_CLKCTRL_OFFSET,
  2123. .context_offs = OMAP4_RM_L3INIT_MMC2_CONTEXT_OFFSET,
  2124. .modulemode = MODULEMODE_SWCTRL,
  2125. },
  2126. },
  2127. };
  2128. /* mmc3 */
  2129. static struct omap_hwmod_irq_info omap44xx_mmc3_irqs[] = {
  2130. { .irq = 94 + OMAP44XX_IRQ_GIC_START },
  2131. { .irq = -1 }
  2132. };
  2133. static struct omap_hwmod_dma_info omap44xx_mmc3_sdma_reqs[] = {
  2134. { .name = "tx", .dma_req = 76 + OMAP44XX_DMA_REQ_START },
  2135. { .name = "rx", .dma_req = 77 + OMAP44XX_DMA_REQ_START },
  2136. { .dma_req = -1 }
  2137. };
  2138. static struct omap_hwmod omap44xx_mmc3_hwmod = {
  2139. .name = "mmc3",
  2140. .class = &omap44xx_mmc_hwmod_class,
  2141. .clkdm_name = "l4_per_clkdm",
  2142. .mpu_irqs = omap44xx_mmc3_irqs,
  2143. .sdma_reqs = omap44xx_mmc3_sdma_reqs,
  2144. .main_clk = "mmc3_fck",
  2145. .prcm = {
  2146. .omap4 = {
  2147. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD3_CLKCTRL_OFFSET,
  2148. .context_offs = OMAP4_RM_L4PER_MMCSD3_CONTEXT_OFFSET,
  2149. .modulemode = MODULEMODE_SWCTRL,
  2150. },
  2151. },
  2152. };
  2153. /* mmc4 */
  2154. static struct omap_hwmod_irq_info omap44xx_mmc4_irqs[] = {
  2155. { .irq = 96 + OMAP44XX_IRQ_GIC_START },
  2156. { .irq = -1 }
  2157. };
  2158. static struct omap_hwmod_dma_info omap44xx_mmc4_sdma_reqs[] = {
  2159. { .name = "tx", .dma_req = 56 + OMAP44XX_DMA_REQ_START },
  2160. { .name = "rx", .dma_req = 57 + OMAP44XX_DMA_REQ_START },
  2161. { .dma_req = -1 }
  2162. };
  2163. static struct omap_hwmod omap44xx_mmc4_hwmod = {
  2164. .name = "mmc4",
  2165. .class = &omap44xx_mmc_hwmod_class,
  2166. .clkdm_name = "l4_per_clkdm",
  2167. .mpu_irqs = omap44xx_mmc4_irqs,
  2168. .sdma_reqs = omap44xx_mmc4_sdma_reqs,
  2169. .main_clk = "mmc4_fck",
  2170. .prcm = {
  2171. .omap4 = {
  2172. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD4_CLKCTRL_OFFSET,
  2173. .context_offs = OMAP4_RM_L4PER_MMCSD4_CONTEXT_OFFSET,
  2174. .modulemode = MODULEMODE_SWCTRL,
  2175. },
  2176. },
  2177. };
  2178. /* mmc5 */
  2179. static struct omap_hwmod_irq_info omap44xx_mmc5_irqs[] = {
  2180. { .irq = 59 + OMAP44XX_IRQ_GIC_START },
  2181. { .irq = -1 }
  2182. };
  2183. static struct omap_hwmod_dma_info omap44xx_mmc5_sdma_reqs[] = {
  2184. { .name = "tx", .dma_req = 58 + OMAP44XX_DMA_REQ_START },
  2185. { .name = "rx", .dma_req = 59 + OMAP44XX_DMA_REQ_START },
  2186. { .dma_req = -1 }
  2187. };
  2188. static struct omap_hwmod omap44xx_mmc5_hwmod = {
  2189. .name = "mmc5",
  2190. .class = &omap44xx_mmc_hwmod_class,
  2191. .clkdm_name = "l4_per_clkdm",
  2192. .mpu_irqs = omap44xx_mmc5_irqs,
  2193. .sdma_reqs = omap44xx_mmc5_sdma_reqs,
  2194. .main_clk = "mmc5_fck",
  2195. .prcm = {
  2196. .omap4 = {
  2197. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD5_CLKCTRL_OFFSET,
  2198. .context_offs = OMAP4_RM_L4PER_MMCSD5_CONTEXT_OFFSET,
  2199. .modulemode = MODULEMODE_SWCTRL,
  2200. },
  2201. },
  2202. };
  2203. /*
  2204. * 'mmu' class
  2205. * The memory management unit performs virtual to physical address translation
  2206. * for its requestors.
  2207. */
  2208. static struct omap_hwmod_class_sysconfig mmu_sysc = {
  2209. .rev_offs = 0x000,
  2210. .sysc_offs = 0x010,
  2211. .syss_offs = 0x014,
  2212. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  2213. SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
  2214. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2215. .sysc_fields = &omap_hwmod_sysc_type1,
  2216. };
  2217. static struct omap_hwmod_class omap44xx_mmu_hwmod_class = {
  2218. .name = "mmu",
  2219. .sysc = &mmu_sysc,
  2220. };
  2221. /* mmu ipu */
  2222. static struct omap_mmu_dev_attr mmu_ipu_dev_attr = {
  2223. .da_start = 0x0,
  2224. .da_end = 0xfffff000,
  2225. .nr_tlb_entries = 32,
  2226. };
  2227. static struct omap_hwmod omap44xx_mmu_ipu_hwmod;
  2228. static struct omap_hwmod_irq_info omap44xx_mmu_ipu_irqs[] = {
  2229. { .irq = 100 + OMAP44XX_IRQ_GIC_START, },
  2230. { .irq = -1 }
  2231. };
  2232. static struct omap_hwmod_rst_info omap44xx_mmu_ipu_resets[] = {
  2233. { .name = "mmu_cache", .rst_shift = 2 },
  2234. };
  2235. static struct omap_hwmod_addr_space omap44xx_mmu_ipu_addrs[] = {
  2236. {
  2237. .pa_start = 0x55082000,
  2238. .pa_end = 0x550820ff,
  2239. .flags = ADDR_TYPE_RT,
  2240. },
  2241. { }
  2242. };
  2243. /* l3_main_2 -> mmu_ipu */
  2244. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__mmu_ipu = {
  2245. .master = &omap44xx_l3_main_2_hwmod,
  2246. .slave = &omap44xx_mmu_ipu_hwmod,
  2247. .clk = "l3_div_ck",
  2248. .addr = omap44xx_mmu_ipu_addrs,
  2249. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2250. };
  2251. static struct omap_hwmod omap44xx_mmu_ipu_hwmod = {
  2252. .name = "mmu_ipu",
  2253. .class = &omap44xx_mmu_hwmod_class,
  2254. .clkdm_name = "ducati_clkdm",
  2255. .mpu_irqs = omap44xx_mmu_ipu_irqs,
  2256. .rst_lines = omap44xx_mmu_ipu_resets,
  2257. .rst_lines_cnt = ARRAY_SIZE(omap44xx_mmu_ipu_resets),
  2258. .main_clk = "ducati_clk_mux_ck",
  2259. .prcm = {
  2260. .omap4 = {
  2261. .clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET,
  2262. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  2263. .context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET,
  2264. .modulemode = MODULEMODE_HWCTRL,
  2265. },
  2266. },
  2267. .dev_attr = &mmu_ipu_dev_attr,
  2268. };
  2269. /* mmu dsp */
  2270. static struct omap_mmu_dev_attr mmu_dsp_dev_attr = {
  2271. .da_start = 0x0,
  2272. .da_end = 0xfffff000,
  2273. .nr_tlb_entries = 32,
  2274. };
  2275. static struct omap_hwmod omap44xx_mmu_dsp_hwmod;
  2276. static struct omap_hwmod_irq_info omap44xx_mmu_dsp_irqs[] = {
  2277. { .irq = 28 + OMAP44XX_IRQ_GIC_START },
  2278. { .irq = -1 }
  2279. };
  2280. static struct omap_hwmod_rst_info omap44xx_mmu_dsp_resets[] = {
  2281. { .name = "mmu_cache", .rst_shift = 1 },
  2282. };
  2283. static struct omap_hwmod_addr_space omap44xx_mmu_dsp_addrs[] = {
  2284. {
  2285. .pa_start = 0x4a066000,
  2286. .pa_end = 0x4a0660ff,
  2287. .flags = ADDR_TYPE_RT,
  2288. },
  2289. { }
  2290. };
  2291. /* l4_cfg -> dsp */
  2292. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mmu_dsp = {
  2293. .master = &omap44xx_l4_cfg_hwmod,
  2294. .slave = &omap44xx_mmu_dsp_hwmod,
  2295. .clk = "l4_div_ck",
  2296. .addr = omap44xx_mmu_dsp_addrs,
  2297. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2298. };
  2299. static struct omap_hwmod omap44xx_mmu_dsp_hwmod = {
  2300. .name = "mmu_dsp",
  2301. .class = &omap44xx_mmu_hwmod_class,
  2302. .clkdm_name = "tesla_clkdm",
  2303. .mpu_irqs = omap44xx_mmu_dsp_irqs,
  2304. .rst_lines = omap44xx_mmu_dsp_resets,
  2305. .rst_lines_cnt = ARRAY_SIZE(omap44xx_mmu_dsp_resets),
  2306. .main_clk = "dpll_iva_m4x2_ck",
  2307. .prcm = {
  2308. .omap4 = {
  2309. .clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET,
  2310. .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
  2311. .context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET,
  2312. .modulemode = MODULEMODE_HWCTRL,
  2313. },
  2314. },
  2315. .dev_attr = &mmu_dsp_dev_attr,
  2316. };
  2317. /*
  2318. * 'mpu' class
  2319. * mpu sub-system
  2320. */
  2321. static struct omap_hwmod_class omap44xx_mpu_hwmod_class = {
  2322. .name = "mpu",
  2323. };
  2324. /* mpu */
  2325. static struct omap_hwmod_irq_info omap44xx_mpu_irqs[] = {
  2326. { .name = "pmu0", .irq = 54 + OMAP44XX_IRQ_GIC_START },
  2327. { .name = "pmu1", .irq = 55 + OMAP44XX_IRQ_GIC_START },
  2328. { .name = "pl310", .irq = 0 + OMAP44XX_IRQ_GIC_START },
  2329. { .name = "cti0", .irq = 1 + OMAP44XX_IRQ_GIC_START },
  2330. { .name = "cti1", .irq = 2 + OMAP44XX_IRQ_GIC_START },
  2331. { .irq = -1 }
  2332. };
  2333. static struct omap_hwmod omap44xx_mpu_hwmod = {
  2334. .name = "mpu",
  2335. .class = &omap44xx_mpu_hwmod_class,
  2336. .clkdm_name = "mpuss_clkdm",
  2337. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  2338. .mpu_irqs = omap44xx_mpu_irqs,
  2339. .main_clk = "dpll_mpu_m2_ck",
  2340. .prcm = {
  2341. .omap4 = {
  2342. .clkctrl_offs = OMAP4_CM_MPU_MPU_CLKCTRL_OFFSET,
  2343. .context_offs = OMAP4_RM_MPU_MPU_CONTEXT_OFFSET,
  2344. },
  2345. },
  2346. };
  2347. /*
  2348. * 'ocmc_ram' class
  2349. * top-level core on-chip ram
  2350. */
  2351. static struct omap_hwmod_class omap44xx_ocmc_ram_hwmod_class = {
  2352. .name = "ocmc_ram",
  2353. };
  2354. /* ocmc_ram */
  2355. static struct omap_hwmod omap44xx_ocmc_ram_hwmod = {
  2356. .name = "ocmc_ram",
  2357. .class = &omap44xx_ocmc_ram_hwmod_class,
  2358. .clkdm_name = "l3_2_clkdm",
  2359. .prcm = {
  2360. .omap4 = {
  2361. .clkctrl_offs = OMAP4_CM_L3_2_OCMC_RAM_CLKCTRL_OFFSET,
  2362. .context_offs = OMAP4_RM_L3_2_OCMC_RAM_CONTEXT_OFFSET,
  2363. },
  2364. },
  2365. };
  2366. /*
  2367. * 'ocp2scp' class
  2368. * bridge to transform ocp interface protocol to scp (serial control port)
  2369. * protocol
  2370. */
  2371. static struct omap_hwmod_class_sysconfig omap44xx_ocp2scp_sysc = {
  2372. .rev_offs = 0x0000,
  2373. .sysc_offs = 0x0010,
  2374. .syss_offs = 0x0014,
  2375. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  2376. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  2377. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2378. .sysc_fields = &omap_hwmod_sysc_type1,
  2379. };
  2380. static struct omap_hwmod_class omap44xx_ocp2scp_hwmod_class = {
  2381. .name = "ocp2scp",
  2382. .sysc = &omap44xx_ocp2scp_sysc,
  2383. };
  2384. /* ocp2scp dev_attr */
  2385. static struct resource omap44xx_usb_phy_and_pll_addrs[] = {
  2386. {
  2387. .name = "usb_phy",
  2388. .start = 0x4a0ad080,
  2389. .end = 0x4a0ae000,
  2390. .flags = IORESOURCE_MEM,
  2391. },
  2392. {
  2393. /* XXX: Remove this once control module driver is in place */
  2394. .name = "ctrl_dev",
  2395. .start = 0x4a002300,
  2396. .end = 0x4a002303,
  2397. .flags = IORESOURCE_MEM,
  2398. },
  2399. { }
  2400. };
  2401. static struct omap_ocp2scp_dev ocp2scp_dev_attr[] = {
  2402. {
  2403. .drv_name = "omap-usb2",
  2404. .res = omap44xx_usb_phy_and_pll_addrs,
  2405. },
  2406. { }
  2407. };
  2408. /* ocp2scp_usb_phy */
  2409. static struct omap_hwmod omap44xx_ocp2scp_usb_phy_hwmod = {
  2410. .name = "ocp2scp_usb_phy",
  2411. .class = &omap44xx_ocp2scp_hwmod_class,
  2412. .clkdm_name = "l3_init_clkdm",
  2413. .main_clk = "ocp2scp_usb_phy_phy_48m",
  2414. .prcm = {
  2415. .omap4 = {
  2416. .clkctrl_offs = OMAP4_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL_OFFSET,
  2417. .context_offs = OMAP4_RM_L3INIT_USBPHYOCP2SCP_CONTEXT_OFFSET,
  2418. .modulemode = MODULEMODE_HWCTRL,
  2419. },
  2420. },
  2421. .dev_attr = ocp2scp_dev_attr,
  2422. };
  2423. /*
  2424. * 'prcm' class
  2425. * power and reset manager (part of the prcm infrastructure) + clock manager 2
  2426. * + clock manager 1 (in always on power domain) + local prm in mpu
  2427. */
  2428. static struct omap_hwmod_class omap44xx_prcm_hwmod_class = {
  2429. .name = "prcm",
  2430. };
  2431. /* prcm_mpu */
  2432. static struct omap_hwmod omap44xx_prcm_mpu_hwmod = {
  2433. .name = "prcm_mpu",
  2434. .class = &omap44xx_prcm_hwmod_class,
  2435. .clkdm_name = "l4_wkup_clkdm",
  2436. .flags = HWMOD_NO_IDLEST,
  2437. .prcm = {
  2438. .omap4 = {
  2439. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  2440. },
  2441. },
  2442. };
  2443. /* cm_core_aon */
  2444. static struct omap_hwmod omap44xx_cm_core_aon_hwmod = {
  2445. .name = "cm_core_aon",
  2446. .class = &omap44xx_prcm_hwmod_class,
  2447. .flags = HWMOD_NO_IDLEST,
  2448. .prcm = {
  2449. .omap4 = {
  2450. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  2451. },
  2452. },
  2453. };
  2454. /* cm_core */
  2455. static struct omap_hwmod omap44xx_cm_core_hwmod = {
  2456. .name = "cm_core",
  2457. .class = &omap44xx_prcm_hwmod_class,
  2458. .flags = HWMOD_NO_IDLEST,
  2459. .prcm = {
  2460. .omap4 = {
  2461. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  2462. },
  2463. },
  2464. };
  2465. /* prm */
  2466. static struct omap_hwmod_irq_info omap44xx_prm_irqs[] = {
  2467. { .irq = 11 + OMAP44XX_IRQ_GIC_START },
  2468. { .irq = -1 }
  2469. };
  2470. static struct omap_hwmod_rst_info omap44xx_prm_resets[] = {
  2471. { .name = "rst_global_warm_sw", .rst_shift = 0 },
  2472. { .name = "rst_global_cold_sw", .rst_shift = 1 },
  2473. };
  2474. static struct omap_hwmod omap44xx_prm_hwmod = {
  2475. .name = "prm",
  2476. .class = &omap44xx_prcm_hwmod_class,
  2477. .mpu_irqs = omap44xx_prm_irqs,
  2478. .rst_lines = omap44xx_prm_resets,
  2479. .rst_lines_cnt = ARRAY_SIZE(omap44xx_prm_resets),
  2480. };
  2481. /*
  2482. * 'scrm' class
  2483. * system clock and reset manager
  2484. */
  2485. static struct omap_hwmod_class omap44xx_scrm_hwmod_class = {
  2486. .name = "scrm",
  2487. };
  2488. /* scrm */
  2489. static struct omap_hwmod omap44xx_scrm_hwmod = {
  2490. .name = "scrm",
  2491. .class = &omap44xx_scrm_hwmod_class,
  2492. .clkdm_name = "l4_wkup_clkdm",
  2493. .prcm = {
  2494. .omap4 = {
  2495. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  2496. },
  2497. },
  2498. };
  2499. /*
  2500. * 'sl2if' class
  2501. * shared level 2 memory interface
  2502. */
  2503. static struct omap_hwmod_class omap44xx_sl2if_hwmod_class = {
  2504. .name = "sl2if",
  2505. };
  2506. /* sl2if */
  2507. static struct omap_hwmod omap44xx_sl2if_hwmod = {
  2508. .name = "sl2if",
  2509. .class = &omap44xx_sl2if_hwmod_class,
  2510. .clkdm_name = "ivahd_clkdm",
  2511. .prcm = {
  2512. .omap4 = {
  2513. .clkctrl_offs = OMAP4_CM_IVAHD_SL2_CLKCTRL_OFFSET,
  2514. .context_offs = OMAP4_RM_IVAHD_SL2_CONTEXT_OFFSET,
  2515. .modulemode = MODULEMODE_HWCTRL,
  2516. },
  2517. },
  2518. };
  2519. /*
  2520. * 'slimbus' class
  2521. * bidirectional, multi-drop, multi-channel two-line serial interface between
  2522. * the device and external components
  2523. */
  2524. static struct omap_hwmod_class_sysconfig omap44xx_slimbus_sysc = {
  2525. .rev_offs = 0x0000,
  2526. .sysc_offs = 0x0010,
  2527. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  2528. SYSC_HAS_SOFTRESET),
  2529. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2530. SIDLE_SMART_WKUP),
  2531. .sysc_fields = &omap_hwmod_sysc_type2,
  2532. };
  2533. static struct omap_hwmod_class omap44xx_slimbus_hwmod_class = {
  2534. .name = "slimbus",
  2535. .sysc = &omap44xx_slimbus_sysc,
  2536. };
  2537. /* slimbus1 */
  2538. static struct omap_hwmod_irq_info omap44xx_slimbus1_irqs[] = {
  2539. { .irq = 97 + OMAP44XX_IRQ_GIC_START },
  2540. { .irq = -1 }
  2541. };
  2542. static struct omap_hwmod_dma_info omap44xx_slimbus1_sdma_reqs[] = {
  2543. { .name = "tx0", .dma_req = 84 + OMAP44XX_DMA_REQ_START },
  2544. { .name = "tx1", .dma_req = 85 + OMAP44XX_DMA_REQ_START },
  2545. { .name = "tx2", .dma_req = 86 + OMAP44XX_DMA_REQ_START },
  2546. { .name = "tx3", .dma_req = 87 + OMAP44XX_DMA_REQ_START },
  2547. { .name = "rx0", .dma_req = 88 + OMAP44XX_DMA_REQ_START },
  2548. { .name = "rx1", .dma_req = 89 + OMAP44XX_DMA_REQ_START },
  2549. { .name = "rx2", .dma_req = 90 + OMAP44XX_DMA_REQ_START },
  2550. { .name = "rx3", .dma_req = 91 + OMAP44XX_DMA_REQ_START },
  2551. { .dma_req = -1 }
  2552. };
  2553. static struct omap_hwmod_opt_clk slimbus1_opt_clks[] = {
  2554. { .role = "fclk_1", .clk = "slimbus1_fclk_1" },
  2555. { .role = "fclk_0", .clk = "slimbus1_fclk_0" },
  2556. { .role = "fclk_2", .clk = "slimbus1_fclk_2" },
  2557. { .role = "slimbus_clk", .clk = "slimbus1_slimbus_clk" },
  2558. };
  2559. static struct omap_hwmod omap44xx_slimbus1_hwmod = {
  2560. .name = "slimbus1",
  2561. .class = &omap44xx_slimbus_hwmod_class,
  2562. .clkdm_name = "abe_clkdm",
  2563. .mpu_irqs = omap44xx_slimbus1_irqs,
  2564. .sdma_reqs = omap44xx_slimbus1_sdma_reqs,
  2565. .prcm = {
  2566. .omap4 = {
  2567. .clkctrl_offs = OMAP4_CM1_ABE_SLIMBUS_CLKCTRL_OFFSET,
  2568. .context_offs = OMAP4_RM_ABE_SLIMBUS_CONTEXT_OFFSET,
  2569. .modulemode = MODULEMODE_SWCTRL,
  2570. },
  2571. },
  2572. .opt_clks = slimbus1_opt_clks,
  2573. .opt_clks_cnt = ARRAY_SIZE(slimbus1_opt_clks),
  2574. };
  2575. /* slimbus2 */
  2576. static struct omap_hwmod_irq_info omap44xx_slimbus2_irqs[] = {
  2577. { .irq = 98 + OMAP44XX_IRQ_GIC_START },
  2578. { .irq = -1 }
  2579. };
  2580. static struct omap_hwmod_dma_info omap44xx_slimbus2_sdma_reqs[] = {
  2581. { .name = "tx0", .dma_req = 92 + OMAP44XX_DMA_REQ_START },
  2582. { .name = "tx1", .dma_req = 93 + OMAP44XX_DMA_REQ_START },
  2583. { .name = "tx2", .dma_req = 94 + OMAP44XX_DMA_REQ_START },
  2584. { .name = "tx3", .dma_req = 95 + OMAP44XX_DMA_REQ_START },
  2585. { .name = "rx0", .dma_req = 96 + OMAP44XX_DMA_REQ_START },
  2586. { .name = "rx1", .dma_req = 97 + OMAP44XX_DMA_REQ_START },
  2587. { .name = "rx2", .dma_req = 98 + OMAP44XX_DMA_REQ_START },
  2588. { .name = "rx3", .dma_req = 99 + OMAP44XX_DMA_REQ_START },
  2589. { .dma_req = -1 }
  2590. };
  2591. static struct omap_hwmod_opt_clk slimbus2_opt_clks[] = {
  2592. { .role = "fclk_1", .clk = "slimbus2_fclk_1" },
  2593. { .role = "fclk_0", .clk = "slimbus2_fclk_0" },
  2594. { .role = "slimbus_clk", .clk = "slimbus2_slimbus_clk" },
  2595. };
  2596. static struct omap_hwmod omap44xx_slimbus2_hwmod = {
  2597. .name = "slimbus2",
  2598. .class = &omap44xx_slimbus_hwmod_class,
  2599. .clkdm_name = "l4_per_clkdm",
  2600. .mpu_irqs = omap44xx_slimbus2_irqs,
  2601. .sdma_reqs = omap44xx_slimbus2_sdma_reqs,
  2602. .prcm = {
  2603. .omap4 = {
  2604. .clkctrl_offs = OMAP4_CM_L4PER_SLIMBUS2_CLKCTRL_OFFSET,
  2605. .context_offs = OMAP4_RM_L4PER_SLIMBUS2_CONTEXT_OFFSET,
  2606. .modulemode = MODULEMODE_SWCTRL,
  2607. },
  2608. },
  2609. .opt_clks = slimbus2_opt_clks,
  2610. .opt_clks_cnt = ARRAY_SIZE(slimbus2_opt_clks),
  2611. };
  2612. /*
  2613. * 'smartreflex' class
  2614. * smartreflex module (monitor silicon performance and outputs a measure of
  2615. * performance error)
  2616. */
  2617. /* The IP is not compliant to type1 / type2 scheme */
  2618. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_smartreflex = {
  2619. .sidle_shift = 24,
  2620. .enwkup_shift = 26,
  2621. };
  2622. static struct omap_hwmod_class_sysconfig omap44xx_smartreflex_sysc = {
  2623. .sysc_offs = 0x0038,
  2624. .sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE),
  2625. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2626. SIDLE_SMART_WKUP),
  2627. .sysc_fields = &omap_hwmod_sysc_type_smartreflex,
  2628. };
  2629. static struct omap_hwmod_class omap44xx_smartreflex_hwmod_class = {
  2630. .name = "smartreflex",
  2631. .sysc = &omap44xx_smartreflex_sysc,
  2632. .rev = 2,
  2633. };
  2634. /* smartreflex_core */
  2635. static struct omap_smartreflex_dev_attr smartreflex_core_dev_attr = {
  2636. .sensor_voltdm_name = "core",
  2637. };
  2638. static struct omap_hwmod_irq_info omap44xx_smartreflex_core_irqs[] = {
  2639. { .irq = 19 + OMAP44XX_IRQ_GIC_START },
  2640. { .irq = -1 }
  2641. };
  2642. static struct omap_hwmod omap44xx_smartreflex_core_hwmod = {
  2643. .name = "smartreflex_core",
  2644. .class = &omap44xx_smartreflex_hwmod_class,
  2645. .clkdm_name = "l4_ao_clkdm",
  2646. .mpu_irqs = omap44xx_smartreflex_core_irqs,
  2647. .main_clk = "smartreflex_core_fck",
  2648. .prcm = {
  2649. .omap4 = {
  2650. .clkctrl_offs = OMAP4_CM_ALWON_SR_CORE_CLKCTRL_OFFSET,
  2651. .context_offs = OMAP4_RM_ALWON_SR_CORE_CONTEXT_OFFSET,
  2652. .modulemode = MODULEMODE_SWCTRL,
  2653. },
  2654. },
  2655. .dev_attr = &smartreflex_core_dev_attr,
  2656. };
  2657. /* smartreflex_iva */
  2658. static struct omap_smartreflex_dev_attr smartreflex_iva_dev_attr = {
  2659. .sensor_voltdm_name = "iva",
  2660. };
  2661. static struct omap_hwmod_irq_info omap44xx_smartreflex_iva_irqs[] = {
  2662. { .irq = 102 + OMAP44XX_IRQ_GIC_START },
  2663. { .irq = -1 }
  2664. };
  2665. static struct omap_hwmod omap44xx_smartreflex_iva_hwmod = {
  2666. .name = "smartreflex_iva",
  2667. .class = &omap44xx_smartreflex_hwmod_class,
  2668. .clkdm_name = "l4_ao_clkdm",
  2669. .mpu_irqs = omap44xx_smartreflex_iva_irqs,
  2670. .main_clk = "smartreflex_iva_fck",
  2671. .prcm = {
  2672. .omap4 = {
  2673. .clkctrl_offs = OMAP4_CM_ALWON_SR_IVA_CLKCTRL_OFFSET,
  2674. .context_offs = OMAP4_RM_ALWON_SR_IVA_CONTEXT_OFFSET,
  2675. .modulemode = MODULEMODE_SWCTRL,
  2676. },
  2677. },
  2678. .dev_attr = &smartreflex_iva_dev_attr,
  2679. };
  2680. /* smartreflex_mpu */
  2681. static struct omap_smartreflex_dev_attr smartreflex_mpu_dev_attr = {
  2682. .sensor_voltdm_name = "mpu",
  2683. };
  2684. static struct omap_hwmod_irq_info omap44xx_smartreflex_mpu_irqs[] = {
  2685. { .irq = 18 + OMAP44XX_IRQ_GIC_START },
  2686. { .irq = -1 }
  2687. };
  2688. static struct omap_hwmod omap44xx_smartreflex_mpu_hwmod = {
  2689. .name = "smartreflex_mpu",
  2690. .class = &omap44xx_smartreflex_hwmod_class,
  2691. .clkdm_name = "l4_ao_clkdm",
  2692. .mpu_irqs = omap44xx_smartreflex_mpu_irqs,
  2693. .main_clk = "smartreflex_mpu_fck",
  2694. .prcm = {
  2695. .omap4 = {
  2696. .clkctrl_offs = OMAP4_CM_ALWON_SR_MPU_CLKCTRL_OFFSET,
  2697. .context_offs = OMAP4_RM_ALWON_SR_MPU_CONTEXT_OFFSET,
  2698. .modulemode = MODULEMODE_SWCTRL,
  2699. },
  2700. },
  2701. .dev_attr = &smartreflex_mpu_dev_attr,
  2702. };
  2703. /*
  2704. * 'spinlock' class
  2705. * spinlock provides hardware assistance for synchronizing the processes
  2706. * running on multiple processors
  2707. */
  2708. static struct omap_hwmod_class_sysconfig omap44xx_spinlock_sysc = {
  2709. .rev_offs = 0x0000,
  2710. .sysc_offs = 0x0010,
  2711. .syss_offs = 0x0014,
  2712. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  2713. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  2714. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  2715. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2716. SIDLE_SMART_WKUP),
  2717. .sysc_fields = &omap_hwmod_sysc_type1,
  2718. };
  2719. static struct omap_hwmod_class omap44xx_spinlock_hwmod_class = {
  2720. .name = "spinlock",
  2721. .sysc = &omap44xx_spinlock_sysc,
  2722. };
  2723. /* spinlock */
  2724. static struct omap_hwmod omap44xx_spinlock_hwmod = {
  2725. .name = "spinlock",
  2726. .class = &omap44xx_spinlock_hwmod_class,
  2727. .clkdm_name = "l4_cfg_clkdm",
  2728. .prcm = {
  2729. .omap4 = {
  2730. .clkctrl_offs = OMAP4_CM_L4CFG_HW_SEM_CLKCTRL_OFFSET,
  2731. .context_offs = OMAP4_RM_L4CFG_HW_SEM_CONTEXT_OFFSET,
  2732. },
  2733. },
  2734. };
  2735. /*
  2736. * 'timer' class
  2737. * general purpose timer module with accurate 1ms tick
  2738. * This class contains several variants: ['timer_1ms', 'timer']
  2739. */
  2740. static struct omap_hwmod_class_sysconfig omap44xx_timer_1ms_sysc = {
  2741. .rev_offs = 0x0000,
  2742. .sysc_offs = 0x0010,
  2743. .syss_offs = 0x0014,
  2744. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  2745. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  2746. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  2747. SYSS_HAS_RESET_STATUS),
  2748. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2749. .clockact = CLOCKACT_TEST_ICLK,
  2750. .sysc_fields = &omap_hwmod_sysc_type1,
  2751. };
  2752. static struct omap_hwmod_class omap44xx_timer_1ms_hwmod_class = {
  2753. .name = "timer",
  2754. .sysc = &omap44xx_timer_1ms_sysc,
  2755. };
  2756. static struct omap_hwmod_class_sysconfig omap44xx_timer_sysc = {
  2757. .rev_offs = 0x0000,
  2758. .sysc_offs = 0x0010,
  2759. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  2760. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2761. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2762. SIDLE_SMART_WKUP),
  2763. .sysc_fields = &omap_hwmod_sysc_type2,
  2764. };
  2765. static struct omap_hwmod_class omap44xx_timer_hwmod_class = {
  2766. .name = "timer",
  2767. .sysc = &omap44xx_timer_sysc,
  2768. };
  2769. /* always-on timers dev attribute */
  2770. static struct omap_timer_capability_dev_attr capability_alwon_dev_attr = {
  2771. .timer_capability = OMAP_TIMER_ALWON,
  2772. };
  2773. /* pwm timers dev attribute */
  2774. static struct omap_timer_capability_dev_attr capability_pwm_dev_attr = {
  2775. .timer_capability = OMAP_TIMER_HAS_PWM,
  2776. };
  2777. /* timers with DSP interrupt dev attribute */
  2778. static struct omap_timer_capability_dev_attr capability_dsp_dev_attr = {
  2779. .timer_capability = OMAP_TIMER_HAS_DSP_IRQ,
  2780. };
  2781. /* pwm timers with DSP interrupt dev attribute */
  2782. static struct omap_timer_capability_dev_attr capability_dsp_pwm_dev_attr = {
  2783. .timer_capability = OMAP_TIMER_HAS_DSP_IRQ | OMAP_TIMER_HAS_PWM,
  2784. };
  2785. /* timer1 */
  2786. static struct omap_hwmod_irq_info omap44xx_timer1_irqs[] = {
  2787. { .irq = 37 + OMAP44XX_IRQ_GIC_START },
  2788. { .irq = -1 }
  2789. };
  2790. static struct omap_hwmod omap44xx_timer1_hwmod = {
  2791. .name = "timer1",
  2792. .class = &omap44xx_timer_1ms_hwmod_class,
  2793. .clkdm_name = "l4_wkup_clkdm",
  2794. .flags = HWMOD_SET_DEFAULT_CLOCKACT,
  2795. .mpu_irqs = omap44xx_timer1_irqs,
  2796. .main_clk = "timer1_fck",
  2797. .prcm = {
  2798. .omap4 = {
  2799. .clkctrl_offs = OMAP4_CM_WKUP_TIMER1_CLKCTRL_OFFSET,
  2800. .context_offs = OMAP4_RM_WKUP_TIMER1_CONTEXT_OFFSET,
  2801. .modulemode = MODULEMODE_SWCTRL,
  2802. },
  2803. },
  2804. .dev_attr = &capability_alwon_dev_attr,
  2805. };
  2806. /* timer2 */
  2807. static struct omap_hwmod_irq_info omap44xx_timer2_irqs[] = {
  2808. { .irq = 38 + OMAP44XX_IRQ_GIC_START },
  2809. { .irq = -1 }
  2810. };
  2811. static struct omap_hwmod omap44xx_timer2_hwmod = {
  2812. .name = "timer2",
  2813. .class = &omap44xx_timer_1ms_hwmod_class,
  2814. .clkdm_name = "l4_per_clkdm",
  2815. .flags = HWMOD_SET_DEFAULT_CLOCKACT,
  2816. .mpu_irqs = omap44xx_timer2_irqs,
  2817. .main_clk = "timer2_fck",
  2818. .prcm = {
  2819. .omap4 = {
  2820. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER2_CLKCTRL_OFFSET,
  2821. .context_offs = OMAP4_RM_L4PER_DMTIMER2_CONTEXT_OFFSET,
  2822. .modulemode = MODULEMODE_SWCTRL,
  2823. },
  2824. },
  2825. };
  2826. /* timer3 */
  2827. static struct omap_hwmod_irq_info omap44xx_timer3_irqs[] = {
  2828. { .irq = 39 + OMAP44XX_IRQ_GIC_START },
  2829. { .irq = -1 }
  2830. };
  2831. static struct omap_hwmod omap44xx_timer3_hwmod = {
  2832. .name = "timer3",
  2833. .class = &omap44xx_timer_hwmod_class,
  2834. .clkdm_name = "l4_per_clkdm",
  2835. .mpu_irqs = omap44xx_timer3_irqs,
  2836. .main_clk = "timer3_fck",
  2837. .prcm = {
  2838. .omap4 = {
  2839. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER3_CLKCTRL_OFFSET,
  2840. .context_offs = OMAP4_RM_L4PER_DMTIMER3_CONTEXT_OFFSET,
  2841. .modulemode = MODULEMODE_SWCTRL,
  2842. },
  2843. },
  2844. };
  2845. /* timer4 */
  2846. static struct omap_hwmod_irq_info omap44xx_timer4_irqs[] = {
  2847. { .irq = 40 + OMAP44XX_IRQ_GIC_START },
  2848. { .irq = -1 }
  2849. };
  2850. static struct omap_hwmod omap44xx_timer4_hwmod = {
  2851. .name = "timer4",
  2852. .class = &omap44xx_timer_hwmod_class,
  2853. .clkdm_name = "l4_per_clkdm",
  2854. .mpu_irqs = omap44xx_timer4_irqs,
  2855. .main_clk = "timer4_fck",
  2856. .prcm = {
  2857. .omap4 = {
  2858. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER4_CLKCTRL_OFFSET,
  2859. .context_offs = OMAP4_RM_L4PER_DMTIMER4_CONTEXT_OFFSET,
  2860. .modulemode = MODULEMODE_SWCTRL,
  2861. },
  2862. },
  2863. };
  2864. /* timer5 */
  2865. static struct omap_hwmod_irq_info omap44xx_timer5_irqs[] = {
  2866. { .irq = 41 + OMAP44XX_IRQ_GIC_START },
  2867. { .irq = -1 }
  2868. };
  2869. static struct omap_hwmod omap44xx_timer5_hwmod = {
  2870. .name = "timer5",
  2871. .class = &omap44xx_timer_hwmod_class,
  2872. .clkdm_name = "abe_clkdm",
  2873. .mpu_irqs = omap44xx_timer5_irqs,
  2874. .main_clk = "timer5_fck",
  2875. .prcm = {
  2876. .omap4 = {
  2877. .clkctrl_offs = OMAP4_CM1_ABE_TIMER5_CLKCTRL_OFFSET,
  2878. .context_offs = OMAP4_RM_ABE_TIMER5_CONTEXT_OFFSET,
  2879. .modulemode = MODULEMODE_SWCTRL,
  2880. },
  2881. },
  2882. .dev_attr = &capability_dsp_dev_attr,
  2883. };
  2884. /* timer6 */
  2885. static struct omap_hwmod_irq_info omap44xx_timer6_irqs[] = {
  2886. { .irq = 42 + OMAP44XX_IRQ_GIC_START },
  2887. { .irq = -1 }
  2888. };
  2889. static struct omap_hwmod omap44xx_timer6_hwmod = {
  2890. .name = "timer6",
  2891. .class = &omap44xx_timer_hwmod_class,
  2892. .clkdm_name = "abe_clkdm",
  2893. .mpu_irqs = omap44xx_timer6_irqs,
  2894. .main_clk = "timer6_fck",
  2895. .prcm = {
  2896. .omap4 = {
  2897. .clkctrl_offs = OMAP4_CM1_ABE_TIMER6_CLKCTRL_OFFSET,
  2898. .context_offs = OMAP4_RM_ABE_TIMER6_CONTEXT_OFFSET,
  2899. .modulemode = MODULEMODE_SWCTRL,
  2900. },
  2901. },
  2902. .dev_attr = &capability_dsp_dev_attr,
  2903. };
  2904. /* timer7 */
  2905. static struct omap_hwmod_irq_info omap44xx_timer7_irqs[] = {
  2906. { .irq = 43 + OMAP44XX_IRQ_GIC_START },
  2907. { .irq = -1 }
  2908. };
  2909. static struct omap_hwmod omap44xx_timer7_hwmod = {
  2910. .name = "timer7",
  2911. .class = &omap44xx_timer_hwmod_class,
  2912. .clkdm_name = "abe_clkdm",
  2913. .mpu_irqs = omap44xx_timer7_irqs,
  2914. .main_clk = "timer7_fck",
  2915. .prcm = {
  2916. .omap4 = {
  2917. .clkctrl_offs = OMAP4_CM1_ABE_TIMER7_CLKCTRL_OFFSET,
  2918. .context_offs = OMAP4_RM_ABE_TIMER7_CONTEXT_OFFSET,
  2919. .modulemode = MODULEMODE_SWCTRL,
  2920. },
  2921. },
  2922. .dev_attr = &capability_dsp_dev_attr,
  2923. };
  2924. /* timer8 */
  2925. static struct omap_hwmod_irq_info omap44xx_timer8_irqs[] = {
  2926. { .irq = 44 + OMAP44XX_IRQ_GIC_START },
  2927. { .irq = -1 }
  2928. };
  2929. static struct omap_hwmod omap44xx_timer8_hwmod = {
  2930. .name = "timer8",
  2931. .class = &omap44xx_timer_hwmod_class,
  2932. .clkdm_name = "abe_clkdm",
  2933. .mpu_irqs = omap44xx_timer8_irqs,
  2934. .main_clk = "timer8_fck",
  2935. .prcm = {
  2936. .omap4 = {
  2937. .clkctrl_offs = OMAP4_CM1_ABE_TIMER8_CLKCTRL_OFFSET,
  2938. .context_offs = OMAP4_RM_ABE_TIMER8_CONTEXT_OFFSET,
  2939. .modulemode = MODULEMODE_SWCTRL,
  2940. },
  2941. },
  2942. .dev_attr = &capability_dsp_pwm_dev_attr,
  2943. };
  2944. /* timer9 */
  2945. static struct omap_hwmod_irq_info omap44xx_timer9_irqs[] = {
  2946. { .irq = 45 + OMAP44XX_IRQ_GIC_START },
  2947. { .irq = -1 }
  2948. };
  2949. static struct omap_hwmod omap44xx_timer9_hwmod = {
  2950. .name = "timer9",
  2951. .class = &omap44xx_timer_hwmod_class,
  2952. .clkdm_name = "l4_per_clkdm",
  2953. .mpu_irqs = omap44xx_timer9_irqs,
  2954. .main_clk = "timer9_fck",
  2955. .prcm = {
  2956. .omap4 = {
  2957. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER9_CLKCTRL_OFFSET,
  2958. .context_offs = OMAP4_RM_L4PER_DMTIMER9_CONTEXT_OFFSET,
  2959. .modulemode = MODULEMODE_SWCTRL,
  2960. },
  2961. },
  2962. .dev_attr = &capability_pwm_dev_attr,
  2963. };
  2964. /* timer10 */
  2965. static struct omap_hwmod_irq_info omap44xx_timer10_irqs[] = {
  2966. { .irq = 46 + OMAP44XX_IRQ_GIC_START },
  2967. { .irq = -1 }
  2968. };
  2969. static struct omap_hwmod omap44xx_timer10_hwmod = {
  2970. .name = "timer10",
  2971. .class = &omap44xx_timer_1ms_hwmod_class,
  2972. .clkdm_name = "l4_per_clkdm",
  2973. .flags = HWMOD_SET_DEFAULT_CLOCKACT,
  2974. .mpu_irqs = omap44xx_timer10_irqs,
  2975. .main_clk = "timer10_fck",
  2976. .prcm = {
  2977. .omap4 = {
  2978. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER10_CLKCTRL_OFFSET,
  2979. .context_offs = OMAP4_RM_L4PER_DMTIMER10_CONTEXT_OFFSET,
  2980. .modulemode = MODULEMODE_SWCTRL,
  2981. },
  2982. },
  2983. .dev_attr = &capability_pwm_dev_attr,
  2984. };
  2985. /* timer11 */
  2986. static struct omap_hwmod_irq_info omap44xx_timer11_irqs[] = {
  2987. { .irq = 47 + OMAP44XX_IRQ_GIC_START },
  2988. { .irq = -1 }
  2989. };
  2990. static struct omap_hwmod omap44xx_timer11_hwmod = {
  2991. .name = "timer11",
  2992. .class = &omap44xx_timer_hwmod_class,
  2993. .clkdm_name = "l4_per_clkdm",
  2994. .mpu_irqs = omap44xx_timer11_irqs,
  2995. .main_clk = "timer11_fck",
  2996. .prcm = {
  2997. .omap4 = {
  2998. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER11_CLKCTRL_OFFSET,
  2999. .context_offs = OMAP4_RM_L4PER_DMTIMER11_CONTEXT_OFFSET,
  3000. .modulemode = MODULEMODE_SWCTRL,
  3001. },
  3002. },
  3003. .dev_attr = &capability_pwm_dev_attr,
  3004. };
  3005. /*
  3006. * 'uart' class
  3007. * universal asynchronous receiver/transmitter (uart)
  3008. */
  3009. static struct omap_hwmod_class_sysconfig omap44xx_uart_sysc = {
  3010. .rev_offs = 0x0050,
  3011. .sysc_offs = 0x0054,
  3012. .syss_offs = 0x0058,
  3013. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  3014. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  3015. SYSS_HAS_RESET_STATUS),
  3016. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3017. SIDLE_SMART_WKUP),
  3018. .sysc_fields = &omap_hwmod_sysc_type1,
  3019. };
  3020. static struct omap_hwmod_class omap44xx_uart_hwmod_class = {
  3021. .name = "uart",
  3022. .sysc = &omap44xx_uart_sysc,
  3023. };
  3024. /* uart1 */
  3025. static struct omap_hwmod_irq_info omap44xx_uart1_irqs[] = {
  3026. { .irq = 72 + OMAP44XX_IRQ_GIC_START },
  3027. { .irq = -1 }
  3028. };
  3029. static struct omap_hwmod_dma_info omap44xx_uart1_sdma_reqs[] = {
  3030. { .name = "tx", .dma_req = 48 + OMAP44XX_DMA_REQ_START },
  3031. { .name = "rx", .dma_req = 49 + OMAP44XX_DMA_REQ_START },
  3032. { .dma_req = -1 }
  3033. };
  3034. static struct omap_hwmod omap44xx_uart1_hwmod = {
  3035. .name = "uart1",
  3036. .class = &omap44xx_uart_hwmod_class,
  3037. .clkdm_name = "l4_per_clkdm",
  3038. .mpu_irqs = omap44xx_uart1_irqs,
  3039. .sdma_reqs = omap44xx_uart1_sdma_reqs,
  3040. .main_clk = "uart1_fck",
  3041. .prcm = {
  3042. .omap4 = {
  3043. .clkctrl_offs = OMAP4_CM_L4PER_UART1_CLKCTRL_OFFSET,
  3044. .context_offs = OMAP4_RM_L4PER_UART1_CONTEXT_OFFSET,
  3045. .modulemode = MODULEMODE_SWCTRL,
  3046. },
  3047. },
  3048. };
  3049. /* uart2 */
  3050. static struct omap_hwmod_irq_info omap44xx_uart2_irqs[] = {
  3051. { .irq = 73 + OMAP44XX_IRQ_GIC_START },
  3052. { .irq = -1 }
  3053. };
  3054. static struct omap_hwmod_dma_info omap44xx_uart2_sdma_reqs[] = {
  3055. { .name = "tx", .dma_req = 50 + OMAP44XX_DMA_REQ_START },
  3056. { .name = "rx", .dma_req = 51 + OMAP44XX_DMA_REQ_START },
  3057. { .dma_req = -1 }
  3058. };
  3059. static struct omap_hwmod omap44xx_uart2_hwmod = {
  3060. .name = "uart2",
  3061. .class = &omap44xx_uart_hwmod_class,
  3062. .clkdm_name = "l4_per_clkdm",
  3063. .mpu_irqs = omap44xx_uart2_irqs,
  3064. .sdma_reqs = omap44xx_uart2_sdma_reqs,
  3065. .main_clk = "uart2_fck",
  3066. .prcm = {
  3067. .omap4 = {
  3068. .clkctrl_offs = OMAP4_CM_L4PER_UART2_CLKCTRL_OFFSET,
  3069. .context_offs = OMAP4_RM_L4PER_UART2_CONTEXT_OFFSET,
  3070. .modulemode = MODULEMODE_SWCTRL,
  3071. },
  3072. },
  3073. };
  3074. /* uart3 */
  3075. static struct omap_hwmod_irq_info omap44xx_uart3_irqs[] = {
  3076. { .irq = 74 + OMAP44XX_IRQ_GIC_START },
  3077. { .irq = -1 }
  3078. };
  3079. static struct omap_hwmod_dma_info omap44xx_uart3_sdma_reqs[] = {
  3080. { .name = "tx", .dma_req = 52 + OMAP44XX_DMA_REQ_START },
  3081. { .name = "rx", .dma_req = 53 + OMAP44XX_DMA_REQ_START },
  3082. { .dma_req = -1 }
  3083. };
  3084. static struct omap_hwmod omap44xx_uart3_hwmod = {
  3085. .name = "uart3",
  3086. .class = &omap44xx_uart_hwmod_class,
  3087. .clkdm_name = "l4_per_clkdm",
  3088. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  3089. .mpu_irqs = omap44xx_uart3_irqs,
  3090. .sdma_reqs = omap44xx_uart3_sdma_reqs,
  3091. .main_clk = "uart3_fck",
  3092. .prcm = {
  3093. .omap4 = {
  3094. .clkctrl_offs = OMAP4_CM_L4PER_UART3_CLKCTRL_OFFSET,
  3095. .context_offs = OMAP4_RM_L4PER_UART3_CONTEXT_OFFSET,
  3096. .modulemode = MODULEMODE_SWCTRL,
  3097. },
  3098. },
  3099. };
  3100. /* uart4 */
  3101. static struct omap_hwmod_irq_info omap44xx_uart4_irqs[] = {
  3102. { .irq = 70 + OMAP44XX_IRQ_GIC_START },
  3103. { .irq = -1 }
  3104. };
  3105. static struct omap_hwmod_dma_info omap44xx_uart4_sdma_reqs[] = {
  3106. { .name = "tx", .dma_req = 54 + OMAP44XX_DMA_REQ_START },
  3107. { .name = "rx", .dma_req = 55 + OMAP44XX_DMA_REQ_START },
  3108. { .dma_req = -1 }
  3109. };
  3110. static struct omap_hwmod omap44xx_uart4_hwmod = {
  3111. .name = "uart4",
  3112. .class = &omap44xx_uart_hwmod_class,
  3113. .clkdm_name = "l4_per_clkdm",
  3114. .mpu_irqs = omap44xx_uart4_irqs,
  3115. .sdma_reqs = omap44xx_uart4_sdma_reqs,
  3116. .main_clk = "uart4_fck",
  3117. .prcm = {
  3118. .omap4 = {
  3119. .clkctrl_offs = OMAP4_CM_L4PER_UART4_CLKCTRL_OFFSET,
  3120. .context_offs = OMAP4_RM_L4PER_UART4_CONTEXT_OFFSET,
  3121. .modulemode = MODULEMODE_SWCTRL,
  3122. },
  3123. },
  3124. };
  3125. /*
  3126. * 'usb_host_fs' class
  3127. * full-speed usb host controller
  3128. */
  3129. /* The IP is not compliant to type1 / type2 scheme */
  3130. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_usb_host_fs = {
  3131. .midle_shift = 4,
  3132. .sidle_shift = 2,
  3133. .srst_shift = 1,
  3134. };
  3135. static struct omap_hwmod_class_sysconfig omap44xx_usb_host_fs_sysc = {
  3136. .rev_offs = 0x0000,
  3137. .sysc_offs = 0x0210,
  3138. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  3139. SYSC_HAS_SOFTRESET),
  3140. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3141. SIDLE_SMART_WKUP),
  3142. .sysc_fields = &omap_hwmod_sysc_type_usb_host_fs,
  3143. };
  3144. static struct omap_hwmod_class omap44xx_usb_host_fs_hwmod_class = {
  3145. .name = "usb_host_fs",
  3146. .sysc = &omap44xx_usb_host_fs_sysc,
  3147. };
  3148. /* usb_host_fs */
  3149. static struct omap_hwmod_irq_info omap44xx_usb_host_fs_irqs[] = {
  3150. { .name = "std", .irq = 89 + OMAP44XX_IRQ_GIC_START },
  3151. { .name = "smi", .irq = 90 + OMAP44XX_IRQ_GIC_START },
  3152. { .irq = -1 }
  3153. };
  3154. static struct omap_hwmod omap44xx_usb_host_fs_hwmod = {
  3155. .name = "usb_host_fs",
  3156. .class = &omap44xx_usb_host_fs_hwmod_class,
  3157. .clkdm_name = "l3_init_clkdm",
  3158. .mpu_irqs = omap44xx_usb_host_fs_irqs,
  3159. .main_clk = "usb_host_fs_fck",
  3160. .prcm = {
  3161. .omap4 = {
  3162. .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_FS_CLKCTRL_OFFSET,
  3163. .context_offs = OMAP4_RM_L3INIT_USB_HOST_FS_CONTEXT_OFFSET,
  3164. .modulemode = MODULEMODE_SWCTRL,
  3165. },
  3166. },
  3167. };
  3168. /*
  3169. * 'usb_host_hs' class
  3170. * high-speed multi-port usb host controller
  3171. */
  3172. static struct omap_hwmod_class_sysconfig omap44xx_usb_host_hs_sysc = {
  3173. .rev_offs = 0x0000,
  3174. .sysc_offs = 0x0010,
  3175. .syss_offs = 0x0014,
  3176. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  3177. SYSC_HAS_SOFTRESET),
  3178. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3179. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  3180. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  3181. .sysc_fields = &omap_hwmod_sysc_type2,
  3182. };
  3183. static struct omap_hwmod_class omap44xx_usb_host_hs_hwmod_class = {
  3184. .name = "usb_host_hs",
  3185. .sysc = &omap44xx_usb_host_hs_sysc,
  3186. };
  3187. /* usb_host_hs */
  3188. static struct omap_hwmod_irq_info omap44xx_usb_host_hs_irqs[] = {
  3189. { .name = "ohci-irq", .irq = 76 + OMAP44XX_IRQ_GIC_START },
  3190. { .name = "ehci-irq", .irq = 77 + OMAP44XX_IRQ_GIC_START },
  3191. { .irq = -1 }
  3192. };
  3193. static struct omap_hwmod omap44xx_usb_host_hs_hwmod = {
  3194. .name = "usb_host_hs",
  3195. .class = &omap44xx_usb_host_hs_hwmod_class,
  3196. .clkdm_name = "l3_init_clkdm",
  3197. .main_clk = "usb_host_hs_fck",
  3198. .prcm = {
  3199. .omap4 = {
  3200. .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_CLKCTRL_OFFSET,
  3201. .context_offs = OMAP4_RM_L3INIT_USB_HOST_CONTEXT_OFFSET,
  3202. .modulemode = MODULEMODE_SWCTRL,
  3203. },
  3204. },
  3205. .mpu_irqs = omap44xx_usb_host_hs_irqs,
  3206. /*
  3207. * Errata: USBHOST Configured In Smart-Idle Can Lead To a Deadlock
  3208. * id: i660
  3209. *
  3210. * Description:
  3211. * In the following configuration :
  3212. * - USBHOST module is set to smart-idle mode
  3213. * - PRCM asserts idle_req to the USBHOST module ( This typically
  3214. * happens when the system is going to a low power mode : all ports
  3215. * have been suspended, the master part of the USBHOST module has
  3216. * entered the standby state, and SW has cut the functional clocks)
  3217. * - an USBHOST interrupt occurs before the module is able to answer
  3218. * idle_ack, typically a remote wakeup IRQ.
  3219. * Then the USB HOST module will enter a deadlock situation where it
  3220. * is no more accessible nor functional.
  3221. *
  3222. * Workaround:
  3223. * Don't use smart idle; use only force idle, hence HWMOD_SWSUP_SIDLE
  3224. */
  3225. /*
  3226. * Errata: USB host EHCI may stall when entering smart-standby mode
  3227. * Id: i571
  3228. *
  3229. * Description:
  3230. * When the USBHOST module is set to smart-standby mode, and when it is
  3231. * ready to enter the standby state (i.e. all ports are suspended and
  3232. * all attached devices are in suspend mode), then it can wrongly assert
  3233. * the Mstandby signal too early while there are still some residual OCP
  3234. * transactions ongoing. If this condition occurs, the internal state
  3235. * machine may go to an undefined state and the USB link may be stuck
  3236. * upon the next resume.
  3237. *
  3238. * Workaround:
  3239. * Don't use smart standby; use only force standby,
  3240. * hence HWMOD_SWSUP_MSTANDBY
  3241. */
  3242. /*
  3243. * During system boot; If the hwmod framework resets the module
  3244. * the module will have smart idle settings; which can lead to deadlock
  3245. * (above Errata Id:i660); so, dont reset the module during boot;
  3246. * Use HWMOD_INIT_NO_RESET.
  3247. */
  3248. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY |
  3249. HWMOD_INIT_NO_RESET,
  3250. };
  3251. /*
  3252. * 'usb_otg_hs' class
  3253. * high-speed on-the-go universal serial bus (usb_otg_hs) controller
  3254. */
  3255. static struct omap_hwmod_class_sysconfig omap44xx_usb_otg_hs_sysc = {
  3256. .rev_offs = 0x0400,
  3257. .sysc_offs = 0x0404,
  3258. .syss_offs = 0x0408,
  3259. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  3260. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  3261. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  3262. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3263. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  3264. MSTANDBY_SMART),
  3265. .sysc_fields = &omap_hwmod_sysc_type1,
  3266. };
  3267. static struct omap_hwmod_class omap44xx_usb_otg_hs_hwmod_class = {
  3268. .name = "usb_otg_hs",
  3269. .sysc = &omap44xx_usb_otg_hs_sysc,
  3270. };
  3271. /* usb_otg_hs */
  3272. static struct omap_hwmod_irq_info omap44xx_usb_otg_hs_irqs[] = {
  3273. { .name = "mc", .irq = 92 + OMAP44XX_IRQ_GIC_START },
  3274. { .name = "dma", .irq = 93 + OMAP44XX_IRQ_GIC_START },
  3275. { .irq = -1 }
  3276. };
  3277. static struct omap_hwmod_opt_clk usb_otg_hs_opt_clks[] = {
  3278. { .role = "xclk", .clk = "usb_otg_hs_xclk" },
  3279. };
  3280. static struct omap_hwmod omap44xx_usb_otg_hs_hwmod = {
  3281. .name = "usb_otg_hs",
  3282. .class = &omap44xx_usb_otg_hs_hwmod_class,
  3283. .clkdm_name = "l3_init_clkdm",
  3284. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
  3285. .mpu_irqs = omap44xx_usb_otg_hs_irqs,
  3286. .main_clk = "usb_otg_hs_ick",
  3287. .prcm = {
  3288. .omap4 = {
  3289. .clkctrl_offs = OMAP4_CM_L3INIT_USB_OTG_CLKCTRL_OFFSET,
  3290. .context_offs = OMAP4_RM_L3INIT_USB_OTG_CONTEXT_OFFSET,
  3291. .modulemode = MODULEMODE_HWCTRL,
  3292. },
  3293. },
  3294. .opt_clks = usb_otg_hs_opt_clks,
  3295. .opt_clks_cnt = ARRAY_SIZE(usb_otg_hs_opt_clks),
  3296. };
  3297. /*
  3298. * 'usb_tll_hs' class
  3299. * usb_tll_hs module is the adapter on the usb_host_hs ports
  3300. */
  3301. static struct omap_hwmod_class_sysconfig omap44xx_usb_tll_hs_sysc = {
  3302. .rev_offs = 0x0000,
  3303. .sysc_offs = 0x0010,
  3304. .syss_offs = 0x0014,
  3305. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  3306. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  3307. SYSC_HAS_AUTOIDLE),
  3308. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  3309. .sysc_fields = &omap_hwmod_sysc_type1,
  3310. };
  3311. static struct omap_hwmod_class omap44xx_usb_tll_hs_hwmod_class = {
  3312. .name = "usb_tll_hs",
  3313. .sysc = &omap44xx_usb_tll_hs_sysc,
  3314. };
  3315. static struct omap_hwmod_irq_info omap44xx_usb_tll_hs_irqs[] = {
  3316. { .name = "tll-irq", .irq = 78 + OMAP44XX_IRQ_GIC_START },
  3317. { .irq = -1 }
  3318. };
  3319. static struct omap_hwmod omap44xx_usb_tll_hs_hwmod = {
  3320. .name = "usb_tll_hs",
  3321. .class = &omap44xx_usb_tll_hs_hwmod_class,
  3322. .clkdm_name = "l3_init_clkdm",
  3323. .mpu_irqs = omap44xx_usb_tll_hs_irqs,
  3324. .main_clk = "usb_tll_hs_ick",
  3325. .prcm = {
  3326. .omap4 = {
  3327. .clkctrl_offs = OMAP4_CM_L3INIT_USB_TLL_CLKCTRL_OFFSET,
  3328. .context_offs = OMAP4_RM_L3INIT_USB_TLL_CONTEXT_OFFSET,
  3329. .modulemode = MODULEMODE_HWCTRL,
  3330. },
  3331. },
  3332. };
  3333. /*
  3334. * 'wd_timer' class
  3335. * 32-bit watchdog upward counter that generates a pulse on the reset pin on
  3336. * overflow condition
  3337. */
  3338. static struct omap_hwmod_class_sysconfig omap44xx_wd_timer_sysc = {
  3339. .rev_offs = 0x0000,
  3340. .sysc_offs = 0x0010,
  3341. .syss_offs = 0x0014,
  3342. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SIDLEMODE |
  3343. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  3344. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3345. SIDLE_SMART_WKUP),
  3346. .sysc_fields = &omap_hwmod_sysc_type1,
  3347. };
  3348. static struct omap_hwmod_class omap44xx_wd_timer_hwmod_class = {
  3349. .name = "wd_timer",
  3350. .sysc = &omap44xx_wd_timer_sysc,
  3351. .pre_shutdown = &omap2_wd_timer_disable,
  3352. .reset = &omap2_wd_timer_reset,
  3353. };
  3354. /* wd_timer2 */
  3355. static struct omap_hwmod_irq_info omap44xx_wd_timer2_irqs[] = {
  3356. { .irq = 80 + OMAP44XX_IRQ_GIC_START },
  3357. { .irq = -1 }
  3358. };
  3359. static struct omap_hwmod omap44xx_wd_timer2_hwmod = {
  3360. .name = "wd_timer2",
  3361. .class = &omap44xx_wd_timer_hwmod_class,
  3362. .clkdm_name = "l4_wkup_clkdm",
  3363. .mpu_irqs = omap44xx_wd_timer2_irqs,
  3364. .main_clk = "wd_timer2_fck",
  3365. .prcm = {
  3366. .omap4 = {
  3367. .clkctrl_offs = OMAP4_CM_WKUP_WDT2_CLKCTRL_OFFSET,
  3368. .context_offs = OMAP4_RM_WKUP_WDT2_CONTEXT_OFFSET,
  3369. .modulemode = MODULEMODE_SWCTRL,
  3370. },
  3371. },
  3372. };
  3373. /* wd_timer3 */
  3374. static struct omap_hwmod_irq_info omap44xx_wd_timer3_irqs[] = {
  3375. { .irq = 36 + OMAP44XX_IRQ_GIC_START },
  3376. { .irq = -1 }
  3377. };
  3378. static struct omap_hwmod omap44xx_wd_timer3_hwmod = {
  3379. .name = "wd_timer3",
  3380. .class = &omap44xx_wd_timer_hwmod_class,
  3381. .clkdm_name = "abe_clkdm",
  3382. .mpu_irqs = omap44xx_wd_timer3_irqs,
  3383. .main_clk = "wd_timer3_fck",
  3384. .prcm = {
  3385. .omap4 = {
  3386. .clkctrl_offs = OMAP4_CM1_ABE_WDT3_CLKCTRL_OFFSET,
  3387. .context_offs = OMAP4_RM_ABE_WDT3_CONTEXT_OFFSET,
  3388. .modulemode = MODULEMODE_SWCTRL,
  3389. },
  3390. },
  3391. };
  3392. /*
  3393. * interfaces
  3394. */
  3395. static struct omap_hwmod_addr_space omap44xx_c2c_target_fw_addrs[] = {
  3396. {
  3397. .pa_start = 0x4a204000,
  3398. .pa_end = 0x4a2040ff,
  3399. .flags = ADDR_TYPE_RT
  3400. },
  3401. { }
  3402. };
  3403. /* c2c -> c2c_target_fw */
  3404. static struct omap_hwmod_ocp_if omap44xx_c2c__c2c_target_fw = {
  3405. .master = &omap44xx_c2c_hwmod,
  3406. .slave = &omap44xx_c2c_target_fw_hwmod,
  3407. .clk = "div_core_ck",
  3408. .addr = omap44xx_c2c_target_fw_addrs,
  3409. .user = OCP_USER_MPU,
  3410. };
  3411. /* l4_cfg -> c2c_target_fw */
  3412. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__c2c_target_fw = {
  3413. .master = &omap44xx_l4_cfg_hwmod,
  3414. .slave = &omap44xx_c2c_target_fw_hwmod,
  3415. .clk = "l4_div_ck",
  3416. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3417. };
  3418. /* l3_main_1 -> dmm */
  3419. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__dmm = {
  3420. .master = &omap44xx_l3_main_1_hwmod,
  3421. .slave = &omap44xx_dmm_hwmod,
  3422. .clk = "l3_div_ck",
  3423. .user = OCP_USER_SDMA,
  3424. };
  3425. static struct omap_hwmod_addr_space omap44xx_dmm_addrs[] = {
  3426. {
  3427. .pa_start = 0x4e000000,
  3428. .pa_end = 0x4e0007ff,
  3429. .flags = ADDR_TYPE_RT
  3430. },
  3431. { }
  3432. };
  3433. /* mpu -> dmm */
  3434. static struct omap_hwmod_ocp_if omap44xx_mpu__dmm = {
  3435. .master = &omap44xx_mpu_hwmod,
  3436. .slave = &omap44xx_dmm_hwmod,
  3437. .clk = "l3_div_ck",
  3438. .addr = omap44xx_dmm_addrs,
  3439. .user = OCP_USER_MPU,
  3440. };
  3441. /* c2c -> emif_fw */
  3442. static struct omap_hwmod_ocp_if omap44xx_c2c__emif_fw = {
  3443. .master = &omap44xx_c2c_hwmod,
  3444. .slave = &omap44xx_emif_fw_hwmod,
  3445. .clk = "div_core_ck",
  3446. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3447. };
  3448. /* dmm -> emif_fw */
  3449. static struct omap_hwmod_ocp_if omap44xx_dmm__emif_fw = {
  3450. .master = &omap44xx_dmm_hwmod,
  3451. .slave = &omap44xx_emif_fw_hwmod,
  3452. .clk = "l3_div_ck",
  3453. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3454. };
  3455. static struct omap_hwmod_addr_space omap44xx_emif_fw_addrs[] = {
  3456. {
  3457. .pa_start = 0x4a20c000,
  3458. .pa_end = 0x4a20c0ff,
  3459. .flags = ADDR_TYPE_RT
  3460. },
  3461. { }
  3462. };
  3463. /* l4_cfg -> emif_fw */
  3464. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__emif_fw = {
  3465. .master = &omap44xx_l4_cfg_hwmod,
  3466. .slave = &omap44xx_emif_fw_hwmod,
  3467. .clk = "l4_div_ck",
  3468. .addr = omap44xx_emif_fw_addrs,
  3469. .user = OCP_USER_MPU,
  3470. };
  3471. /* iva -> l3_instr */
  3472. static struct omap_hwmod_ocp_if omap44xx_iva__l3_instr = {
  3473. .master = &omap44xx_iva_hwmod,
  3474. .slave = &omap44xx_l3_instr_hwmod,
  3475. .clk = "l3_div_ck",
  3476. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3477. };
  3478. /* l3_main_3 -> l3_instr */
  3479. static struct omap_hwmod_ocp_if omap44xx_l3_main_3__l3_instr = {
  3480. .master = &omap44xx_l3_main_3_hwmod,
  3481. .slave = &omap44xx_l3_instr_hwmod,
  3482. .clk = "l3_div_ck",
  3483. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3484. };
  3485. /* ocp_wp_noc -> l3_instr */
  3486. static struct omap_hwmod_ocp_if omap44xx_ocp_wp_noc__l3_instr = {
  3487. .master = &omap44xx_ocp_wp_noc_hwmod,
  3488. .slave = &omap44xx_l3_instr_hwmod,
  3489. .clk = "l3_div_ck",
  3490. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3491. };
  3492. /* dsp -> l3_main_1 */
  3493. static struct omap_hwmod_ocp_if omap44xx_dsp__l3_main_1 = {
  3494. .master = &omap44xx_dsp_hwmod,
  3495. .slave = &omap44xx_l3_main_1_hwmod,
  3496. .clk = "l3_div_ck",
  3497. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3498. };
  3499. /* dss -> l3_main_1 */
  3500. static struct omap_hwmod_ocp_if omap44xx_dss__l3_main_1 = {
  3501. .master = &omap44xx_dss_hwmod,
  3502. .slave = &omap44xx_l3_main_1_hwmod,
  3503. .clk = "l3_div_ck",
  3504. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3505. };
  3506. /* l3_main_2 -> l3_main_1 */
  3507. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_1 = {
  3508. .master = &omap44xx_l3_main_2_hwmod,
  3509. .slave = &omap44xx_l3_main_1_hwmod,
  3510. .clk = "l3_div_ck",
  3511. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3512. };
  3513. /* l4_cfg -> l3_main_1 */
  3514. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_1 = {
  3515. .master = &omap44xx_l4_cfg_hwmod,
  3516. .slave = &omap44xx_l3_main_1_hwmod,
  3517. .clk = "l4_div_ck",
  3518. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3519. };
  3520. /* mmc1 -> l3_main_1 */
  3521. static struct omap_hwmod_ocp_if omap44xx_mmc1__l3_main_1 = {
  3522. .master = &omap44xx_mmc1_hwmod,
  3523. .slave = &omap44xx_l3_main_1_hwmod,
  3524. .clk = "l3_div_ck",
  3525. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3526. };
  3527. /* mmc2 -> l3_main_1 */
  3528. static struct omap_hwmod_ocp_if omap44xx_mmc2__l3_main_1 = {
  3529. .master = &omap44xx_mmc2_hwmod,
  3530. .slave = &omap44xx_l3_main_1_hwmod,
  3531. .clk = "l3_div_ck",
  3532. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3533. };
  3534. static struct omap_hwmod_addr_space omap44xx_l3_main_1_addrs[] = {
  3535. {
  3536. .pa_start = 0x44000000,
  3537. .pa_end = 0x44000fff,
  3538. .flags = ADDR_TYPE_RT
  3539. },
  3540. { }
  3541. };
  3542. /* mpu -> l3_main_1 */
  3543. static struct omap_hwmod_ocp_if omap44xx_mpu__l3_main_1 = {
  3544. .master = &omap44xx_mpu_hwmod,
  3545. .slave = &omap44xx_l3_main_1_hwmod,
  3546. .clk = "l3_div_ck",
  3547. .addr = omap44xx_l3_main_1_addrs,
  3548. .user = OCP_USER_MPU,
  3549. };
  3550. /* c2c_target_fw -> l3_main_2 */
  3551. static struct omap_hwmod_ocp_if omap44xx_c2c_target_fw__l3_main_2 = {
  3552. .master = &omap44xx_c2c_target_fw_hwmod,
  3553. .slave = &omap44xx_l3_main_2_hwmod,
  3554. .clk = "l3_div_ck",
  3555. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3556. };
  3557. /* debugss -> l3_main_2 */
  3558. static struct omap_hwmod_ocp_if omap44xx_debugss__l3_main_2 = {
  3559. .master = &omap44xx_debugss_hwmod,
  3560. .slave = &omap44xx_l3_main_2_hwmod,
  3561. .clk = "dbgclk_mux_ck",
  3562. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3563. };
  3564. /* dma_system -> l3_main_2 */
  3565. static struct omap_hwmod_ocp_if omap44xx_dma_system__l3_main_2 = {
  3566. .master = &omap44xx_dma_system_hwmod,
  3567. .slave = &omap44xx_l3_main_2_hwmod,
  3568. .clk = "l3_div_ck",
  3569. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3570. };
  3571. /* fdif -> l3_main_2 */
  3572. static struct omap_hwmod_ocp_if omap44xx_fdif__l3_main_2 = {
  3573. .master = &omap44xx_fdif_hwmod,
  3574. .slave = &omap44xx_l3_main_2_hwmod,
  3575. .clk = "l3_div_ck",
  3576. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3577. };
  3578. /* gpu -> l3_main_2 */
  3579. static struct omap_hwmod_ocp_if omap44xx_gpu__l3_main_2 = {
  3580. .master = &omap44xx_gpu_hwmod,
  3581. .slave = &omap44xx_l3_main_2_hwmod,
  3582. .clk = "l3_div_ck",
  3583. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3584. };
  3585. /* hsi -> l3_main_2 */
  3586. static struct omap_hwmod_ocp_if omap44xx_hsi__l3_main_2 = {
  3587. .master = &omap44xx_hsi_hwmod,
  3588. .slave = &omap44xx_l3_main_2_hwmod,
  3589. .clk = "l3_div_ck",
  3590. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3591. };
  3592. /* ipu -> l3_main_2 */
  3593. static struct omap_hwmod_ocp_if omap44xx_ipu__l3_main_2 = {
  3594. .master = &omap44xx_ipu_hwmod,
  3595. .slave = &omap44xx_l3_main_2_hwmod,
  3596. .clk = "l3_div_ck",
  3597. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3598. };
  3599. /* iss -> l3_main_2 */
  3600. static struct omap_hwmod_ocp_if omap44xx_iss__l3_main_2 = {
  3601. .master = &omap44xx_iss_hwmod,
  3602. .slave = &omap44xx_l3_main_2_hwmod,
  3603. .clk = "l3_div_ck",
  3604. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3605. };
  3606. /* iva -> l3_main_2 */
  3607. static struct omap_hwmod_ocp_if omap44xx_iva__l3_main_2 = {
  3608. .master = &omap44xx_iva_hwmod,
  3609. .slave = &omap44xx_l3_main_2_hwmod,
  3610. .clk = "l3_div_ck",
  3611. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3612. };
  3613. static struct omap_hwmod_addr_space omap44xx_l3_main_2_addrs[] = {
  3614. {
  3615. .pa_start = 0x44800000,
  3616. .pa_end = 0x44801fff,
  3617. .flags = ADDR_TYPE_RT
  3618. },
  3619. { }
  3620. };
  3621. /* l3_main_1 -> l3_main_2 */
  3622. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_2 = {
  3623. .master = &omap44xx_l3_main_1_hwmod,
  3624. .slave = &omap44xx_l3_main_2_hwmod,
  3625. .clk = "l3_div_ck",
  3626. .addr = omap44xx_l3_main_2_addrs,
  3627. .user = OCP_USER_MPU,
  3628. };
  3629. /* l4_cfg -> l3_main_2 */
  3630. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_2 = {
  3631. .master = &omap44xx_l4_cfg_hwmod,
  3632. .slave = &omap44xx_l3_main_2_hwmod,
  3633. .clk = "l4_div_ck",
  3634. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3635. };
  3636. /* usb_host_fs -> l3_main_2 */
  3637. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_usb_host_fs__l3_main_2 = {
  3638. .master = &omap44xx_usb_host_fs_hwmod,
  3639. .slave = &omap44xx_l3_main_2_hwmod,
  3640. .clk = "l3_div_ck",
  3641. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3642. };
  3643. /* usb_host_hs -> l3_main_2 */
  3644. static struct omap_hwmod_ocp_if omap44xx_usb_host_hs__l3_main_2 = {
  3645. .master = &omap44xx_usb_host_hs_hwmod,
  3646. .slave = &omap44xx_l3_main_2_hwmod,
  3647. .clk = "l3_div_ck",
  3648. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3649. };
  3650. /* usb_otg_hs -> l3_main_2 */
  3651. static struct omap_hwmod_ocp_if omap44xx_usb_otg_hs__l3_main_2 = {
  3652. .master = &omap44xx_usb_otg_hs_hwmod,
  3653. .slave = &omap44xx_l3_main_2_hwmod,
  3654. .clk = "l3_div_ck",
  3655. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3656. };
  3657. static struct omap_hwmod_addr_space omap44xx_l3_main_3_addrs[] = {
  3658. {
  3659. .pa_start = 0x45000000,
  3660. .pa_end = 0x45000fff,
  3661. .flags = ADDR_TYPE_RT
  3662. },
  3663. { }
  3664. };
  3665. /* l3_main_1 -> l3_main_3 */
  3666. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_3 = {
  3667. .master = &omap44xx_l3_main_1_hwmod,
  3668. .slave = &omap44xx_l3_main_3_hwmod,
  3669. .clk = "l3_div_ck",
  3670. .addr = omap44xx_l3_main_3_addrs,
  3671. .user = OCP_USER_MPU,
  3672. };
  3673. /* l3_main_2 -> l3_main_3 */
  3674. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_3 = {
  3675. .master = &omap44xx_l3_main_2_hwmod,
  3676. .slave = &omap44xx_l3_main_3_hwmod,
  3677. .clk = "l3_div_ck",
  3678. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3679. };
  3680. /* l4_cfg -> l3_main_3 */
  3681. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_3 = {
  3682. .master = &omap44xx_l4_cfg_hwmod,
  3683. .slave = &omap44xx_l3_main_3_hwmod,
  3684. .clk = "l4_div_ck",
  3685. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3686. };
  3687. /* aess -> l4_abe */
  3688. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_aess__l4_abe = {
  3689. .master = &omap44xx_aess_hwmod,
  3690. .slave = &omap44xx_l4_abe_hwmod,
  3691. .clk = "ocp_abe_iclk",
  3692. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3693. };
  3694. /* dsp -> l4_abe */
  3695. static struct omap_hwmod_ocp_if omap44xx_dsp__l4_abe = {
  3696. .master = &omap44xx_dsp_hwmod,
  3697. .slave = &omap44xx_l4_abe_hwmod,
  3698. .clk = "ocp_abe_iclk",
  3699. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3700. };
  3701. /* l3_main_1 -> l4_abe */
  3702. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_abe = {
  3703. .master = &omap44xx_l3_main_1_hwmod,
  3704. .slave = &omap44xx_l4_abe_hwmod,
  3705. .clk = "l3_div_ck",
  3706. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3707. };
  3708. /* mpu -> l4_abe */
  3709. static struct omap_hwmod_ocp_if omap44xx_mpu__l4_abe = {
  3710. .master = &omap44xx_mpu_hwmod,
  3711. .slave = &omap44xx_l4_abe_hwmod,
  3712. .clk = "ocp_abe_iclk",
  3713. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3714. };
  3715. /* l3_main_1 -> l4_cfg */
  3716. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_cfg = {
  3717. .master = &omap44xx_l3_main_1_hwmod,
  3718. .slave = &omap44xx_l4_cfg_hwmod,
  3719. .clk = "l3_div_ck",
  3720. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3721. };
  3722. /* l3_main_2 -> l4_per */
  3723. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l4_per = {
  3724. .master = &omap44xx_l3_main_2_hwmod,
  3725. .slave = &omap44xx_l4_per_hwmod,
  3726. .clk = "l3_div_ck",
  3727. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3728. };
  3729. /* l4_cfg -> l4_wkup */
  3730. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l4_wkup = {
  3731. .master = &omap44xx_l4_cfg_hwmod,
  3732. .slave = &omap44xx_l4_wkup_hwmod,
  3733. .clk = "l4_div_ck",
  3734. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3735. };
  3736. /* mpu -> mpu_private */
  3737. static struct omap_hwmod_ocp_if omap44xx_mpu__mpu_private = {
  3738. .master = &omap44xx_mpu_hwmod,
  3739. .slave = &omap44xx_mpu_private_hwmod,
  3740. .clk = "l3_div_ck",
  3741. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3742. };
  3743. static struct omap_hwmod_addr_space omap44xx_ocp_wp_noc_addrs[] = {
  3744. {
  3745. .pa_start = 0x4a102000,
  3746. .pa_end = 0x4a10207f,
  3747. .flags = ADDR_TYPE_RT
  3748. },
  3749. { }
  3750. };
  3751. /* l4_cfg -> ocp_wp_noc */
  3752. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ocp_wp_noc = {
  3753. .master = &omap44xx_l4_cfg_hwmod,
  3754. .slave = &omap44xx_ocp_wp_noc_hwmod,
  3755. .clk = "l4_div_ck",
  3756. .addr = omap44xx_ocp_wp_noc_addrs,
  3757. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3758. };
  3759. static struct omap_hwmod_addr_space omap44xx_aess_addrs[] = {
  3760. {
  3761. .pa_start = 0x401f1000,
  3762. .pa_end = 0x401f13ff,
  3763. .flags = ADDR_TYPE_RT
  3764. },
  3765. { }
  3766. };
  3767. /* l4_abe -> aess */
  3768. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_abe__aess = {
  3769. .master = &omap44xx_l4_abe_hwmod,
  3770. .slave = &omap44xx_aess_hwmod,
  3771. .clk = "ocp_abe_iclk",
  3772. .addr = omap44xx_aess_addrs,
  3773. .user = OCP_USER_MPU,
  3774. };
  3775. static struct omap_hwmod_addr_space omap44xx_aess_dma_addrs[] = {
  3776. {
  3777. .pa_start = 0x490f1000,
  3778. .pa_end = 0x490f13ff,
  3779. .flags = ADDR_TYPE_RT
  3780. },
  3781. { }
  3782. };
  3783. /* l4_abe -> aess (dma) */
  3784. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_abe__aess_dma = {
  3785. .master = &omap44xx_l4_abe_hwmod,
  3786. .slave = &omap44xx_aess_hwmod,
  3787. .clk = "ocp_abe_iclk",
  3788. .addr = omap44xx_aess_dma_addrs,
  3789. .user = OCP_USER_SDMA,
  3790. };
  3791. /* l3_main_2 -> c2c */
  3792. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__c2c = {
  3793. .master = &omap44xx_l3_main_2_hwmod,
  3794. .slave = &omap44xx_c2c_hwmod,
  3795. .clk = "l3_div_ck",
  3796. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3797. };
  3798. static struct omap_hwmod_addr_space omap44xx_counter_32k_addrs[] = {
  3799. {
  3800. .pa_start = 0x4a304000,
  3801. .pa_end = 0x4a30401f,
  3802. .flags = ADDR_TYPE_RT
  3803. },
  3804. { }
  3805. };
  3806. /* l4_wkup -> counter_32k */
  3807. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__counter_32k = {
  3808. .master = &omap44xx_l4_wkup_hwmod,
  3809. .slave = &omap44xx_counter_32k_hwmod,
  3810. .clk = "l4_wkup_clk_mux_ck",
  3811. .addr = omap44xx_counter_32k_addrs,
  3812. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3813. };
  3814. static struct omap_hwmod_addr_space omap44xx_ctrl_module_core_addrs[] = {
  3815. {
  3816. .pa_start = 0x4a002000,
  3817. .pa_end = 0x4a0027ff,
  3818. .flags = ADDR_TYPE_RT
  3819. },
  3820. { }
  3821. };
  3822. /* l4_cfg -> ctrl_module_core */
  3823. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ctrl_module_core = {
  3824. .master = &omap44xx_l4_cfg_hwmod,
  3825. .slave = &omap44xx_ctrl_module_core_hwmod,
  3826. .clk = "l4_div_ck",
  3827. .addr = omap44xx_ctrl_module_core_addrs,
  3828. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3829. };
  3830. static struct omap_hwmod_addr_space omap44xx_ctrl_module_pad_core_addrs[] = {
  3831. {
  3832. .pa_start = 0x4a100000,
  3833. .pa_end = 0x4a1007ff,
  3834. .flags = ADDR_TYPE_RT
  3835. },
  3836. { }
  3837. };
  3838. /* l4_cfg -> ctrl_module_pad_core */
  3839. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ctrl_module_pad_core = {
  3840. .master = &omap44xx_l4_cfg_hwmod,
  3841. .slave = &omap44xx_ctrl_module_pad_core_hwmod,
  3842. .clk = "l4_div_ck",
  3843. .addr = omap44xx_ctrl_module_pad_core_addrs,
  3844. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3845. };
  3846. static struct omap_hwmod_addr_space omap44xx_ctrl_module_wkup_addrs[] = {
  3847. {
  3848. .pa_start = 0x4a30c000,
  3849. .pa_end = 0x4a30c7ff,
  3850. .flags = ADDR_TYPE_RT
  3851. },
  3852. { }
  3853. };
  3854. /* l4_wkup -> ctrl_module_wkup */
  3855. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__ctrl_module_wkup = {
  3856. .master = &omap44xx_l4_wkup_hwmod,
  3857. .slave = &omap44xx_ctrl_module_wkup_hwmod,
  3858. .clk = "l4_wkup_clk_mux_ck",
  3859. .addr = omap44xx_ctrl_module_wkup_addrs,
  3860. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3861. };
  3862. static struct omap_hwmod_addr_space omap44xx_ctrl_module_pad_wkup_addrs[] = {
  3863. {
  3864. .pa_start = 0x4a31e000,
  3865. .pa_end = 0x4a31e7ff,
  3866. .flags = ADDR_TYPE_RT
  3867. },
  3868. { }
  3869. };
  3870. /* l4_wkup -> ctrl_module_pad_wkup */
  3871. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__ctrl_module_pad_wkup = {
  3872. .master = &omap44xx_l4_wkup_hwmod,
  3873. .slave = &omap44xx_ctrl_module_pad_wkup_hwmod,
  3874. .clk = "l4_wkup_clk_mux_ck",
  3875. .addr = omap44xx_ctrl_module_pad_wkup_addrs,
  3876. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3877. };
  3878. static struct omap_hwmod_addr_space omap44xx_debugss_addrs[] = {
  3879. {
  3880. .pa_start = 0x54160000,
  3881. .pa_end = 0x54167fff,
  3882. .flags = ADDR_TYPE_RT
  3883. },
  3884. { }
  3885. };
  3886. /* l3_instr -> debugss */
  3887. static struct omap_hwmod_ocp_if omap44xx_l3_instr__debugss = {
  3888. .master = &omap44xx_l3_instr_hwmod,
  3889. .slave = &omap44xx_debugss_hwmod,
  3890. .clk = "l3_div_ck",
  3891. .addr = omap44xx_debugss_addrs,
  3892. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3893. };
  3894. static struct omap_hwmod_addr_space omap44xx_dma_system_addrs[] = {
  3895. {
  3896. .pa_start = 0x4a056000,
  3897. .pa_end = 0x4a056fff,
  3898. .flags = ADDR_TYPE_RT
  3899. },
  3900. { }
  3901. };
  3902. /* l4_cfg -> dma_system */
  3903. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dma_system = {
  3904. .master = &omap44xx_l4_cfg_hwmod,
  3905. .slave = &omap44xx_dma_system_hwmod,
  3906. .clk = "l4_div_ck",
  3907. .addr = omap44xx_dma_system_addrs,
  3908. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3909. };
  3910. static struct omap_hwmod_addr_space omap44xx_dmic_addrs[] = {
  3911. {
  3912. .name = "mpu",
  3913. .pa_start = 0x4012e000,
  3914. .pa_end = 0x4012e07f,
  3915. .flags = ADDR_TYPE_RT
  3916. },
  3917. { }
  3918. };
  3919. /* l4_abe -> dmic */
  3920. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic = {
  3921. .master = &omap44xx_l4_abe_hwmod,
  3922. .slave = &omap44xx_dmic_hwmod,
  3923. .clk = "ocp_abe_iclk",
  3924. .addr = omap44xx_dmic_addrs,
  3925. .user = OCP_USER_MPU,
  3926. };
  3927. static struct omap_hwmod_addr_space omap44xx_dmic_dma_addrs[] = {
  3928. {
  3929. .name = "dma",
  3930. .pa_start = 0x4902e000,
  3931. .pa_end = 0x4902e07f,
  3932. .flags = ADDR_TYPE_RT
  3933. },
  3934. { }
  3935. };
  3936. /* l4_abe -> dmic (dma) */
  3937. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic_dma = {
  3938. .master = &omap44xx_l4_abe_hwmod,
  3939. .slave = &omap44xx_dmic_hwmod,
  3940. .clk = "ocp_abe_iclk",
  3941. .addr = omap44xx_dmic_dma_addrs,
  3942. .user = OCP_USER_SDMA,
  3943. };
  3944. /* dsp -> iva */
  3945. static struct omap_hwmod_ocp_if omap44xx_dsp__iva = {
  3946. .master = &omap44xx_dsp_hwmod,
  3947. .slave = &omap44xx_iva_hwmod,
  3948. .clk = "dpll_iva_m5x2_ck",
  3949. .user = OCP_USER_DSP,
  3950. };
  3951. /* dsp -> sl2if */
  3952. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_dsp__sl2if = {
  3953. .master = &omap44xx_dsp_hwmod,
  3954. .slave = &omap44xx_sl2if_hwmod,
  3955. .clk = "dpll_iva_m5x2_ck",
  3956. .user = OCP_USER_DSP,
  3957. };
  3958. /* l4_cfg -> dsp */
  3959. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dsp = {
  3960. .master = &omap44xx_l4_cfg_hwmod,
  3961. .slave = &omap44xx_dsp_hwmod,
  3962. .clk = "l4_div_ck",
  3963. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3964. };
  3965. static struct omap_hwmod_addr_space omap44xx_dss_dma_addrs[] = {
  3966. {
  3967. .pa_start = 0x58000000,
  3968. .pa_end = 0x5800007f,
  3969. .flags = ADDR_TYPE_RT
  3970. },
  3971. { }
  3972. };
  3973. /* l3_main_2 -> dss */
  3974. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss = {
  3975. .master = &omap44xx_l3_main_2_hwmod,
  3976. .slave = &omap44xx_dss_hwmod,
  3977. .clk = "dss_fck",
  3978. .addr = omap44xx_dss_dma_addrs,
  3979. .user = OCP_USER_SDMA,
  3980. };
  3981. static struct omap_hwmod_addr_space omap44xx_dss_addrs[] = {
  3982. {
  3983. .pa_start = 0x48040000,
  3984. .pa_end = 0x4804007f,
  3985. .flags = ADDR_TYPE_RT
  3986. },
  3987. { }
  3988. };
  3989. /* l4_per -> dss */
  3990. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss = {
  3991. .master = &omap44xx_l4_per_hwmod,
  3992. .slave = &omap44xx_dss_hwmod,
  3993. .clk = "l4_div_ck",
  3994. .addr = omap44xx_dss_addrs,
  3995. .user = OCP_USER_MPU,
  3996. };
  3997. static struct omap_hwmod_addr_space omap44xx_dss_dispc_dma_addrs[] = {
  3998. {
  3999. .pa_start = 0x58001000,
  4000. .pa_end = 0x58001fff,
  4001. .flags = ADDR_TYPE_RT
  4002. },
  4003. { }
  4004. };
  4005. /* l3_main_2 -> dss_dispc */
  4006. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dispc = {
  4007. .master = &omap44xx_l3_main_2_hwmod,
  4008. .slave = &omap44xx_dss_dispc_hwmod,
  4009. .clk = "dss_fck",
  4010. .addr = omap44xx_dss_dispc_dma_addrs,
  4011. .user = OCP_USER_SDMA,
  4012. };
  4013. static struct omap_hwmod_addr_space omap44xx_dss_dispc_addrs[] = {
  4014. {
  4015. .pa_start = 0x48041000,
  4016. .pa_end = 0x48041fff,
  4017. .flags = ADDR_TYPE_RT
  4018. },
  4019. { }
  4020. };
  4021. /* l4_per -> dss_dispc */
  4022. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dispc = {
  4023. .master = &omap44xx_l4_per_hwmod,
  4024. .slave = &omap44xx_dss_dispc_hwmod,
  4025. .clk = "l4_div_ck",
  4026. .addr = omap44xx_dss_dispc_addrs,
  4027. .user = OCP_USER_MPU,
  4028. };
  4029. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_dma_addrs[] = {
  4030. {
  4031. .pa_start = 0x58004000,
  4032. .pa_end = 0x580041ff,
  4033. .flags = ADDR_TYPE_RT
  4034. },
  4035. { }
  4036. };
  4037. /* l3_main_2 -> dss_dsi1 */
  4038. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi1 = {
  4039. .master = &omap44xx_l3_main_2_hwmod,
  4040. .slave = &omap44xx_dss_dsi1_hwmod,
  4041. .clk = "dss_fck",
  4042. .addr = omap44xx_dss_dsi1_dma_addrs,
  4043. .user = OCP_USER_SDMA,
  4044. };
  4045. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_addrs[] = {
  4046. {
  4047. .pa_start = 0x48044000,
  4048. .pa_end = 0x480441ff,
  4049. .flags = ADDR_TYPE_RT
  4050. },
  4051. { }
  4052. };
  4053. /* l4_per -> dss_dsi1 */
  4054. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi1 = {
  4055. .master = &omap44xx_l4_per_hwmod,
  4056. .slave = &omap44xx_dss_dsi1_hwmod,
  4057. .clk = "l4_div_ck",
  4058. .addr = omap44xx_dss_dsi1_addrs,
  4059. .user = OCP_USER_MPU,
  4060. };
  4061. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_dma_addrs[] = {
  4062. {
  4063. .pa_start = 0x58005000,
  4064. .pa_end = 0x580051ff,
  4065. .flags = ADDR_TYPE_RT
  4066. },
  4067. { }
  4068. };
  4069. /* l3_main_2 -> dss_dsi2 */
  4070. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi2 = {
  4071. .master = &omap44xx_l3_main_2_hwmod,
  4072. .slave = &omap44xx_dss_dsi2_hwmod,
  4073. .clk = "dss_fck",
  4074. .addr = omap44xx_dss_dsi2_dma_addrs,
  4075. .user = OCP_USER_SDMA,
  4076. };
  4077. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_addrs[] = {
  4078. {
  4079. .pa_start = 0x48045000,
  4080. .pa_end = 0x480451ff,
  4081. .flags = ADDR_TYPE_RT
  4082. },
  4083. { }
  4084. };
  4085. /* l4_per -> dss_dsi2 */
  4086. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi2 = {
  4087. .master = &omap44xx_l4_per_hwmod,
  4088. .slave = &omap44xx_dss_dsi2_hwmod,
  4089. .clk = "l4_div_ck",
  4090. .addr = omap44xx_dss_dsi2_addrs,
  4091. .user = OCP_USER_MPU,
  4092. };
  4093. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_dma_addrs[] = {
  4094. {
  4095. .pa_start = 0x58006000,
  4096. .pa_end = 0x58006fff,
  4097. .flags = ADDR_TYPE_RT
  4098. },
  4099. { }
  4100. };
  4101. /* l3_main_2 -> dss_hdmi */
  4102. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_hdmi = {
  4103. .master = &omap44xx_l3_main_2_hwmod,
  4104. .slave = &omap44xx_dss_hdmi_hwmod,
  4105. .clk = "dss_fck",
  4106. .addr = omap44xx_dss_hdmi_dma_addrs,
  4107. .user = OCP_USER_SDMA,
  4108. };
  4109. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_addrs[] = {
  4110. {
  4111. .pa_start = 0x48046000,
  4112. .pa_end = 0x48046fff,
  4113. .flags = ADDR_TYPE_RT
  4114. },
  4115. { }
  4116. };
  4117. /* l4_per -> dss_hdmi */
  4118. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_hdmi = {
  4119. .master = &omap44xx_l4_per_hwmod,
  4120. .slave = &omap44xx_dss_hdmi_hwmod,
  4121. .clk = "l4_div_ck",
  4122. .addr = omap44xx_dss_hdmi_addrs,
  4123. .user = OCP_USER_MPU,
  4124. };
  4125. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_dma_addrs[] = {
  4126. {
  4127. .pa_start = 0x58002000,
  4128. .pa_end = 0x580020ff,
  4129. .flags = ADDR_TYPE_RT
  4130. },
  4131. { }
  4132. };
  4133. /* l3_main_2 -> dss_rfbi */
  4134. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_rfbi = {
  4135. .master = &omap44xx_l3_main_2_hwmod,
  4136. .slave = &omap44xx_dss_rfbi_hwmod,
  4137. .clk = "dss_fck",
  4138. .addr = omap44xx_dss_rfbi_dma_addrs,
  4139. .user = OCP_USER_SDMA,
  4140. };
  4141. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_addrs[] = {
  4142. {
  4143. .pa_start = 0x48042000,
  4144. .pa_end = 0x480420ff,
  4145. .flags = ADDR_TYPE_RT
  4146. },
  4147. { }
  4148. };
  4149. /* l4_per -> dss_rfbi */
  4150. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_rfbi = {
  4151. .master = &omap44xx_l4_per_hwmod,
  4152. .slave = &omap44xx_dss_rfbi_hwmod,
  4153. .clk = "l4_div_ck",
  4154. .addr = omap44xx_dss_rfbi_addrs,
  4155. .user = OCP_USER_MPU,
  4156. };
  4157. static struct omap_hwmod_addr_space omap44xx_dss_venc_dma_addrs[] = {
  4158. {
  4159. .pa_start = 0x58003000,
  4160. .pa_end = 0x580030ff,
  4161. .flags = ADDR_TYPE_RT
  4162. },
  4163. { }
  4164. };
  4165. /* l3_main_2 -> dss_venc */
  4166. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_venc = {
  4167. .master = &omap44xx_l3_main_2_hwmod,
  4168. .slave = &omap44xx_dss_venc_hwmod,
  4169. .clk = "dss_fck",
  4170. .addr = omap44xx_dss_venc_dma_addrs,
  4171. .user = OCP_USER_SDMA,
  4172. };
  4173. static struct omap_hwmod_addr_space omap44xx_dss_venc_addrs[] = {
  4174. {
  4175. .pa_start = 0x48043000,
  4176. .pa_end = 0x480430ff,
  4177. .flags = ADDR_TYPE_RT
  4178. },
  4179. { }
  4180. };
  4181. /* l4_per -> dss_venc */
  4182. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_venc = {
  4183. .master = &omap44xx_l4_per_hwmod,
  4184. .slave = &omap44xx_dss_venc_hwmod,
  4185. .clk = "l4_div_ck",
  4186. .addr = omap44xx_dss_venc_addrs,
  4187. .user = OCP_USER_MPU,
  4188. };
  4189. static struct omap_hwmod_addr_space omap44xx_elm_addrs[] = {
  4190. {
  4191. .pa_start = 0x48078000,
  4192. .pa_end = 0x48078fff,
  4193. .flags = ADDR_TYPE_RT
  4194. },
  4195. { }
  4196. };
  4197. /* l4_per -> elm */
  4198. static struct omap_hwmod_ocp_if omap44xx_l4_per__elm = {
  4199. .master = &omap44xx_l4_per_hwmod,
  4200. .slave = &omap44xx_elm_hwmod,
  4201. .clk = "l4_div_ck",
  4202. .addr = omap44xx_elm_addrs,
  4203. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4204. };
  4205. static struct omap_hwmod_addr_space omap44xx_emif1_addrs[] = {
  4206. {
  4207. .pa_start = 0x4c000000,
  4208. .pa_end = 0x4c0000ff,
  4209. .flags = ADDR_TYPE_RT
  4210. },
  4211. { }
  4212. };
  4213. /* emif_fw -> emif1 */
  4214. static struct omap_hwmod_ocp_if omap44xx_emif_fw__emif1 = {
  4215. .master = &omap44xx_emif_fw_hwmod,
  4216. .slave = &omap44xx_emif1_hwmod,
  4217. .clk = "l3_div_ck",
  4218. .addr = omap44xx_emif1_addrs,
  4219. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4220. };
  4221. static struct omap_hwmod_addr_space omap44xx_emif2_addrs[] = {
  4222. {
  4223. .pa_start = 0x4d000000,
  4224. .pa_end = 0x4d0000ff,
  4225. .flags = ADDR_TYPE_RT
  4226. },
  4227. { }
  4228. };
  4229. /* emif_fw -> emif2 */
  4230. static struct omap_hwmod_ocp_if omap44xx_emif_fw__emif2 = {
  4231. .master = &omap44xx_emif_fw_hwmod,
  4232. .slave = &omap44xx_emif2_hwmod,
  4233. .clk = "l3_div_ck",
  4234. .addr = omap44xx_emif2_addrs,
  4235. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4236. };
  4237. static struct omap_hwmod_addr_space omap44xx_fdif_addrs[] = {
  4238. {
  4239. .pa_start = 0x4a10a000,
  4240. .pa_end = 0x4a10a1ff,
  4241. .flags = ADDR_TYPE_RT
  4242. },
  4243. { }
  4244. };
  4245. /* l4_cfg -> fdif */
  4246. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__fdif = {
  4247. .master = &omap44xx_l4_cfg_hwmod,
  4248. .slave = &omap44xx_fdif_hwmod,
  4249. .clk = "l4_div_ck",
  4250. .addr = omap44xx_fdif_addrs,
  4251. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4252. };
  4253. static struct omap_hwmod_addr_space omap44xx_gpio1_addrs[] = {
  4254. {
  4255. .pa_start = 0x4a310000,
  4256. .pa_end = 0x4a3101ff,
  4257. .flags = ADDR_TYPE_RT
  4258. },
  4259. { }
  4260. };
  4261. /* l4_wkup -> gpio1 */
  4262. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__gpio1 = {
  4263. .master = &omap44xx_l4_wkup_hwmod,
  4264. .slave = &omap44xx_gpio1_hwmod,
  4265. .clk = "l4_wkup_clk_mux_ck",
  4266. .addr = omap44xx_gpio1_addrs,
  4267. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4268. };
  4269. static struct omap_hwmod_addr_space omap44xx_gpio2_addrs[] = {
  4270. {
  4271. .pa_start = 0x48055000,
  4272. .pa_end = 0x480551ff,
  4273. .flags = ADDR_TYPE_RT
  4274. },
  4275. { }
  4276. };
  4277. /* l4_per -> gpio2 */
  4278. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio2 = {
  4279. .master = &omap44xx_l4_per_hwmod,
  4280. .slave = &omap44xx_gpio2_hwmod,
  4281. .clk = "l4_div_ck",
  4282. .addr = omap44xx_gpio2_addrs,
  4283. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4284. };
  4285. static struct omap_hwmod_addr_space omap44xx_gpio3_addrs[] = {
  4286. {
  4287. .pa_start = 0x48057000,
  4288. .pa_end = 0x480571ff,
  4289. .flags = ADDR_TYPE_RT
  4290. },
  4291. { }
  4292. };
  4293. /* l4_per -> gpio3 */
  4294. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio3 = {
  4295. .master = &omap44xx_l4_per_hwmod,
  4296. .slave = &omap44xx_gpio3_hwmod,
  4297. .clk = "l4_div_ck",
  4298. .addr = omap44xx_gpio3_addrs,
  4299. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4300. };
  4301. static struct omap_hwmod_addr_space omap44xx_gpio4_addrs[] = {
  4302. {
  4303. .pa_start = 0x48059000,
  4304. .pa_end = 0x480591ff,
  4305. .flags = ADDR_TYPE_RT
  4306. },
  4307. { }
  4308. };
  4309. /* l4_per -> gpio4 */
  4310. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio4 = {
  4311. .master = &omap44xx_l4_per_hwmod,
  4312. .slave = &omap44xx_gpio4_hwmod,
  4313. .clk = "l4_div_ck",
  4314. .addr = omap44xx_gpio4_addrs,
  4315. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4316. };
  4317. static struct omap_hwmod_addr_space omap44xx_gpio5_addrs[] = {
  4318. {
  4319. .pa_start = 0x4805b000,
  4320. .pa_end = 0x4805b1ff,
  4321. .flags = ADDR_TYPE_RT
  4322. },
  4323. { }
  4324. };
  4325. /* l4_per -> gpio5 */
  4326. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio5 = {
  4327. .master = &omap44xx_l4_per_hwmod,
  4328. .slave = &omap44xx_gpio5_hwmod,
  4329. .clk = "l4_div_ck",
  4330. .addr = omap44xx_gpio5_addrs,
  4331. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4332. };
  4333. static struct omap_hwmod_addr_space omap44xx_gpio6_addrs[] = {
  4334. {
  4335. .pa_start = 0x4805d000,
  4336. .pa_end = 0x4805d1ff,
  4337. .flags = ADDR_TYPE_RT
  4338. },
  4339. { }
  4340. };
  4341. /* l4_per -> gpio6 */
  4342. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio6 = {
  4343. .master = &omap44xx_l4_per_hwmod,
  4344. .slave = &omap44xx_gpio6_hwmod,
  4345. .clk = "l4_div_ck",
  4346. .addr = omap44xx_gpio6_addrs,
  4347. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4348. };
  4349. static struct omap_hwmod_addr_space omap44xx_gpmc_addrs[] = {
  4350. {
  4351. .pa_start = 0x50000000,
  4352. .pa_end = 0x500003ff,
  4353. .flags = ADDR_TYPE_RT
  4354. },
  4355. { }
  4356. };
  4357. /* l3_main_2 -> gpmc */
  4358. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpmc = {
  4359. .master = &omap44xx_l3_main_2_hwmod,
  4360. .slave = &omap44xx_gpmc_hwmod,
  4361. .clk = "l3_div_ck",
  4362. .addr = omap44xx_gpmc_addrs,
  4363. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4364. };
  4365. static struct omap_hwmod_addr_space omap44xx_gpu_addrs[] = {
  4366. {
  4367. .pa_start = 0x56000000,
  4368. .pa_end = 0x5600ffff,
  4369. .flags = ADDR_TYPE_RT
  4370. },
  4371. { }
  4372. };
  4373. /* l3_main_2 -> gpu */
  4374. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpu = {
  4375. .master = &omap44xx_l3_main_2_hwmod,
  4376. .slave = &omap44xx_gpu_hwmod,
  4377. .clk = "l3_div_ck",
  4378. .addr = omap44xx_gpu_addrs,
  4379. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4380. };
  4381. static struct omap_hwmod_addr_space omap44xx_hdq1w_addrs[] = {
  4382. {
  4383. .pa_start = 0x480b2000,
  4384. .pa_end = 0x480b201f,
  4385. .flags = ADDR_TYPE_RT
  4386. },
  4387. { }
  4388. };
  4389. /* l4_per -> hdq1w */