synchronousMemoryDatabase.h 4.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139
  1. /* linux/arch/arm/mach-exynos/include/mach/map.h
  2. *
  3. * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com/
  5. *
  6. * EXYNOS4 - Memory map definitions
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #ifndef __ASM_ARCH_MAP_H
  13. #define __ASM_ARCH_MAP_H __FILE__
  14. #include <plat/map-base.h>
  15. /*
  16. * EXYNOS4 UART offset is 0x10000 but the older S5P SoCs are 0x400.
  17. * So need to define it, and here is to avoid redefinition warning.
  18. */
  19. #define S3C_UART_OFFSET (0x10000)
  20. #include <plat/map-s5p.h>
  21. #define EXYNOS4_PA_SYSRAM0 0x02025000
  22. #define EXYNOS4_PA_SYSRAM1 0x02020000
  23. #define EXYNOS5_PA_SYSRAM 0x02020000
  24. #define EXYNOS4_PA_FIMC0 0x11800000
  25. #define EXYNOS4_PA_FIMC1 0x11810000
  26. #define EXYNOS4_PA_FIMC2 0x11820000
  27. #define EXYNOS4_PA_FIMC3 0x11830000
  28. #define EXYNOS4_PA_JPEG 0x11840000
  29. /* x = 0...1 */
  30. #define EXYNOS4_PA_FIMC_LITE(x) (0x12390000 + ((x) * 0x10000))
  31. #define EXYNOS4_PA_G2D 0x12800000
  32. #define EXYNOS4_PA_I2S0 0x03830000
  33. #define EXYNOS4_PA_I2S1 0xE3100000
  34. #define EXYNOS4_PA_I2S2 0xE2A00000
  35. #define EXYNOS4_PA_PCM0 0x03840000
  36. #define EXYNOS4_PA_PCM1 0x13980000
  37. #define EXYNOS4_PA_PCM2 0x13990000
  38. #define EXYNOS4_PA_SROM_BANK(x) (0x04000000 + ((x) * 0x01000000))
  39. #define EXYNOS4_PA_ONENAND 0x0C000000
  40. #define EXYNOS4_PA_ONENAND_DMA 0x0C600000
  41. #define EXYNOS_PA_CHIPID 0x10000000
  42. #define EXYNOS5440_PA_CHIPID 0x00160000
  43. #define EXYNOS4_PA_SYSCON 0x10010000
  44. #define EXYNOS5_PA_SYSCON 0x10050100
  45. #define EXYNOS4_PA_PMU 0x10020000
  46. #define EXYNOS5_PA_PMU 0x10040000
  47. #define EXYNOS4_PA_CMU 0x10030000
  48. #define EXYNOS5_PA_CMU 0x10010000
  49. #define EXYNOS4_PA_SYSTIMER 0x10050000
  50. #define EXYNOS5_PA_SYSTIMER 0x101C0000
  51. #define EXYNOS4_PA_WATCHDOG 0x10060000
  52. #define EXYNOS5_PA_WATCHDOG 0x101D0000
  53. #define EXYNOS4_PA_RTC 0x10070000
  54. #define EXYNOS4_PA_KEYPAD 0x100A0000
  55. #define EXYNOS4_PA_DMC0 0x10400000
  56. #define EXYNOS4_PA_DMC1 0x10410000
  57. #define EXYNOS4_PA_COMBINER 0x10440000
  58. #define EXYNOS5_PA_COMBINER 0x10440000
  59. #define EXYNOS4_PA_GIC_CPU 0x10480000
  60. #define EXYNOS4_PA_GIC_DIST 0x10490000
  61. #define EXYNOS5_PA_GIC_CPU 0x10482000
  62. #define EXYNOS5_PA_GIC_DIST 0x10481000
  63. #define EXYNOS4_PA_COREPERI 0x10500000
  64. #define EXYNOS4_PA_TWD 0x10500600
  65. #define EXYNOS4_PA_L2CC 0x10502000
  66. #define EXYNOS4_PA_TMU 0x100C0000
  67. #define EXYNOS4_PA_MDMA0 0x10810000
  68. #define EXYNOS4_PA_MDMA1 0x12850000
  69. #define EXYNOS4_PA_S_MDMA1 0x12840000
  70. #define EXYNOS4_PA_PDMA0 0x12680000
  71. #define EXYNOS4_PA_PDMA1 0x12690000
  72. #define EXYNOS5_PA_MDMA0 0x10800000
  73. #define EXYNOS5_PA_MDMA1 0x11C10000
  74. #define EXYNOS5_PA_PDMA0 0x121A0000
  75. #define EXYNOS5_PA_PDMA1 0x121B0000
  76. #define EXYNOS4_PA_SYSMMU_MDMA 0x10A40000
  77. #define EXYNOS4_PA_SYSMMU_2D_ACP 0x10A40000
  78. #define EXYNOS4_PA_SYSMMU_SSS 0x10A50000
  79. #define EXYNOS4_PA_SYSMMU_FIMC0 0x11A20000
  80. #define EXYNOS4_PA_SYSMMU_FIMC1 0x11A30000
  81. #define EXYNOS4_PA_SYSMMU_FIMC2 0x11A40000
  82. #define EXYNOS4_PA_SYSMMU_FIMC3 0x11A50000
  83. #define EXYNOS4_PA_SYSMMU_JPEG 0x11A60000
  84. #define EXYNOS4_PA_SYSMMU_FIMD0 0x11E20000
  85. #define EXYNOS4_PA_SYSMMU_FIMD1 0x12220000
  86. #define EXYNOS4_PA_SYSMMU_FIMC_ISP 0x12260000
  87. #define EXYNOS4_PA_SYSMMU_FIMC_DRC 0x12270000
  88. #define EXYNOS4_PA_SYSMMU_FIMC_FD 0x122A0000
  89. #define EXYNOS4_PA_SYSMMU_ISPCPU 0x122B0000
  90. #define EXYNOS4_PA_SYSMMU_FIMC_LITE0 0x123B0000
  91. #define EXYNOS4_PA_SYSMMU_FIMC_LITE1 0x123C0000
  92. #define EXYNOS4_PA_SYSMMU_PCIe 0x12620000
  93. #define EXYNOS4_PA_SYSMMU_G2D 0x12A20000
  94. #define EXYNOS4_PA_SYSMMU_ROTATOR 0x12A30000
  95. #define EXYNOS4_PA_SYSMMU_MDMA2 0x12A40000
  96. #define EXYNOS4_PA_SYSMMU_TV 0x12E20000
  97. #define EXYNOS4_PA_SYSMMU_MFC_L 0x13620000
  98. #define EXYNOS4_PA_SYSMMU_MFC_R 0x13630000
  99. #define EXYNOS5_PA_GSC0 0x13E00000
  100. #define EXYNOS5_PA_GSC1 0x13E10000
  101. #define EXYNOS5_PA_GSC2 0x13E20000
  102. #define EXYNOS5_PA_GSC3 0x13E30000
  103. #define EXYNOS5_PA_SYSMMU_MDMA1 0x10A40000
  104. #define EXYNOS5_PA_SYSMMU_SSS 0x10A50000
  105. #define EXYNOS5_PA_SYSMMU_2D 0x10A60000
  106. #define EXYNOS5_PA_SYSMMU_MFC_L 0x11200000
  107. #define EXYNOS5_PA_SYSMMU_MFC_R 0x11210000
  108. #define EXYNOS5_PA_SYSMMU_ROTATOR 0x11D40000
  109. #define EXYNOS5_PA_SYSMMU_MDMA2 0x11D50000