| 12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081 | /* * omap_hwmod_3xxx_data.c - hardware modules present on the OMAP3xxx chips * * Copyright (C) 2009-2011 Nokia Corporation * Copyright (C) 2012 Texas Instruments, Inc. * Paul Walmsley * * This program is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License version 2 as * published by the Free Software Foundation. * * The data in this file should be completely autogeneratable from * the TI hardware database or other technical documentation. * * XXX these should be marked initdata for multi-OMAP kernels */#include <linux/i2c-omap.h>#include <linux/power/smartreflex.h>#include <linux/platform_data/gpio-omap.h>#include <linux/omap-dma.h>#include "l3_3xxx.h"#include "l4_3xxx.h"#include <linux/platform_data/asoc-ti-mcbsp.h>#include <linux/platform_data/spi-omap2-mcspi.h>#include <linux/platform_data/iommu-omap.h>#include <plat/dmtimer.h>#include "am35xx.h"#include "soc.h"#include "omap_hwmod.h"#include "omap_hwmod_common_data.h"#include "prm-regbits-34xx.h"#include "cm-regbits-34xx.h"#include "dma.h"#include "i2c.h"#include "mmc.h"#include "wd_timer.h"#include "serial.h"/* * OMAP3xxx hardware module integration data * * All of the data in this section should be autogeneratable from the * TI hardware database or other technical documentation.  Data that * is driver-specific or driver-kernel integration-specific belongs * elsewhere. *//* * IP blocks *//* L3 */static struct omap_hwmod_irq_info omap3xxx_l3_main_irqs[] = {	{ .irq = 9 + OMAP_INTC_START, },	{ .irq = 10 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod omap3xxx_l3_main_hwmod = {	.name		= "l3_main",	.class		= &l3_hwmod_class,	.mpu_irqs	= omap3xxx_l3_main_irqs,	.flags		= HWMOD_NO_IDLEST,};/* L4 CORE */static struct omap_hwmod omap3xxx_l4_core_hwmod = {	.name		= "l4_core",	.class		= &l4_hwmod_class,	.flags		= HWMOD_NO_IDLEST,};/* L4 PER */static struct omap_hwmod omap3xxx_l4_per_hwmod = {	.name		= "l4_per",	.class		= &l4_hwmod_class,	.flags		= HWMOD_NO_IDLEST,};/* L4 WKUP */static struct omap_hwmod omap3xxx_l4_wkup_hwmod = {	.name		= "l4_wkup",	.class		= &l4_hwmod_class,	.flags		= HWMOD_NO_IDLEST,};/* L4 SEC */static struct omap_hwmod omap3xxx_l4_sec_hwmod = {	.name		= "l4_sec",	.class		= &l4_hwmod_class,	.flags		= HWMOD_NO_IDLEST,};/* MPU */static struct omap_hwmod_irq_info omap3xxx_mpu_irqs[] = {	{ .name = "pmu", .irq = 3 + OMAP_INTC_START },	{ .irq = -1 }};static struct omap_hwmod omap3xxx_mpu_hwmod = {	.name		= "mpu",	.mpu_irqs	= omap3xxx_mpu_irqs,	.class		= &mpu_hwmod_class,	.main_clk	= "arm_fck",};/* IVA2 (IVA2) */static struct omap_hwmod_rst_info omap3xxx_iva_resets[] = {	{ .name = "logic", .rst_shift = 0, .st_shift = 8 },	{ .name = "seq0", .rst_shift = 1, .st_shift = 9 },	{ .name = "seq1", .rst_shift = 2, .st_shift = 10 },};static struct omap_hwmod omap3xxx_iva_hwmod = {	.name		= "iva",	.class		= &iva_hwmod_class,	.clkdm_name	= "iva2_clkdm",	.rst_lines	= omap3xxx_iva_resets,	.rst_lines_cnt	= ARRAY_SIZE(omap3xxx_iva_resets),	.main_clk	= "iva2_ck",	.prcm = {		.omap2 = {			.module_offs = OMAP3430_IVA2_MOD,			.prcm_reg_id = 1,			.module_bit = OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_SHIFT,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_IVA2_SHIFT,		}	},};/* * 'debugss' class * debug and emulation sub system */static struct omap_hwmod_class omap3xxx_debugss_hwmod_class = {	.name	= "debugss",};/* debugss */static struct omap_hwmod omap3xxx_debugss_hwmod = {	.name		= "debugss",	.class		= &omap3xxx_debugss_hwmod_class,	.clkdm_name	= "emu_clkdm",	.main_clk	= "emu_src_ck",	.flags		= HWMOD_NO_IDLEST,};/* timer class */static struct omap_hwmod_class_sysconfig omap3xxx_timer_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0010,	.syss_offs	= 0x0014,	.sysc_flags	= (SYSC_HAS_SIDLEMODE | SYSC_HAS_CLOCKACTIVITY |			   SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |			   SYSC_HAS_EMUFREE | SYSC_HAS_AUTOIDLE |			   SYSS_HAS_RESET_STATUS),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),	.clockact	= CLOCKACT_TEST_ICLK,	.sysc_fields	= &omap_hwmod_sysc_type1,};static struct omap_hwmod_class omap3xxx_timer_hwmod_class = {	.name = "timer",	.sysc = &omap3xxx_timer_sysc,};/* secure timers dev attribute */static struct omap_timer_capability_dev_attr capability_secure_dev_attr = {	.timer_capability	= OMAP_TIMER_ALWON | OMAP_TIMER_SECURE,};/* always-on timers dev attribute */static struct omap_timer_capability_dev_attr capability_alwon_dev_attr = {	.timer_capability	= OMAP_TIMER_ALWON,};/* pwm timers dev attribute */static struct omap_timer_capability_dev_attr capability_pwm_dev_attr = {	.timer_capability	= OMAP_TIMER_HAS_PWM,};/* timers with DSP interrupt dev attribute */static struct omap_timer_capability_dev_attr capability_dsp_dev_attr = {	.timer_capability       = OMAP_TIMER_HAS_DSP_IRQ,};/* pwm timers with DSP interrupt dev attribute */static struct omap_timer_capability_dev_attr capability_dsp_pwm_dev_attr = {	.timer_capability       = OMAP_TIMER_HAS_DSP_IRQ | OMAP_TIMER_HAS_PWM,};/* timer1 */static struct omap_hwmod omap3xxx_timer1_hwmod = {	.name		= "timer1",	.mpu_irqs	= omap2_timer1_mpu_irqs,	.main_clk	= "gpt1_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_GPT1_SHIFT,			.module_offs = WKUP_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_GPT1_SHIFT,		},	},	.dev_attr	= &capability_alwon_dev_attr,	.class		= &omap3xxx_timer_hwmod_class,	.flags		= HWMOD_SET_DEFAULT_CLOCKACT,};/* timer2 */static struct omap_hwmod omap3xxx_timer2_hwmod = {	.name		= "timer2",	.mpu_irqs	= omap2_timer2_mpu_irqs,	.main_clk	= "gpt2_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_GPT2_SHIFT,			.module_offs = OMAP3430_PER_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_GPT2_SHIFT,		},	},	.class		= &omap3xxx_timer_hwmod_class,	.flags		= HWMOD_SET_DEFAULT_CLOCKACT,};/* timer3 */static struct omap_hwmod omap3xxx_timer3_hwmod = {	.name		= "timer3",	.mpu_irqs	= omap2_timer3_mpu_irqs,	.main_clk	= "gpt3_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_GPT3_SHIFT,			.module_offs = OMAP3430_PER_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_GPT3_SHIFT,		},	},	.class		= &omap3xxx_timer_hwmod_class,	.flags		= HWMOD_SET_DEFAULT_CLOCKACT,};/* timer4 */static struct omap_hwmod omap3xxx_timer4_hwmod = {	.name		= "timer4",	.mpu_irqs	= omap2_timer4_mpu_irqs,	.main_clk	= "gpt4_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_GPT4_SHIFT,			.module_offs = OMAP3430_PER_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_GPT4_SHIFT,		},	},	.class		= &omap3xxx_timer_hwmod_class,	.flags		= HWMOD_SET_DEFAULT_CLOCKACT,};/* timer5 */static struct omap_hwmod omap3xxx_timer5_hwmod = {	.name		= "timer5",	.mpu_irqs	= omap2_timer5_mpu_irqs,	.main_clk	= "gpt5_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_GPT5_SHIFT,			.module_offs = OMAP3430_PER_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_GPT5_SHIFT,		},	},	.dev_attr	= &capability_dsp_dev_attr,	.class		= &omap3xxx_timer_hwmod_class,	.flags		= HWMOD_SET_DEFAULT_CLOCKACT,};/* timer6 */static struct omap_hwmod omap3xxx_timer6_hwmod = {	.name		= "timer6",	.mpu_irqs	= omap2_timer6_mpu_irqs,	.main_clk	= "gpt6_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_GPT6_SHIFT,			.module_offs = OMAP3430_PER_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_GPT6_SHIFT,		},	},	.dev_attr	= &capability_dsp_dev_attr,	.class		= &omap3xxx_timer_hwmod_class,	.flags		= HWMOD_SET_DEFAULT_CLOCKACT,};/* timer7 */static struct omap_hwmod omap3xxx_timer7_hwmod = {	.name		= "timer7",	.mpu_irqs	= omap2_timer7_mpu_irqs,	.main_clk	= "gpt7_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_GPT7_SHIFT,			.module_offs = OMAP3430_PER_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_GPT7_SHIFT,		},	},	.dev_attr	= &capability_dsp_dev_attr,	.class		= &omap3xxx_timer_hwmod_class,	.flags		= HWMOD_SET_DEFAULT_CLOCKACT,};/* timer8 */static struct omap_hwmod omap3xxx_timer8_hwmod = {	.name		= "timer8",	.mpu_irqs	= omap2_timer8_mpu_irqs,	.main_clk	= "gpt8_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_GPT8_SHIFT,			.module_offs = OMAP3430_PER_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_GPT8_SHIFT,		},	},	.dev_attr	= &capability_dsp_pwm_dev_attr,	.class		= &omap3xxx_timer_hwmod_class,	.flags		= HWMOD_SET_DEFAULT_CLOCKACT,};/* timer9 */static struct omap_hwmod omap3xxx_timer9_hwmod = {	.name		= "timer9",	.mpu_irqs	= omap2_timer9_mpu_irqs,	.main_clk	= "gpt9_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_GPT9_SHIFT,			.module_offs = OMAP3430_PER_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_GPT9_SHIFT,		},	},	.dev_attr	= &capability_pwm_dev_attr,	.class		= &omap3xxx_timer_hwmod_class,	.flags		= HWMOD_SET_DEFAULT_CLOCKACT,};/* timer10 */static struct omap_hwmod omap3xxx_timer10_hwmod = {	.name		= "timer10",	.mpu_irqs	= omap2_timer10_mpu_irqs,	.main_clk	= "gpt10_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_GPT10_SHIFT,			.module_offs = CORE_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_GPT10_SHIFT,		},	},	.dev_attr	= &capability_pwm_dev_attr,	.class		= &omap3xxx_timer_hwmod_class,	.flags		= HWMOD_SET_DEFAULT_CLOCKACT,};/* timer11 */static struct omap_hwmod omap3xxx_timer11_hwmod = {	.name		= "timer11",	.mpu_irqs	= omap2_timer11_mpu_irqs,	.main_clk	= "gpt11_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_GPT11_SHIFT,			.module_offs = CORE_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_GPT11_SHIFT,		},	},	.dev_attr	= &capability_pwm_dev_attr,	.class		= &omap3xxx_timer_hwmod_class,	.flags		= HWMOD_SET_DEFAULT_CLOCKACT,};/* timer12 */static struct omap_hwmod_irq_info omap3xxx_timer12_mpu_irqs[] = {	{ .irq = 95 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod omap3xxx_timer12_hwmod = {	.name		= "timer12",	.mpu_irqs	= omap3xxx_timer12_mpu_irqs,	.main_clk	= "gpt12_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_GPT12_SHIFT,			.module_offs = WKUP_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_GPT12_SHIFT,		},	},	.dev_attr	= &capability_secure_dev_attr,	.class		= &omap3xxx_timer_hwmod_class,	.flags		= HWMOD_SET_DEFAULT_CLOCKACT,};/* * 'wd_timer' class * 32-bit watchdog upward counter that generates a pulse on the reset pin on * overflow condition */static struct omap_hwmod_class_sysconfig omap3xxx_wd_timer_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0010,	.syss_offs	= 0x0014,	.sysc_flags	= (SYSC_HAS_SIDLEMODE | SYSC_HAS_EMUFREE |			   SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |			   SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |			   SYSS_HAS_RESET_STATUS),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),	.sysc_fields    = &omap_hwmod_sysc_type1,};/* I2C common */static struct omap_hwmod_class_sysconfig i2c_sysc = {	.rev_offs	= 0x00,	.sysc_offs	= 0x20,	.syss_offs	= 0x10,	.sysc_flags	= (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |			   SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |			   SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),	.clockact	= CLOCKACT_TEST_ICLK,	.sysc_fields    = &omap_hwmod_sysc_type1,};static struct omap_hwmod_class omap3xxx_wd_timer_hwmod_class = {	.name		= "wd_timer",	.sysc		= &omap3xxx_wd_timer_sysc,	.pre_shutdown	= &omap2_wd_timer_disable,	.reset		= &omap2_wd_timer_reset,};static struct omap_hwmod omap3xxx_wd_timer2_hwmod = {	.name		= "wd_timer2",	.class		= &omap3xxx_wd_timer_hwmod_class,	.main_clk	= "wdt2_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_WDT2_SHIFT,			.module_offs = WKUP_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_WDT2_SHIFT,		},	},	/*	 * XXX: Use software supervised mode, HW supervised smartidle seems to	 * block CORE power domain idle transitions. Maybe a HW bug in wdt2?	 */	.flags		= HWMOD_SWSUP_SIDLE,};/* UART1 */static struct omap_hwmod omap3xxx_uart1_hwmod = {	.name		= "uart1",	.mpu_irqs	= omap2_uart1_mpu_irqs,	.sdma_reqs	= omap2_uart1_sdma_reqs,	.main_clk	= "uart1_fck",	.prcm		= {		.omap2 = {			.module_offs = CORE_MOD,			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_UART1_SHIFT,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_EN_UART1_SHIFT,		},	},	.class		= &omap2_uart_class,};/* UART2 */static struct omap_hwmod omap3xxx_uart2_hwmod = {	.name		= "uart2",	.mpu_irqs	= omap2_uart2_mpu_irqs,	.sdma_reqs	= omap2_uart2_sdma_reqs,	.main_clk	= "uart2_fck",	.prcm		= {		.omap2 = {			.module_offs = CORE_MOD,			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_UART2_SHIFT,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_EN_UART2_SHIFT,		},	},	.class		= &omap2_uart_class,};/* UART3 */static struct omap_hwmod omap3xxx_uart3_hwmod = {	.name		= "uart3",	.mpu_irqs	= omap2_uart3_mpu_irqs,	.sdma_reqs	= omap2_uart3_sdma_reqs,	.main_clk	= "uart3_fck",	.prcm		= {		.omap2 = {			.module_offs = OMAP3430_PER_MOD,			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_UART3_SHIFT,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_EN_UART3_SHIFT,		},	},	.class		= &omap2_uart_class,};/* UART4 */static struct omap_hwmod_irq_info uart4_mpu_irqs[] = {	{ .irq = 80 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod_dma_info uart4_sdma_reqs[] = {	{ .name = "rx",	.dma_req = OMAP36XX_DMA_UART4_RX, },	{ .name = "tx",	.dma_req = OMAP36XX_DMA_UART4_TX, },	{ .dma_req = -1 }};static struct omap_hwmod omap36xx_uart4_hwmod = {	.name		= "uart4",	.mpu_irqs	= uart4_mpu_irqs,	.sdma_reqs	= uart4_sdma_reqs,	.main_clk	= "uart4_fck",	.prcm		= {		.omap2 = {			.module_offs = OMAP3430_PER_MOD,			.prcm_reg_id = 1,			.module_bit = OMAP3630_EN_UART4_SHIFT,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3630_EN_UART4_SHIFT,		},	},	.class		= &omap2_uart_class,};static struct omap_hwmod_irq_info am35xx_uart4_mpu_irqs[] = {	{ .irq = 84 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod_dma_info am35xx_uart4_sdma_reqs[] = {	{ .name = "rx", .dma_req = AM35XX_DMA_UART4_RX, },	{ .name = "tx", .dma_req = AM35XX_DMA_UART4_TX, },	{ .dma_req = -1 }};/* * XXX AM35xx UART4 cannot complete its softreset without uart1_fck or * uart2_fck being enabled.  So we add uart1_fck as an optional clock, * below, and set the HWMOD_CONTROL_OPT_CLKS_IN_RESET.  This really * should not be needed.  The functional clock structure of the AM35xx * UART4 is extremely unclear and opaque; it is unclear what the role * of uart1/2_fck is for the UART4.  Any clarification from either * empirical testing or the AM3505/3517 hardware designers would be * most welcome. */static struct omap_hwmod_opt_clk am35xx_uart4_opt_clks[] = {	{ .role = "softreset_uart1_fck", .clk = "uart1_fck" },};static struct omap_hwmod am35xx_uart4_hwmod = {	.name		= "uart4",	.mpu_irqs	= am35xx_uart4_mpu_irqs,	.sdma_reqs	= am35xx_uart4_sdma_reqs,	.main_clk	= "uart4_fck",	.prcm		= {		.omap2 = {			.module_offs = CORE_MOD,			.prcm_reg_id = 1,			.module_bit = AM35XX_EN_UART4_SHIFT,			.idlest_reg_id = 1,			.idlest_idle_bit = AM35XX_ST_UART4_SHIFT,		},	},	.opt_clks	= am35xx_uart4_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(am35xx_uart4_opt_clks),	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET,	.class		= &omap2_uart_class,};static struct omap_hwmod_class i2c_class = {	.name	= "i2c",	.sysc	= &i2c_sysc,	.rev	= OMAP_I2C_IP_VERSION_1,	.reset	= &omap_i2c_reset,};static struct omap_hwmod_dma_info omap3xxx_dss_sdma_chs[] = {	{ .name = "dispc", .dma_req = 5 },	{ .name = "dsi1", .dma_req = 74 },	{ .dma_req = -1 }};/* dss */static struct omap_hwmod_opt_clk dss_opt_clks[] = {	/*	 * The DSS HW needs all DSS clocks enabled during reset. The dss_core	 * driver does not use these clocks.	 */	{ .role = "sys_clk", .clk = "dss2_alwon_fck" },	{ .role = "tv_clk", .clk = "dss_tv_fck" },	/* required only on OMAP3430 */	{ .role = "tv_dac_clk", .clk = "dss_96m_fck" },};static struct omap_hwmod omap3430es1_dss_core_hwmod = {	.name		= "dss_core",	.class		= &omap2_dss_hwmod_class,	.main_clk	= "dss1_alwon_fck", /* instead of dss_fck */	.sdma_reqs	= omap3xxx_dss_sdma_chs,	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_DSS1_SHIFT,			.module_offs = OMAP3430_DSS_MOD,			.idlest_reg_id = 1,			.idlest_stdby_bit = OMAP3430ES1_ST_DSS_SHIFT,		},	},	.opt_clks	= dss_opt_clks,	.opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),	.flags		= HWMOD_NO_IDLEST | HWMOD_CONTROL_OPT_CLKS_IN_RESET,};static struct omap_hwmod omap3xxx_dss_core_hwmod = {	.name		= "dss_core",	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET,	.class		= &omap2_dss_hwmod_class,	.main_clk	= "dss1_alwon_fck", /* instead of dss_fck */	.sdma_reqs	= omap3xxx_dss_sdma_chs,	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_DSS1_SHIFT,			.module_offs = OMAP3430_DSS_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430ES2_ST_DSS_IDLE_SHIFT,			.idlest_stdby_bit = OMAP3430ES2_ST_DSS_STDBY_SHIFT,		},	},	.opt_clks	= dss_opt_clks,	.opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),};/* * 'dispc' class * display controller */static struct omap_hwmod_class_sysconfig omap3_dispc_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0010,	.syss_offs	= 0x0014,	.sysc_flags	= (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE |			   SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |			   SYSC_HAS_ENAWAKEUP),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |			   MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),	.sysc_fields	= &omap_hwmod_sysc_type1,};static struct omap_hwmod_class omap3_dispc_hwmod_class = {	.name	= "dispc",	.sysc	= &omap3_dispc_sysc,};static struct omap_hwmod omap3xxx_dss_dispc_hwmod = {	.name		= "dss_dispc",	.class		= &omap3_dispc_hwmod_class,	.mpu_irqs	= omap2_dispc_irqs,	.main_clk	= "dss1_alwon_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_DSS1_SHIFT,			.module_offs = OMAP3430_DSS_MOD,		},	},	.flags		= HWMOD_NO_IDLEST,	.dev_attr	= &omap2_3_dss_dispc_dev_attr};/* * 'dsi' class * display serial interface controller */static struct omap_hwmod_class omap3xxx_dsi_hwmod_class = {	.name = "dsi",};static struct omap_hwmod_irq_info omap3xxx_dsi1_irqs[] = {	{ .irq = 25 + OMAP_INTC_START, },	{ .irq = -1 },};/* dss_dsi1 */static struct omap_hwmod_opt_clk dss_dsi1_opt_clks[] = {	{ .role = "sys_clk", .clk = "dss2_alwon_fck" },};static struct omap_hwmod omap3xxx_dss_dsi1_hwmod = {	.name		= "dss_dsi1",	.class		= &omap3xxx_dsi_hwmod_class,	.mpu_irqs	= omap3xxx_dsi1_irqs,	.main_clk	= "dss1_alwon_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_DSS1_SHIFT,			.module_offs = OMAP3430_DSS_MOD,		},	},	.opt_clks	= dss_dsi1_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(dss_dsi1_opt_clks),	.flags		= HWMOD_NO_IDLEST,};static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = {	{ .role = "ick", .clk = "dss_ick" },};static struct omap_hwmod omap3xxx_dss_rfbi_hwmod = {	.name		= "dss_rfbi",	.class		= &omap2_rfbi_hwmod_class,	.main_clk	= "dss1_alwon_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_DSS1_SHIFT,			.module_offs = OMAP3430_DSS_MOD,		},	},	.opt_clks	= dss_rfbi_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(dss_rfbi_opt_clks),	.flags		= HWMOD_NO_IDLEST,};static struct omap_hwmod_opt_clk dss_venc_opt_clks[] = {	/* required only on OMAP3430 */	{ .role = "tv_dac_clk", .clk = "dss_96m_fck" },};static struct omap_hwmod omap3xxx_dss_venc_hwmod = {	.name		= "dss_venc",	.class		= &omap2_venc_hwmod_class,	.main_clk	= "dss_tv_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_DSS1_SHIFT,			.module_offs = OMAP3430_DSS_MOD,		},	},	.opt_clks	= dss_venc_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(dss_venc_opt_clks),	.flags		= HWMOD_NO_IDLEST,};/* I2C1 */static struct omap_i2c_dev_attr i2c1_dev_attr = {	.fifo_depth	= 8, /* bytes */	.flags		= OMAP_I2C_FLAG_BUS_SHIFT_2,};static struct omap_hwmod omap3xxx_i2c1_hwmod = {	.name		= "i2c1",	.flags		= HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,	.mpu_irqs	= omap2_i2c1_mpu_irqs,	.sdma_reqs	= omap2_i2c1_sdma_reqs,	.main_clk	= "i2c1_fck",	.prcm		= {		.omap2 = {			.module_offs = CORE_MOD,			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_I2C1_SHIFT,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_I2C1_SHIFT,		},	},	.class		= &i2c_class,	.dev_attr	= &i2c1_dev_attr,};/* I2C2 */static struct omap_i2c_dev_attr i2c2_dev_attr = {	.fifo_depth	= 8, /* bytes */	.flags = OMAP_I2C_FLAG_BUS_SHIFT_2,};static struct omap_hwmod omap3xxx_i2c2_hwmod = {	.name		= "i2c2",	.flags		= HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,	.mpu_irqs	= omap2_i2c2_mpu_irqs,	.sdma_reqs	= omap2_i2c2_sdma_reqs,	.main_clk	= "i2c2_fck",	.prcm		= {		.omap2 = {			.module_offs = CORE_MOD,			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_I2C2_SHIFT,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_I2C2_SHIFT,		},	},	.class		= &i2c_class,	.dev_attr	= &i2c2_dev_attr,};/* I2C3 */static struct omap_i2c_dev_attr i2c3_dev_attr = {	.fifo_depth	= 64, /* bytes */	.flags = OMAP_I2C_FLAG_BUS_SHIFT_2,};static struct omap_hwmod_irq_info i2c3_mpu_irqs[] = {	{ .irq = 61 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod_dma_info i2c3_sdma_reqs[] = {	{ .name = "tx", .dma_req = OMAP34XX_DMA_I2C3_TX },	{ .name = "rx", .dma_req = OMAP34XX_DMA_I2C3_RX },	{ .dma_req = -1 }};static struct omap_hwmod omap3xxx_i2c3_hwmod = {	.name		= "i2c3",	.flags		= HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,	.mpu_irqs	= i2c3_mpu_irqs,	.sdma_reqs	= i2c3_sdma_reqs,	.main_clk	= "i2c3_fck",	.prcm		= {		.omap2 = {			.module_offs = CORE_MOD,			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_I2C3_SHIFT,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_I2C3_SHIFT,		},	},	.class		= &i2c_class,	.dev_attr	= &i2c3_dev_attr,};/* * 'gpio' class * general purpose io module */static struct omap_hwmod_class_sysconfig omap3xxx_gpio_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0010,	.syss_offs	= 0x0014,	.sysc_flags	= (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |			   SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |			   SYSS_HAS_RESET_STATUS),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),	.sysc_fields    = &omap_hwmod_sysc_type1,};static struct omap_hwmod_class omap3xxx_gpio_hwmod_class = {	.name = "gpio",	.sysc = &omap3xxx_gpio_sysc,	.rev = 1,};/* gpio_dev_attr */static struct omap_gpio_dev_attr gpio_dev_attr = {	.bank_width = 32,	.dbck_flag = true,};/* gpio1 */static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {	{ .role = "dbclk", .clk = "gpio1_dbck", },};static struct omap_hwmod omap3xxx_gpio1_hwmod = {	.name		= "gpio1",	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET,	.mpu_irqs	= omap2_gpio1_irqs,	.main_clk	= "gpio1_ick",	.opt_clks	= gpio1_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(gpio1_opt_clks),	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_GPIO1_SHIFT,			.module_offs = WKUP_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_GPIO1_SHIFT,		},	},	.class		= &omap3xxx_gpio_hwmod_class,	.dev_attr	= &gpio_dev_attr,};/* gpio2 */static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {	{ .role = "dbclk", .clk = "gpio2_dbck", },};static struct omap_hwmod omap3xxx_gpio2_hwmod = {	.name		= "gpio2",	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET,	.mpu_irqs	= omap2_gpio2_irqs,	.main_clk	= "gpio2_ick",	.opt_clks	= gpio2_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(gpio2_opt_clks),	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_GPIO2_SHIFT,			.module_offs = OMAP3430_PER_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_GPIO2_SHIFT,		},	},	.class		= &omap3xxx_gpio_hwmod_class,	.dev_attr	= &gpio_dev_attr,};/* gpio3 */static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {	{ .role = "dbclk", .clk = "gpio3_dbck", },};static struct omap_hwmod omap3xxx_gpio3_hwmod = {	.name		= "gpio3",	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET,	.mpu_irqs	= omap2_gpio3_irqs,	.main_clk	= "gpio3_ick",	.opt_clks	= gpio3_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(gpio3_opt_clks),	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_GPIO3_SHIFT,			.module_offs = OMAP3430_PER_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_GPIO3_SHIFT,		},	},	.class		= &omap3xxx_gpio_hwmod_class,	.dev_attr	= &gpio_dev_attr,};/* gpio4 */static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {	{ .role = "dbclk", .clk = "gpio4_dbck", },};static struct omap_hwmod omap3xxx_gpio4_hwmod = {	.name		= "gpio4",	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET,	.mpu_irqs	= omap2_gpio4_irqs,	.main_clk	= "gpio4_ick",	.opt_clks	= gpio4_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(gpio4_opt_clks),	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_GPIO4_SHIFT,			.module_offs = OMAP3430_PER_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_GPIO4_SHIFT,		},	},	.class		= &omap3xxx_gpio_hwmod_class,	.dev_attr	= &gpio_dev_attr,};/* gpio5 */static struct omap_hwmod_irq_info omap3xxx_gpio5_irqs[] = {	{ .irq = 33 + OMAP_INTC_START, }, /* INT_34XX_GPIO_BANK5 */	{ .irq = -1 },};static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {	{ .role = "dbclk", .clk = "gpio5_dbck", },};static struct omap_hwmod omap3xxx_gpio5_hwmod = {	.name		= "gpio5",	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET,	.mpu_irqs	= omap3xxx_gpio5_irqs,	.main_clk	= "gpio5_ick",	.opt_clks	= gpio5_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(gpio5_opt_clks),	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_GPIO5_SHIFT,			.module_offs = OMAP3430_PER_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_GPIO5_SHIFT,		},	},	.class		= &omap3xxx_gpio_hwmod_class,	.dev_attr	= &gpio_dev_attr,};/* gpio6 */static struct omap_hwmod_irq_info omap3xxx_gpio6_irqs[] = {	{ .irq = 34 + OMAP_INTC_START, }, /* INT_34XX_GPIO_BANK6 */	{ .irq = -1 },};static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {	{ .role = "dbclk", .clk = "gpio6_dbck", },};static struct omap_hwmod omap3xxx_gpio6_hwmod = {	.name		= "gpio6",	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET,	.mpu_irqs	= omap3xxx_gpio6_irqs,	.main_clk	= "gpio6_ick",	.opt_clks	= gpio6_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(gpio6_opt_clks),	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_GPIO6_SHIFT,			.module_offs = OMAP3430_PER_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_GPIO6_SHIFT,		},	},	.class		= &omap3xxx_gpio_hwmod_class,	.dev_attr	= &gpio_dev_attr,};/* dma attributes */static struct omap_dma_dev_attr dma_dev_attr = {	.dev_caps  = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |				IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,	.lch_count = 32,};static struct omap_hwmod_class_sysconfig omap3xxx_dma_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x002c,	.syss_offs	= 0x0028,	.sysc_flags	= (SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |			   SYSC_HAS_MIDLEMODE | SYSC_HAS_CLOCKACTIVITY |			   SYSC_HAS_EMUFREE | SYSC_HAS_AUTOIDLE |			   SYSS_HAS_RESET_STATUS),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |			   MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),	.sysc_fields	= &omap_hwmod_sysc_type1,};static struct omap_hwmod_class omap3xxx_dma_hwmod_class = {	.name = "dma",	.sysc = &omap3xxx_dma_sysc,};/* dma_system */static struct omap_hwmod omap3xxx_dma_system_hwmod = {	.name		= "dma",	.class		= &omap3xxx_dma_hwmod_class,	.mpu_irqs	= omap2_dma_system_irqs,	.main_clk	= "core_l3_ick",	.prcm = {		.omap2 = {			.module_offs		= CORE_MOD,			.prcm_reg_id		= 1,			.module_bit		= OMAP3430_ST_SDMA_SHIFT,			.idlest_reg_id		= 1,			.idlest_idle_bit	= OMAP3430_ST_SDMA_SHIFT,		},	},	.dev_attr	= &dma_dev_attr,	.flags		= HWMOD_NO_IDLEST,};/* * 'mcbsp' class * multi channel buffered serial port controller */static struct omap_hwmod_class_sysconfig omap3xxx_mcbsp_sysc = {	.sysc_offs	= 0x008c,	.sysc_flags	= (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |			   SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),	.sysc_fields	= &omap_hwmod_sysc_type1,	.clockact	= 0x2,};static struct omap_hwmod_class omap3xxx_mcbsp_hwmod_class = {	.name = "mcbsp",	.sysc = &omap3xxx_mcbsp_sysc,	.rev  = MCBSP_CONFIG_TYPE3,};/* McBSP functional clock mapping */static struct omap_hwmod_opt_clk mcbsp15_opt_clks[] = {	{ .role = "pad_fck", .clk = "mcbsp_clks" },	{ .role = "prcm_fck", .clk = "core_96m_fck" },};static struct omap_hwmod_opt_clk mcbsp234_opt_clks[] = {	{ .role = "pad_fck", .clk = "mcbsp_clks" },	{ .role = "prcm_fck", .clk = "per_96m_fck" },};/* mcbsp1 */static struct omap_hwmod_irq_info omap3xxx_mcbsp1_irqs[] = {	{ .name = "common", .irq = 16 + OMAP_INTC_START, },	{ .name = "tx", .irq = 59 + OMAP_INTC_START, },	{ .name = "rx", .irq = 60 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod omap3xxx_mcbsp1_hwmod = {	.name		= "mcbsp1",	.class		= &omap3xxx_mcbsp_hwmod_class,	.mpu_irqs	= omap3xxx_mcbsp1_irqs,	.sdma_reqs	= omap2_mcbsp1_sdma_reqs,	.main_clk	= "mcbsp1_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_MCBSP1_SHIFT,			.module_offs = CORE_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_MCBSP1_SHIFT,		},	},	.opt_clks	= mcbsp15_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(mcbsp15_opt_clks),};/* mcbsp2 */static struct omap_hwmod_irq_info omap3xxx_mcbsp2_irqs[] = {	{ .name = "common", .irq = 17 + OMAP_INTC_START, },	{ .name = "tx", .irq = 62 + OMAP_INTC_START, },	{ .name = "rx", .irq = 63 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_mcbsp_dev_attr omap34xx_mcbsp2_dev_attr = {	.sidetone	= "mcbsp2_sidetone",};static struct omap_hwmod omap3xxx_mcbsp2_hwmod = {	.name		= "mcbsp2",	.class		= &omap3xxx_mcbsp_hwmod_class,	.mpu_irqs	= omap3xxx_mcbsp2_irqs,	.sdma_reqs	= omap2_mcbsp2_sdma_reqs,	.main_clk	= "mcbsp2_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_MCBSP2_SHIFT,			.module_offs = OMAP3430_PER_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_MCBSP2_SHIFT,		},	},	.opt_clks	= mcbsp234_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(mcbsp234_opt_clks),	.dev_attr	= &omap34xx_mcbsp2_dev_attr,};/* mcbsp3 */static struct omap_hwmod_irq_info omap3xxx_mcbsp3_irqs[] = {	{ .name = "common", .irq = 22 + OMAP_INTC_START, },	{ .name = "tx", .irq = 89 + OMAP_INTC_START, },	{ .name = "rx", .irq = 90 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_mcbsp_dev_attr omap34xx_mcbsp3_dev_attr = {	.sidetone	= "mcbsp3_sidetone",};static struct omap_hwmod omap3xxx_mcbsp3_hwmod = {	.name		= "mcbsp3",	.class		= &omap3xxx_mcbsp_hwmod_class,	.mpu_irqs	= omap3xxx_mcbsp3_irqs,	.sdma_reqs	= omap2_mcbsp3_sdma_reqs,	.main_clk	= "mcbsp3_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_MCBSP3_SHIFT,			.module_offs = OMAP3430_PER_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_MCBSP3_SHIFT,		},	},	.opt_clks	= mcbsp234_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(mcbsp234_opt_clks),	.dev_attr	= &omap34xx_mcbsp3_dev_attr,};/* mcbsp4 */static struct omap_hwmod_irq_info omap3xxx_mcbsp4_irqs[] = {	{ .name = "common", .irq = 23 + OMAP_INTC_START, },	{ .name = "tx", .irq = 54 + OMAP_INTC_START, },	{ .name = "rx", .irq = 55 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod_dma_info omap3xxx_mcbsp4_sdma_chs[] = {	{ .name = "rx", .dma_req = 20 },	{ .name = "tx", .dma_req = 19 },	{ .dma_req = -1 }};static struct omap_hwmod omap3xxx_mcbsp4_hwmod = {	.name		= "mcbsp4",	.class		= &omap3xxx_mcbsp_hwmod_class,	.mpu_irqs	= omap3xxx_mcbsp4_irqs,	.sdma_reqs	= omap3xxx_mcbsp4_sdma_chs,	.main_clk	= "mcbsp4_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_MCBSP4_SHIFT,			.module_offs = OMAP3430_PER_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_MCBSP4_SHIFT,		},	},	.opt_clks	= mcbsp234_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(mcbsp234_opt_clks),};/* mcbsp5 */static struct omap_hwmod_irq_info omap3xxx_mcbsp5_irqs[] = {	{ .name = "common", .irq = 27 + OMAP_INTC_START, },	{ .name = "tx", .irq = 81 + OMAP_INTC_START, },	{ .name = "rx", .irq = 82 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod_dma_info omap3xxx_mcbsp5_sdma_chs[] = {	{ .name = "rx", .dma_req = 22 },	{ .name = "tx", .dma_req = 21 },	{ .dma_req = -1 }};static struct omap_hwmod omap3xxx_mcbsp5_hwmod = {	.name		= "mcbsp5",	.class		= &omap3xxx_mcbsp_hwmod_class,	.mpu_irqs	= omap3xxx_mcbsp5_irqs,	.sdma_reqs	= omap3xxx_mcbsp5_sdma_chs,	.main_clk	= "mcbsp5_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_MCBSP5_SHIFT,			.module_offs = CORE_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_MCBSP5_SHIFT,		},	},	.opt_clks	= mcbsp15_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(mcbsp15_opt_clks),};/* 'mcbsp sidetone' class */static struct omap_hwmod_class_sysconfig omap3xxx_mcbsp_sidetone_sysc = {	.sysc_offs	= 0x0010,	.sysc_flags	= SYSC_HAS_AUTOIDLE,	.sysc_fields	= &omap_hwmod_sysc_type1,};static struct omap_hwmod_class omap3xxx_mcbsp_sidetone_hwmod_class = {	.name = "mcbsp_sidetone",	.sysc = &omap3xxx_mcbsp_sidetone_sysc,};/* mcbsp2_sidetone */static struct omap_hwmod_irq_info omap3xxx_mcbsp2_sidetone_irqs[] = {	{ .name = "irq", .irq = 4 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod omap3xxx_mcbsp2_sidetone_hwmod = {	.name		= "mcbsp2_sidetone",	.class		= &omap3xxx_mcbsp_sidetone_hwmod_class,	.mpu_irqs	= omap3xxx_mcbsp2_sidetone_irqs,	.main_clk	= "mcbsp2_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			 .module_bit = OMAP3430_EN_MCBSP2_SHIFT,			.module_offs = OMAP3430_PER_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_MCBSP2_SHIFT,		},	},};/* mcbsp3_sidetone */static struct omap_hwmod_irq_info omap3xxx_mcbsp3_sidetone_irqs[] = {	{ .name = "irq", .irq = 5 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod omap3xxx_mcbsp3_sidetone_hwmod = {	.name		= "mcbsp3_sidetone",	.class		= &omap3xxx_mcbsp_sidetone_hwmod_class,	.mpu_irqs	= omap3xxx_mcbsp3_sidetone_irqs,	.main_clk	= "mcbsp3_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_MCBSP3_SHIFT,			.module_offs = OMAP3430_PER_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_MCBSP3_SHIFT,		},	},};/* SR common */static struct omap_hwmod_sysc_fields omap34xx_sr_sysc_fields = {	.clkact_shift	= 20,};static struct omap_hwmod_class_sysconfig omap34xx_sr_sysc = {	.sysc_offs	= 0x24,	.sysc_flags	= (SYSC_HAS_CLOCKACTIVITY | SYSC_NO_CACHE),	.clockact	= CLOCKACT_TEST_ICLK,	.sysc_fields	= &omap34xx_sr_sysc_fields,};static struct omap_hwmod_class omap34xx_smartreflex_hwmod_class = {	.name = "smartreflex",	.sysc = &omap34xx_sr_sysc,	.rev  = 1,};static struct omap_hwmod_sysc_fields omap36xx_sr_sysc_fields = {	.sidle_shift	= 24,	.enwkup_shift	= 26,};static struct omap_hwmod_class_sysconfig omap36xx_sr_sysc = {	.sysc_offs	= 0x38,	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),	.sysc_flags	= (SYSC_HAS_SIDLEMODE | SYSC_HAS_ENAWAKEUP |			SYSC_NO_CACHE),	.sysc_fields	= &omap36xx_sr_sysc_fields,};static struct omap_hwmod_class omap36xx_smartreflex_hwmod_class = {	.name = "smartreflex",	.sysc = &omap36xx_sr_sysc,	.rev  = 2,};/* SR1 */static struct omap_smartreflex_dev_attr sr1_dev_attr = {	.sensor_voltdm_name   = "mpu_iva",};static struct omap_hwmod_irq_info omap3_smartreflex_mpu_irqs[] = {	{ .irq = 18 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod omap34xx_sr1_hwmod = {	.name		= "smartreflex_mpu_iva",	.class		= &omap34xx_smartreflex_hwmod_class,	.main_clk	= "sr1_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_SR1_SHIFT,			.module_offs = WKUP_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_EN_SR1_SHIFT,		},	},	.dev_attr	= &sr1_dev_attr,	.mpu_irqs	= omap3_smartreflex_mpu_irqs,	.flags		= HWMOD_SET_DEFAULT_CLOCKACT,};static struct omap_hwmod omap36xx_sr1_hwmod = {	.name		= "smartreflex_mpu_iva",	.class		= &omap36xx_smartreflex_hwmod_class,	.main_clk	= "sr1_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_SR1_SHIFT,			.module_offs = WKUP_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_EN_SR1_SHIFT,		},	},	.dev_attr	= &sr1_dev_attr,	.mpu_irqs	= omap3_smartreflex_mpu_irqs,};/* SR2 */static struct omap_smartreflex_dev_attr sr2_dev_attr = {	.sensor_voltdm_name	= "core",};static struct omap_hwmod_irq_info omap3_smartreflex_core_irqs[] = {	{ .irq = 19 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod omap34xx_sr2_hwmod = {	.name		= "smartreflex_core",	.class		= &omap34xx_smartreflex_hwmod_class,	.main_clk	= "sr2_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_SR2_SHIFT,			.module_offs = WKUP_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_EN_SR2_SHIFT,		},	},	.dev_attr	= &sr2_dev_attr,	.mpu_irqs	= omap3_smartreflex_core_irqs,	.flags		= HWMOD_SET_DEFAULT_CLOCKACT,};static struct omap_hwmod omap36xx_sr2_hwmod = {	.name		= "smartreflex_core",	.class		= &omap36xx_smartreflex_hwmod_class,	.main_clk	= "sr2_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_SR2_SHIFT,			.module_offs = WKUP_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_EN_SR2_SHIFT,		},	},	.dev_attr	= &sr2_dev_attr,	.mpu_irqs	= omap3_smartreflex_core_irqs,};/* * 'mailbox' class * mailbox module allowing communication between the on-chip processors * using a queued mailbox-interrupt mechanism. */static struct omap_hwmod_class_sysconfig omap3xxx_mailbox_sysc = {	.rev_offs	= 0x000,	.sysc_offs	= 0x010,	.syss_offs	= 0x014,	.sysc_flags	= (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |				SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),	.sysc_fields	= &omap_hwmod_sysc_type1,};static struct omap_hwmod_class omap3xxx_mailbox_hwmod_class = {	.name = "mailbox",	.sysc = &omap3xxx_mailbox_sysc,};static struct omap_hwmod_irq_info omap3xxx_mailbox_irqs[] = {	{ .irq = 26 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod omap3xxx_mailbox_hwmod = {	.name		= "mailbox",	.class		= &omap3xxx_mailbox_hwmod_class,	.mpu_irqs	= omap3xxx_mailbox_irqs,	.main_clk	= "mailboxes_ick",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_MAILBOXES_SHIFT,			.module_offs = CORE_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_MAILBOXES_SHIFT,		},	},};/* * 'mcspi' class * multichannel serial port interface (mcspi) / master/slave synchronous serial * bus */static struct omap_hwmod_class_sysconfig omap34xx_mcspi_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0010,	.syss_offs	= 0x0014,	.sysc_flags	= (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |				SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |				SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),	.sysc_fields    = &omap_hwmod_sysc_type1,};static struct omap_hwmod_class omap34xx_mcspi_class = {	.name = "mcspi",	.sysc = &omap34xx_mcspi_sysc,	.rev = OMAP3_MCSPI_REV,};/* mcspi1 */static struct omap2_mcspi_dev_attr omap_mcspi1_dev_attr = {	.num_chipselect = 4,};static struct omap_hwmod omap34xx_mcspi1 = {	.name		= "mcspi1",	.mpu_irqs	= omap2_mcspi1_mpu_irqs,	.sdma_reqs	= omap2_mcspi1_sdma_reqs,	.main_clk	= "mcspi1_fck",	.prcm		= {		.omap2 = {			.module_offs = CORE_MOD,			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_MCSPI1_SHIFT,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_MCSPI1_SHIFT,		},	},	.class		= &omap34xx_mcspi_class,	.dev_attr       = &omap_mcspi1_dev_attr,};/* mcspi2 */static struct omap2_mcspi_dev_attr omap_mcspi2_dev_attr = {	.num_chipselect = 2,};static struct omap_hwmod omap34xx_mcspi2 = {	.name		= "mcspi2",	.mpu_irqs	= omap2_mcspi2_mpu_irqs,	.sdma_reqs	= omap2_mcspi2_sdma_reqs,	.main_clk	= "mcspi2_fck",	.prcm		= {		.omap2 = {			.module_offs = CORE_MOD,			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_MCSPI2_SHIFT,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_MCSPI2_SHIFT,		},	},	.class		= &omap34xx_mcspi_class,	.dev_attr       = &omap_mcspi2_dev_attr,};/* mcspi3 */static struct omap_hwmod_irq_info omap34xx_mcspi3_mpu_irqs[] = {	{ .name = "irq", .irq = 91 + OMAP_INTC_START, }, /* 91 */	{ .irq = -1 },};static struct omap_hwmod_dma_info omap34xx_mcspi3_sdma_reqs[] = {	{ .name = "tx0", .dma_req = 15 },	{ .name = "rx0", .dma_req = 16 },	{ .name = "tx1", .dma_req = 23 },	{ .name = "rx1", .dma_req = 24 },	{ .dma_req = -1 }};static struct omap2_mcspi_dev_attr omap_mcspi3_dev_attr = {	.num_chipselect = 2,};static struct omap_hwmod omap34xx_mcspi3 = {	.name		= "mcspi3",	.mpu_irqs	= omap34xx_mcspi3_mpu_irqs,	.sdma_reqs	= omap34xx_mcspi3_sdma_reqs,	.main_clk	= "mcspi3_fck",	.prcm		= {		.omap2 = {			.module_offs = CORE_MOD,			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_MCSPI3_SHIFT,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_MCSPI3_SHIFT,		},	},	.class		= &omap34xx_mcspi_class,	.dev_attr       = &omap_mcspi3_dev_attr,};/* mcspi4 */static struct omap_hwmod_irq_info omap34xx_mcspi4_mpu_irqs[] = {	{ .name = "irq", .irq = 48 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod_dma_info omap34xx_mcspi4_sdma_reqs[] = {	{ .name = "tx0", .dma_req = 70 }, /* DMA_SPI4_TX0 */	{ .name = "rx0", .dma_req = 71 }, /* DMA_SPI4_RX0 */	{ .dma_req = -1 }};static struct omap2_mcspi_dev_attr omap_mcspi4_dev_attr = {	.num_chipselect = 1,};static struct omap_hwmod omap34xx_mcspi4 = {	.name		= "mcspi4",	.mpu_irqs	= omap34xx_mcspi4_mpu_irqs,	.sdma_reqs	= omap34xx_mcspi4_sdma_reqs,	.main_clk	= "mcspi4_fck",	.prcm		= {		.omap2 = {			.module_offs = CORE_MOD,			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_MCSPI4_SHIFT,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_MCSPI4_SHIFT,		},	},	.class		= &omap34xx_mcspi_class,	.dev_attr       = &omap_mcspi4_dev_attr,};/* usbhsotg */static struct omap_hwmod_class_sysconfig omap3xxx_usbhsotg_sysc = {	.rev_offs	= 0x0400,	.sysc_offs	= 0x0404,	.syss_offs	= 0x0408,	.sysc_flags	= (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE|			  SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |			  SYSC_HAS_AUTOIDLE),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |			  MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),	.sysc_fields	= &omap_hwmod_sysc_type1,};static struct omap_hwmod_class usbotg_class = {	.name = "usbotg",	.sysc = &omap3xxx_usbhsotg_sysc,};/* usb_otg_hs */static struct omap_hwmod_irq_info omap3xxx_usbhsotg_mpu_irqs[] = {	{ .name = "mc", .irq = 92 + OMAP_INTC_START, },	{ .name = "dma", .irq = 93 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod omap3xxx_usbhsotg_hwmod = {	.name		= "usb_otg_hs",	.mpu_irqs	= omap3xxx_usbhsotg_mpu_irqs,	.main_clk	= "hsotgusb_ick",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_HSOTGUSB_SHIFT,			.module_offs = CORE_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430ES2_ST_HSOTGUSB_IDLE_SHIFT,			.idlest_stdby_bit = OMAP3430ES2_ST_HSOTGUSB_STDBY_SHIFT		},	},	.class		= &usbotg_class,	/*	 * Erratum ID: i479  idle_req / idle_ack mechanism potentially	 * broken when autoidle is enabled	 * workaround is to disable the autoidle bit at module level.	 */	.flags		= HWMOD_NO_OCP_AUTOIDLE | HWMOD_SWSUP_SIDLE				| HWMOD_SWSUP_MSTANDBY,};/* usb_otg_hs */static struct omap_hwmod_irq_info am35xx_usbhsotg_mpu_irqs[] = {	{ .name = "mc", .irq = 71 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod_class am35xx_usbotg_class = {	.name = "am35xx_usbotg",};static struct omap_hwmod am35xx_usbhsotg_hwmod = {	.name		= "am35x_otg_hs",	.mpu_irqs	= am35xx_usbhsotg_mpu_irqs,	.main_clk	= "hsotgusb_fck",	.class		= &am35xx_usbotg_class,	.flags		= HWMOD_NO_IDLEST,};/* MMC/SD/SDIO common */static struct omap_hwmod_class_sysconfig omap34xx_mmc_sysc = {	.rev_offs	= 0x1fc,	.sysc_offs	= 0x10,	.syss_offs	= 0x14,	.sysc_flags	= (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |			   SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |			   SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),	.sysc_fields    = &omap_hwmod_sysc_type1,};static struct omap_hwmod_class omap34xx_mmc_class = {	.name = "mmc",	.sysc = &omap34xx_mmc_sysc,};/* MMC/SD/SDIO1 */static struct omap_hwmod_irq_info omap34xx_mmc1_mpu_irqs[] = {	{ .irq = 83 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod_dma_info omap34xx_mmc1_sdma_reqs[] = {	{ .name = "tx",	.dma_req = 61, },	{ .name = "rx",	.dma_req = 62, },	{ .dma_req = -1 }};static struct omap_hwmod_opt_clk omap34xx_mmc1_opt_clks[] = {	{ .role = "dbck", .clk = "omap_32k_fck", },};static struct omap_mmc_dev_attr mmc1_dev_attr = {	.flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,};/* See 35xx errata 2.1.1.128 in SPRZ278F */static struct omap_mmc_dev_attr mmc1_pre_es3_dev_attr = {	.flags = (OMAP_HSMMC_SUPPORTS_DUAL_VOLT |		  OMAP_HSMMC_BROKEN_MULTIBLOCK_READ),};static struct omap_hwmod omap3xxx_pre_es3_mmc1_hwmod = {	.name		= "mmc1",	.mpu_irqs	= omap34xx_mmc1_mpu_irqs,	.sdma_reqs	= omap34xx_mmc1_sdma_reqs,	.opt_clks	= omap34xx_mmc1_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(omap34xx_mmc1_opt_clks),	.main_clk	= "mmchs1_fck",	.prcm		= {		.omap2 = {			.module_offs = CORE_MOD,			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_MMC1_SHIFT,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_MMC1_SHIFT,		},	},	.dev_attr	= &mmc1_pre_es3_dev_attr,	.class		= &omap34xx_mmc_class,};static struct omap_hwmod omap3xxx_es3plus_mmc1_hwmod = {	.name		= "mmc1",	.mpu_irqs	= omap34xx_mmc1_mpu_irqs,	.sdma_reqs	= omap34xx_mmc1_sdma_reqs,	.opt_clks	= omap34xx_mmc1_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(omap34xx_mmc1_opt_clks),	.main_clk	= "mmchs1_fck",	.prcm		= {		.omap2 = {			.module_offs = CORE_MOD,			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_MMC1_SHIFT,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_MMC1_SHIFT,		},	},	.dev_attr	= &mmc1_dev_attr,	.class		= &omap34xx_mmc_class,};/* MMC/SD/SDIO2 */static struct omap_hwmod_irq_info omap34xx_mmc2_mpu_irqs[] = {	{ .irq = 86 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod_dma_info omap34xx_mmc2_sdma_reqs[] = {	{ .name = "tx",	.dma_req = 47, },	{ .name = "rx",	.dma_req = 48, },	{ .dma_req = -1 }};static struct omap_hwmod_opt_clk omap34xx_mmc2_opt_clks[] = {	{ .role = "dbck", .clk = "omap_32k_fck", },};/* See 35xx errata 2.1.1.128 in SPRZ278F */static struct omap_mmc_dev_attr mmc2_pre_es3_dev_attr = {	.flags = OMAP_HSMMC_BROKEN_MULTIBLOCK_READ,};static struct omap_hwmod omap3xxx_pre_es3_mmc2_hwmod = {	.name		= "mmc2",	.mpu_irqs	= omap34xx_mmc2_mpu_irqs,	.sdma_reqs	= omap34xx_mmc2_sdma_reqs,	.opt_clks	= omap34xx_mmc2_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(omap34xx_mmc2_opt_clks),	.main_clk	= "mmchs2_fck",	.prcm		= {		.omap2 = {			.module_offs = CORE_MOD,			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_MMC2_SHIFT,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_MMC2_SHIFT,		},	},	.dev_attr	= &mmc2_pre_es3_dev_attr,	.class		= &omap34xx_mmc_class,};static struct omap_hwmod omap3xxx_es3plus_mmc2_hwmod = {	.name		= "mmc2",	.mpu_irqs	= omap34xx_mmc2_mpu_irqs,	.sdma_reqs	= omap34xx_mmc2_sdma_reqs,	.opt_clks	= omap34xx_mmc2_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(omap34xx_mmc2_opt_clks),	.main_clk	= "mmchs2_fck",	.prcm		= {		.omap2 = {			.module_offs = CORE_MOD,			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_MMC2_SHIFT,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_MMC2_SHIFT,		},	},	.class		= &omap34xx_mmc_class,};/* MMC/SD/SDIO3 */static struct omap_hwmod_irq_info omap34xx_mmc3_mpu_irqs[] = {	{ .irq = 94 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod_dma_info omap34xx_mmc3_sdma_reqs[] = {	{ .name = "tx",	.dma_req = 77, },	{ .name = "rx",	.dma_req = 78, },	{ .dma_req = -1 }};static struct omap_hwmod_opt_clk omap34xx_mmc3_opt_clks[] = {	{ .role = "dbck", .clk = "omap_32k_fck", },};static struct omap_hwmod omap3xxx_mmc3_hwmod = {	.name		= "mmc3",	.mpu_irqs	= omap34xx_mmc3_mpu_irqs,	.sdma_reqs	= omap34xx_mmc3_sdma_reqs,	.opt_clks	= omap34xx_mmc3_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(omap34xx_mmc3_opt_clks),	.main_clk	= "mmchs3_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_MMC3_SHIFT,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_MMC3_SHIFT,		},	},	.class		= &omap34xx_mmc_class,};/* * 'usb_host_hs' class * high-speed multi-port usb host controller */static struct omap_hwmod_class_sysconfig omap3xxx_usb_host_hs_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0010,	.syss_offs	= 0x0014,	.sysc_flags	= (SYSC_HAS_MIDLEMODE | SYSC_HAS_CLOCKACTIVITY |			   SYSC_HAS_SIDLEMODE | SYSC_HAS_ENAWAKEUP |			   SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |			   MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),	.sysc_fields	= &omap_hwmod_sysc_type1,};static struct omap_hwmod_class omap3xxx_usb_host_hs_hwmod_class = {	.name = "usb_host_hs",	.sysc = &omap3xxx_usb_host_hs_sysc,};static struct omap_hwmod_opt_clk omap3xxx_usb_host_hs_opt_clks[] = {	  { .role = "ehci_logic_fck", .clk = "usbhost_120m_fck", },};static struct omap_hwmod_irq_info omap3xxx_usb_host_hs_irqs[] = {	{ .name = "ohci-irq", .irq = 76 + OMAP_INTC_START, },	{ .name = "ehci-irq", .irq = 77 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod omap3xxx_usb_host_hs_hwmod = {	.name		= "usb_host_hs",	.class		= &omap3xxx_usb_host_hs_hwmod_class,	.clkdm_name	= "l3_init_clkdm",	.mpu_irqs	= omap3xxx_usb_host_hs_irqs,	.main_clk	= "usbhost_48m_fck",	.prcm = {		.omap2 = {			.module_offs = OMAP3430ES2_USBHOST_MOD,			.prcm_reg_id = 1,			.module_bit = OMAP3430ES2_EN_USBHOST1_SHIFT,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430ES2_ST_USBHOST_IDLE_SHIFT,			.idlest_stdby_bit = OMAP3430ES2_ST_USBHOST_STDBY_SHIFT,		},	},	.opt_clks	= omap3xxx_usb_host_hs_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(omap3xxx_usb_host_hs_opt_clks),	/*	 * Errata: USBHOST Configured In Smart-Idle Can Lead To a Deadlock	 * id: i660	 *	 * Description:	 * In the following configuration :	 * - USBHOST module is set to smart-idle mode	 * - PRCM asserts idle_req to the USBHOST module ( This typically	 *   happens when the system is going to a low power mode : all ports	 *   have been suspended, the master part of the USBHOST module has	 *   entered the standby state, and SW has cut the functional clocks)	 * - an USBHOST interrupt occurs before the module is able to answer	 *   idle_ack, typically a remote wakeup IRQ.	 * Then the USB HOST module will enter a deadlock situation where it	 * is no more accessible nor functional.	 *	 * Workaround:	 * Don't use smart idle; use only force idle, hence HWMOD_SWSUP_SIDLE	 */	/*	 * Errata: USB host EHCI may stall when entering smart-standby mode	 * Id: i571	 *	 * Description:	 * When the USBHOST module is set to smart-standby mode, and when it is	 * ready to enter the standby state (i.e. all ports are suspended and	 * all attached devices are in suspend mode), then it can wrongly assert	 * the Mstandby signal too early while there are still some residual OCP	 * transactions ongoing. If this condition occurs, the internal state	 * machine may go to an undefined state and the USB link may be stuck	 * upon the next resume.	 *	 * Workaround:	 * Don't use smart standby; use only force standby,	 * hence HWMOD_SWSUP_MSTANDBY	 */	/*	 * During system boot; If the hwmod framework resets the module	 * the module will have smart idle settings; which can lead to deadlock	 * (above Errata Id:i660); so, dont reset the module during boot;	 * Use HWMOD_INIT_NO_RESET.	 */	.flags		= HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY |			  HWMOD_INIT_NO_RESET,};/* * 'usb_tll_hs' class * usb_tll_hs module is the adapter on the usb_host_hs ports */static struct omap_hwmod_class_sysconfig omap3xxx_usb_tll_hs_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0010,	.syss_offs	= 0x0014,	.sysc_flags	= (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |			   SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |			   SYSC_HAS_AUTOIDLE),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),	.sysc_fields	= &omap_hwmod_sysc_type1,};static struct omap_hwmod_class omap3xxx_usb_tll_hs_hwmod_class = {	.name = "usb_tll_hs",	.sysc = &omap3xxx_usb_tll_hs_sysc,};static struct omap_hwmod_irq_info omap3xxx_usb_tll_hs_irqs[] = {	{ .name = "tll-irq", .irq = 78 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod omap3xxx_usb_tll_hs_hwmod = {	.name		= "usb_tll_hs",	.class		= &omap3xxx_usb_tll_hs_hwmod_class,	.clkdm_name	= "l3_init_clkdm",	.mpu_irqs	= omap3xxx_usb_tll_hs_irqs,	.main_clk	= "usbtll_fck",	.prcm = {		.omap2 = {			.module_offs = CORE_MOD,			.prcm_reg_id = 3,			.module_bit = OMAP3430ES2_EN_USBTLL_SHIFT,			.idlest_reg_id = 3,			.idlest_idle_bit = OMAP3430ES2_ST_USBTLL_SHIFT,		},	},};static struct omap_hwmod omap3xxx_hdq1w_hwmod = {	.name		= "hdq1w",	.mpu_irqs	= omap2_hdq1w_mpu_irqs,	.main_clk	= "hdq_fck",	.prcm		= {		.omap2 = {			.module_offs = CORE_MOD,			.prcm_reg_id = 1,			.module_bit = OMAP3430_EN_HDQ_SHIFT,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP3430_ST_HDQ_SHIFT,		},	},	.class		= &omap2_hdq1w_class,};/* SAD2D */static struct omap_hwmod_rst_info omap3xxx_sad2d_resets[] = {	{ .name = "rst_modem_pwron_sw", .rst_shift = 0 },	{ .name = "rst_modem_sw", .rst_shift = 1 },};static struct omap_hwmod_class omap3xxx_sad2d_class = {	.name			= "sad2d",};static struct omap_hwmod omap3xxx_sad2d_hwmod = {
 |