voltageVarianceCalculation.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587
  1. /* linux/arch/arm/mach-s5pv210/clock.c
  2. *
  3. * Copyright (c) 2010 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com/
  5. *
  6. * S5PV210 - Clock support
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/module.h>
  14. #include <linux/kernel.h>
  15. #include <linux/list.h>
  16. #include <linux/errno.h>
  17. #include <linux/err.h>
  18. #include <linux/clk.h>
  19. #include <linux/device.h>
  20. #include <linux/io.h>
  21. #include <mach/map.h>
  22. #include <plat/cpu-freq.h>
  23. #include <mach/regs-clock.h>
  24. #include <plat/clock.h>
  25. #include <plat/cpu.h>
  26. #include <plat/pll.h>
  27. #include <plat/s5p-clock.h>
  28. #include <plat/clock-clksrc.h>
  29. #include "common.h"
  30. static unsigned long xtal;
  31. static struct clksrc_clk clk_mout_apll = {
  32. .clk = {
  33. .name = "mout_apll",
  34. },
  35. .sources = &clk_src_apll,
  36. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 0, .size = 1 },
  37. };
  38. static struct clksrc_clk clk_mout_epll = {
  39. .clk = {
  40. .name = "mout_epll",
  41. },
  42. .sources = &clk_src_epll,
  43. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 8, .size = 1 },
  44. };
  45. static struct clksrc_clk clk_mout_mpll = {
  46. .clk = {
  47. .name = "mout_mpll",
  48. },
  49. .sources = &clk_src_mpll,
  50. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 4, .size = 1 },
  51. };
  52. static struct clk *clkset_armclk_list[] = {
  53. [0] = &clk_mout_apll.clk,
  54. [1] = &clk_mout_mpll.clk,
  55. };
  56. static struct clksrc_sources clkset_armclk = {
  57. .sources = clkset_armclk_list,
  58. .nr_sources = ARRAY_SIZE(clkset_armclk_list),
  59. };
  60. static struct clksrc_clk clk_armclk = {
  61. .clk = {
  62. .name = "armclk",
  63. },
  64. .sources = &clkset_armclk,
  65. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 16, .size = 1 },
  66. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 0, .size = 3 },
  67. };
  68. static struct clksrc_clk clk_hclk_msys = {
  69. .clk = {
  70. .name = "hclk_msys",
  71. .parent = &clk_armclk.clk,
  72. },
  73. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 8, .size = 3 },
  74. };
  75. static struct clksrc_clk clk_pclk_msys = {
  76. .clk = {
  77. .name = "pclk_msys",
  78. .parent = &clk_hclk_msys.clk,
  79. },
  80. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 12, .size = 3 },
  81. };
  82. static struct clksrc_clk clk_sclk_a2m = {
  83. .clk = {
  84. .name = "sclk_a2m",
  85. .parent = &clk_mout_apll.clk,
  86. },
  87. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 4, .size = 3 },
  88. };
  89. static struct clk *clkset_hclk_sys_list[] = {
  90. [0] = &clk_mout_mpll.clk,
  91. [1] = &clk_sclk_a2m.clk,
  92. };
  93. static struct clksrc_sources clkset_hclk_sys = {
  94. .sources = clkset_hclk_sys_list,
  95. .nr_sources = ARRAY_SIZE(clkset_hclk_sys_list),
  96. };
  97. static struct clksrc_clk clk_hclk_dsys = {
  98. .clk = {
  99. .name = "hclk_dsys",
  100. },
  101. .sources = &clkset_hclk_sys,
  102. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 20, .size = 1 },
  103. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 16, .size = 4 },
  104. };
  105. static struct clksrc_clk clk_pclk_dsys = {
  106. .clk = {
  107. .name = "pclk_dsys",
  108. .parent = &clk_hclk_dsys.clk,
  109. },
  110. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 20, .size = 3 },
  111. };
  112. static struct clksrc_clk clk_hclk_psys = {
  113. .clk = {
  114. .name = "hclk_psys",
  115. },
  116. .sources = &clkset_hclk_sys,
  117. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 24, .size = 1 },
  118. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 24, .size = 4 },
  119. };
  120. static struct clksrc_clk clk_pclk_psys = {
  121. .clk = {
  122. .name = "pclk_psys",
  123. .parent = &clk_hclk_psys.clk,
  124. },
  125. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 28, .size = 3 },
  126. };
  127. static int s5pv210_clk_ip0_ctrl(struct clk *clk, int enable)
  128. {
  129. return s5p_gatectrl(S5P_CLKGATE_IP0, clk, enable);
  130. }
  131. static int s5pv210_clk_ip1_ctrl(struct clk *clk, int enable)
  132. {
  133. return s5p_gatectrl(S5P_CLKGATE_IP1, clk, enable);
  134. }
  135. static int s5pv210_clk_ip2_ctrl(struct clk *clk, int enable)
  136. {
  137. return s5p_gatectrl(S5P_CLKGATE_IP2, clk, enable);
  138. }
  139. static int s5pv210_clk_ip3_ctrl(struct clk *clk, int enable)
  140. {
  141. return s5p_gatectrl(S5P_CLKGATE_IP3, clk, enable);
  142. }
  143. static int s5pv210_clk_mask0_ctrl(struct clk *clk, int enable)
  144. {
  145. return s5p_gatectrl(S5P_CLK_SRC_MASK0, clk, enable);
  146. }
  147. static int s5pv210_clk_mask1_ctrl(struct clk *clk, int enable)
  148. {
  149. return s5p_gatectrl(S5P_CLK_SRC_MASK1, clk, enable);
  150. }
  151. static int s5pv210_clk_hdmiphy_ctrl(struct clk *clk, int enable)
  152. {
  153. return s5p_gatectrl(S5P_HDMI_PHY_CONTROL, clk, enable);
  154. }
  155. static int exynos4_clk_dac_ctrl(struct clk *clk, int enable)
  156. {
  157. return s5p_gatectrl(S5P_DAC_PHY_CONTROL, clk, enable);
  158. }
  159. static struct clk clk_sclk_hdmi27m = {
  160. .name = "sclk_hdmi27m",
  161. .rate = 27000000,
  162. };
  163. static struct clk clk_sclk_hdmiphy = {
  164. .name = "sclk_hdmiphy",
  165. };
  166. static struct clk clk_sclk_usbphy0 = {
  167. .name = "sclk_usbphy0",
  168. };
  169. static struct clk clk_sclk_usbphy1 = {
  170. .name = "sclk_usbphy1",
  171. };
  172. static struct clk clk_pcmcdclk0 = {
  173. .name = "pcmcdclk",
  174. };
  175. static struct clk clk_pcmcdclk1 = {
  176. .name = "pcmcdclk",
  177. };
  178. static struct clk clk_pcmcdclk2 = {
  179. .name = "pcmcdclk",
  180. };
  181. static struct clk dummy_apb_pclk = {
  182. .name = "apb_pclk",
  183. .id = -1,
  184. };
  185. static struct clk *clkset_vpllsrc_list[] = {
  186. [0] = &clk_fin_vpll,
  187. [1] = &clk_sclk_hdmi27m,
  188. };
  189. static struct clksrc_sources clkset_vpllsrc = {
  190. .sources = clkset_vpllsrc_list,
  191. .nr_sources = ARRAY_SIZE(clkset_vpllsrc_list),
  192. };
  193. static struct clksrc_clk clk_vpllsrc = {
  194. .clk = {
  195. .name = "vpll_src",
  196. .enable = s5pv210_clk_mask0_ctrl,
  197. .ctrlbit = (1 << 7),
  198. },
  199. .sources = &clkset_vpllsrc,
  200. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 28, .size = 1 },
  201. };
  202. static struct clk *clkset_sclk_vpll_list[] = {
  203. [0] = &clk_vpllsrc.clk,
  204. [1] = &clk_fout_vpll,
  205. };
  206. static struct clksrc_sources clkset_sclk_vpll = {
  207. .sources = clkset_sclk_vpll_list,
  208. .nr_sources = ARRAY_SIZE(clkset_sclk_vpll_list),
  209. };
  210. static struct clksrc_clk clk_sclk_vpll = {
  211. .clk = {
  212. .name = "sclk_vpll",
  213. },
  214. .sources = &clkset_sclk_vpll,
  215. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 12, .size = 1 },
  216. };
  217. static struct clk *clkset_moutdmc0src_list[] = {
  218. [0] = &clk_sclk_a2m.clk,
  219. [1] = &clk_mout_mpll.clk,
  220. [2] = NULL,
  221. [3] = NULL,
  222. };
  223. static struct clksrc_sources clkset_moutdmc0src = {
  224. .sources = clkset_moutdmc0src_list,
  225. .nr_sources = ARRAY_SIZE(clkset_moutdmc0src_list),
  226. };
  227. static struct clksrc_clk clk_mout_dmc0 = {
  228. .clk = {
  229. .name = "mout_dmc0",
  230. },
  231. .sources = &clkset_moutdmc0src,
  232. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 24, .size = 2 },
  233. };
  234. static struct clksrc_clk clk_sclk_dmc0 = {
  235. .clk = {
  236. .name = "sclk_dmc0",
  237. .parent = &clk_mout_dmc0.clk,
  238. },
  239. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 28, .size = 4 },
  240. };
  241. static unsigned long s5pv210_clk_imem_get_rate(struct clk *clk)
  242. {
  243. return clk_get_rate(clk->parent) / 2;
  244. }
  245. static struct clk_ops clk_hclk_imem_ops = {
  246. .get_rate = s5pv210_clk_imem_get_rate,
  247. };
  248. static unsigned long s5pv210_clk_fout_apll_get_rate(struct clk *clk)
  249. {
  250. return s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON), pll_4508);
  251. }
  252. static struct clk_ops clk_fout_apll_ops = {
  253. .get_rate = s5pv210_clk_fout_apll_get_rate,
  254. };
  255. static struct clk init_clocks_off[] = {
  256. {
  257. .name = "dma",
  258. .devname = "dma-pl330.0",
  259. .parent = &clk_hclk_psys.clk,
  260. .enable = s5pv210_clk_ip0_ctrl,
  261. .ctrlbit = (1 << 3),
  262. }, {
  263. .name = "dma",
  264. .devname = "dma-pl330.1",
  265. .parent = &clk_hclk_psys.clk,
  266. .enable = s5pv210_clk_ip0_ctrl,
  267. .ctrlbit = (1 << 4),
  268. }, {
  269. .name = "rot",
  270. .parent = &clk_hclk_dsys.clk,
  271. .enable = s5pv210_clk_ip0_ctrl,
  272. .ctrlbit = (1<<29),
  273. }, {
  274. .name = "fimc",
  275. .devname = "s5pv210-fimc.0",
  276. .parent = &clk_hclk_dsys.clk,
  277. .enable = s5pv210_clk_ip0_ctrl,
  278. .ctrlbit = (1 << 24),
  279. }, {
  280. .name = "fimc",
  281. .devname = "s5pv210-fimc.1",
  282. .parent = &clk_hclk_dsys.clk,
  283. .enable = s5pv210_clk_ip0_ctrl,
  284. .ctrlbit = (1 << 25),
  285. }, {
  286. .name = "fimc",
  287. .devname = "s5pv210-fimc.2",
  288. .parent = &clk_hclk_dsys.clk,
  289. .enable = s5pv210_clk_ip0_ctrl,
  290. .ctrlbit = (1 << 26),
  291. }, {
  292. .name = "jpeg",
  293. .parent = &clk_hclk_dsys.clk,
  294. .enable = s5pv210_clk_ip0_ctrl,
  295. .ctrlbit = (1 << 28),
  296. }, {
  297. .name = "mfc",
  298. .devname = "s5p-mfc",
  299. .parent = &clk_pclk_psys.clk,
  300. .enable = s5pv210_clk_ip0_ctrl,
  301. .ctrlbit = (1 << 16),
  302. }, {
  303. .name = "dac",
  304. .devname = "s5p-sdo",
  305. .parent = &clk_hclk_dsys.clk,
  306. .enable = s5pv210_clk_ip1_ctrl,
  307. .ctrlbit = (1 << 10),
  308. }, {
  309. .name = "mixer",
  310. .devname = "s5p-mixer",
  311. .parent = &clk_hclk_dsys.clk,
  312. .enable = s5pv210_clk_ip1_ctrl,
  313. .ctrlbit = (1 << 9),
  314. }, {
  315. .name = "vp",
  316. .devname = "s5p-mixer",
  317. .parent = &clk_hclk_dsys.clk,
  318. .enable = s5pv210_clk_ip1_ctrl,
  319. .ctrlbit = (1 << 8),
  320. }, {
  321. .name = "hdmi",
  322. .devname = "s5pv210-hdmi",
  323. .parent = &clk_hclk_dsys.clk,
  324. .enable = s5pv210_clk_ip1_ctrl,
  325. .ctrlbit = (1 << 11),
  326. }, {
  327. .name = "hdmiphy",
  328. .devname = "s5pv210-hdmi",
  329. .enable = s5pv210_clk_hdmiphy_ctrl,
  330. .ctrlbit = (1 << 0),
  331. }, {
  332. .name = "dacphy",
  333. .devname = "s5p-sdo",
  334. .enable = exynos4_clk_dac_ctrl,
  335. .ctrlbit = (1 << 0),
  336. }, {
  337. .name = "otg",
  338. .parent = &clk_hclk_psys.clk,
  339. .enable = s5pv210_clk_ip1_ctrl,
  340. .ctrlbit = (1<<16),
  341. }, {
  342. .name = "usb-host",
  343. .parent = &clk_hclk_psys.clk,
  344. .enable = s5pv210_clk_ip1_ctrl,
  345. .ctrlbit = (1<<17),
  346. }, {
  347. .name = "lcd",
  348. .parent = &clk_hclk_dsys.clk,
  349. .enable = s5pv210_clk_ip1_ctrl,
  350. .ctrlbit = (1<<0),
  351. }, {
  352. .name = "cfcon",
  353. .parent = &clk_hclk_psys.clk,
  354. .enable = s5pv210_clk_ip1_ctrl,
  355. .ctrlbit = (1<<25),
  356. }, {
  357. .name = "systimer",
  358. .parent = &clk_pclk_psys.clk,
  359. .enable = s5pv210_clk_ip3_ctrl,
  360. .ctrlbit = (1<<16),
  361. }, {
  362. .name = "watchdog",
  363. .parent = &clk_pclk_psys.clk,
  364. .enable = s5pv210_clk_ip3_ctrl,
  365. .ctrlbit = (1<<22),
  366. }, {
  367. .name = "rtc",
  368. .parent = &clk_pclk_psys.clk,
  369. .enable = s5pv210_clk_ip3_ctrl,
  370. .ctrlbit = (1<<15),
  371. }, {
  372. .name = "i2c",
  373. .devname = "s3c2440-i2c.0",
  374. .parent = &clk_pclk_psys.clk,
  375. .enable = s5pv210_clk_ip3_ctrl,
  376. .ctrlbit = (1<<7),
  377. }, {
  378. .name = "i2c",
  379. .devname = "s3c2440-i2c.1",
  380. .parent = &clk_pclk_psys.clk,
  381. .enable = s5pv210_clk_ip3_ctrl,
  382. .ctrlbit = (1 << 10),
  383. }, {
  384. .name = "i2c",
  385. .devname = "s3c2440-i2c.2",
  386. .parent = &clk_pclk_psys.clk,
  387. .enable = s5pv210_clk_ip3_ctrl,
  388. .ctrlbit = (1<<9),
  389. }, {
  390. .name = "i2c",
  391. .devname = "s3c2440-hdmiphy-i2c",
  392. .parent = &clk_pclk_psys.clk,
  393. .enable = s5pv210_clk_ip3_ctrl,
  394. .ctrlbit = (1 << 11),
  395. }, {
  396. .name = "spi",
  397. .devname = "s5pv210-spi.0",
  398. .parent = &clk_pclk_psys.clk,
  399. .enable = s5pv210_clk_ip3_ctrl,
  400. .ctrlbit = (1<<12),
  401. }, {
  402. .name = "spi",
  403. .devname = "s5pv210-spi.1",
  404. .parent = &clk_pclk_psys.clk,
  405. .enable = s5pv210_clk_ip3_ctrl,
  406. .ctrlbit = (1<<13),
  407. }, {
  408. .name = "spi",
  409. .devname = "s5pv210-spi.2",
  410. .parent = &clk_pclk_psys.clk,
  411. .enable = s5pv210_clk_ip3_ctrl,
  412. .ctrlbit = (1<<14),
  413. }, {
  414. .name = "timers",
  415. .parent = &clk_pclk_psys.clk,
  416. .enable = s5pv210_clk_ip3_ctrl,
  417. .ctrlbit = (1<<23),
  418. }, {
  419. .name = "adc",
  420. .parent = &clk_pclk_psys.clk,
  421. .enable = s5pv210_clk_ip3_ctrl,
  422. .ctrlbit = (1<<24),
  423. }, {
  424. .name = "keypad",
  425. .parent = &clk_pclk_psys.clk,
  426. .enable = s5pv210_clk_ip3_ctrl,
  427. .ctrlbit = (1<<21),
  428. }, {
  429. .name = "iis",
  430. .devname = "samsung-i2s.0",
  431. .parent = &clk_p,
  432. .enable = s5pv210_clk_ip3_ctrl,
  433. .ctrlbit = (1<<4),
  434. }, {
  435. .name = "iis",
  436. .devname = "samsung-i2s.1",
  437. .parent = &clk_p,
  438. .enable = s5pv210_clk_ip3_ctrl,
  439. .ctrlbit = (1 << 5),
  440. }, {
  441. .name = "iis",
  442. .devname = "samsung-i2s.2",
  443. .parent = &clk_p,
  444. .enable = s5pv210_clk_ip3_ctrl,
  445. .ctrlbit = (1 << 6),
  446. }, {
  447. .name = "spdif",
  448. .parent = &clk_p,
  449. .enable = s5pv210_clk_ip3_ctrl,
  450. .ctrlbit = (1 << 0),
  451. },
  452. };
  453. static struct clk init_clocks[] = {
  454. {
  455. .name = "hclk_imem",
  456. .parent = &clk_hclk_msys.clk,
  457. .ctrlbit = (1 << 5),
  458. .enable = s5pv210_clk_ip0_ctrl,
  459. .ops = &clk_hclk_imem_ops,
  460. }, {
  461. .name = "uart",
  462. .devname = "s5pv210-uart.0",
  463. .parent = &clk_pclk_psys.clk,
  464. .enable = s5pv210_clk_ip3_ctrl,
  465. .ctrlbit = (1 << 17),
  466. }, {
  467. .name = "uart",
  468. .devname = "s5pv210-uart.1",
  469. .parent = &clk_pclk_psys.clk,
  470. .enable = s5pv210_clk_ip3_ctrl,
  471. .ctrlbit = (1 << 18),
  472. }, {
  473. .name = "uart",
  474. .devname = "s5pv210-uart.2",
  475. .parent = &clk_pclk_psys.clk,
  476. .enable = s5pv210_clk_ip3_ctrl,
  477. .ctrlbit = (1 << 19),
  478. }, {
  479. .name = "uart",
  480. .devname = "s5pv210-uart.3",
  481. .parent = &clk_pclk_psys.clk,
  482. .enable = s5pv210_clk_ip3_ctrl,
  483. .ctrlbit = (1 << 20),
  484. }, {
  485. .name = "sromc",
  486. .parent = &clk_hclk_psys.clk,
  487. .enable = s5pv210_clk_ip1_ctrl,
  488. .ctrlbit = (1 << 26),
  489. },
  490. };
  491. static struct clk clk_hsmmc0 = {
  492. .name = "hsmmc",
  493. .devname = "s3c-sdhci.0",
  494. .parent = &clk_hclk_psys.clk,
  495. .enable = s5pv210_clk_ip2_ctrl,
  496. .ctrlbit = (1<<16),
  497. };
  498. static struct clk clk_hsmmc1 = {
  499. .name = "hsmmc",
  500. .devname = "s3c-sdhci.1",
  501. .parent = &clk_hclk_psys.clk,
  502. .enable = s5pv210_clk_ip2_ctrl,
  503. .ctrlbit = (1<<17),
  504. };
  505. static struct clk clk_hsmmc2 = {
  506. .name = "hsmmc",
  507. .devname = "s3c-sdhci.2",
  508. .parent = &clk_hclk_psys.clk,
  509. .enable = s5pv210_clk_ip2_ctrl,
  510. .ctrlbit = (1<<18),
  511. };
  512. static struct clk clk_hsmmc3 = {
  513. .name = "hsmmc",
  514. .devname = "s3c-sdhci.3",
  515. .parent = &clk_hclk_psys.clk,
  516. .enable = s5pv210_clk_ip2_ctrl,
  517. .ctrlbit = (1<<19),
  518. };
  519. static struct clk *clkset_uart_list[] = {
  520. [6] = &clk_mout_mpll.clk,
  521. [7] = &clk_mout_epll.clk,
  522. };
  523. static struct clksrc_sources clkset_uart = {
  524. .sources = clkset_uart_list,
  525. .nr_sources = ARRAY_SIZE(clkset_uart_list),
  526. };
  527. static struct clk *clkset_group1_list[] = {
  528. [0] = &clk_sclk_a2m.clk,