| 123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324 | 
							- #ifndef _M68K_DMA_H
 
- #define _M68K_DMA_H 1
 
- #ifdef CONFIG_COLDFIRE
 
- /*
 
-  * ColdFire DMA Model:
 
-  *   ColdFire DMA supports two forms of DMA: Single and Dual address. Single
 
-  * address mode emits a source address, and expects that the device will either
 
-  * pick up the data (DMA READ) or source data (DMA WRITE). This implies that
 
-  * the device will place data on the correct byte(s) of the data bus, as the
 
-  * memory transactions are always 32 bits. This implies that only 32 bit
 
-  * devices will find single mode transfers useful. Dual address DMA mode
 
-  * performs two cycles: source read and destination write. ColdFire will
 
-  * align the data so that the device will always get the correct bytes, thus
 
-  * is useful for 8 and 16 bit devices. This is the mode that is supported
 
-  * below.
 
-  *
 
-  * AUG/22/2000 : added support for 32-bit Dual-Address-Mode (K) 2000
 
-  *               Oliver Kamphenkel (O.Kamphenkel@tu-bs.de)
 
-  *
 
-  * AUG/25/2000 : addad support for 8, 16 and 32-bit Single-Address-Mode (K)2000
 
-  *               Oliver Kamphenkel (O.Kamphenkel@tu-bs.de)
 
-  *
 
-  * APR/18/2002 : added proper support for MCF5272 DMA controller.
 
-  *               Arthur Shipkowski (art@videon-central.com)
 
-  */
 
- #include <asm/coldfire.h>
 
- #include <asm/mcfsim.h>
 
- #include <asm/mcfdma.h>
 
- /*
 
-  * Set number of channels of DMA on ColdFire for different implementations.
 
-  */
 
- #if defined(CONFIG_M5249) || defined(CONFIG_M5307) || defined(CONFIG_M5407) || \
 
- 	defined(CONFIG_M523x) || defined(CONFIG_M527x) || \
 
- 	defined(CONFIG_M528x) || defined(CONFIG_M525x)
 
- #define MAX_M68K_DMA_CHANNELS 4
 
- #elif defined(CONFIG_M5272)
 
- #define MAX_M68K_DMA_CHANNELS 1
 
- #elif defined(CONFIG_M532x)
 
- #define MAX_M68K_DMA_CHANNELS 0
 
- #else
 
- #define MAX_M68K_DMA_CHANNELS 2
 
- #endif
 
- extern unsigned int dma_base_addr[MAX_M68K_DMA_CHANNELS];
 
- extern unsigned int dma_device_address[MAX_M68K_DMA_CHANNELS];
 
- #if !defined(CONFIG_M5272)
 
- #define DMA_MODE_WRITE_BIT  0x01  /* Memory/IO to IO/Memory select */
 
- #define DMA_MODE_WORD_BIT   0x02  /* 8 or 16 bit transfers */
 
- #define DMA_MODE_LONG_BIT   0x04  /* or 32 bit transfers */
 
- #define DMA_MODE_SINGLE_BIT 0x08  /* single-address-mode */
 
- /* I/O to memory, 8 bits, mode */
 
- #define DMA_MODE_READ	            0
 
- /* memory to I/O, 8 bits, mode */
 
- #define DMA_MODE_WRITE	            1
 
- /* I/O to memory, 16 bits, mode */
 
- #define DMA_MODE_READ_WORD          2
 
- /* memory to I/O, 16 bits, mode */
 
- #define DMA_MODE_WRITE_WORD         3
 
- /* I/O to memory, 32 bits, mode */
 
- #define DMA_MODE_READ_LONG          4
 
- /* memory to I/O, 32 bits, mode */
 
- #define DMA_MODE_WRITE_LONG         5
 
- /* I/O to memory, 8 bits, single-address-mode */
 
- #define DMA_MODE_READ_SINGLE        8
 
- /* memory to I/O, 8 bits, single-address-mode */
 
- #define DMA_MODE_WRITE_SINGLE       9
 
- /* I/O to memory, 16 bits, single-address-mode */
 
- #define DMA_MODE_READ_WORD_SINGLE  10
 
- /* memory to I/O, 16 bits, single-address-mode */
 
- #define DMA_MODE_WRITE_WORD_SINGLE 11
 
- /* I/O to memory, 32 bits, single-address-mode */
 
- #define DMA_MODE_READ_LONG_SINGLE  12
 
- /* memory to I/O, 32 bits, single-address-mode */
 
- #define DMA_MODE_WRITE_LONG_SINGLE 13
 
- #else /* CONFIG_M5272 is defined */
 
- /* Source static-address mode */
 
- #define DMA_MODE_SRC_SA_BIT 0x01
 
- /* Two bits to select between all four modes */
 
- #define DMA_MODE_SSIZE_MASK 0x06
 
- /* Offset to shift bits in */
 
- #define DMA_MODE_SSIZE_OFF  0x01
 
- /* Destination static-address mode */
 
- #define DMA_MODE_DES_SA_BIT 0x10
 
- /* Two bits to select between all four modes */
 
- #define DMA_MODE_DSIZE_MASK 0x60
 
- /* Offset to shift bits in */
 
- #define DMA_MODE_DSIZE_OFF  0x05
 
- /* Size modifiers */
 
- #define DMA_MODE_SIZE_LONG  0x00
 
- #define DMA_MODE_SIZE_BYTE  0x01
 
- #define DMA_MODE_SIZE_WORD  0x02
 
- #define DMA_MODE_SIZE_LINE  0x03
 
- /*
 
-  * Aliases to help speed quick ports; these may be suboptimal, however. They
 
-  * do not include the SINGLE mode modifiers since the MCF5272 does not have a
 
-  * mode where the device is in control of its addressing.
 
-  */
 
- /* I/O to memory, 8 bits, mode */
 
- #define DMA_MODE_READ	              ((DMA_MODE_SIZE_BYTE << DMA_MODE_DSIZE_OFF) | (DMA_MODE_SIZE_BYTE << DMA_MODE_SSIZE_OFF) | DMA_SRC_SA_BIT)
 
- /* memory to I/O, 8 bits, mode */
 
- #define DMA_MODE_WRITE	            ((DMA_MODE_SIZE_BYTE << DMA_MODE_DSIZE_OFF) | (DMA_MODE_SIZE_BYTE << DMA_MODE_SSIZE_OFF) | DMA_DES_SA_BIT)
 
- /* I/O to memory, 16 bits, mode */
 
- #define DMA_MODE_READ_WORD	        ((DMA_MODE_SIZE_WORD << DMA_MODE_DSIZE_OFF) | (DMA_MODE_SIZE_WORD << DMA_MODE_SSIZE_OFF) | DMA_SRC_SA_BIT)
 
- /* memory to I/O, 16 bits, mode */
 
- #define DMA_MODE_WRITE_WORD         ((DMA_MODE_SIZE_WORD << DMA_MODE_DSIZE_OFF) | (DMA_MODE_SIZE_WORD << DMA_MODE_SSIZE_OFF) | DMA_DES_SA_BIT)
 
- /* I/O to memory, 32 bits, mode */
 
- #define DMA_MODE_READ_LONG	        ((DMA_MODE_SIZE_LONG << DMA_MODE_DSIZE_OFF) | (DMA_MODE_SIZE_LONG << DMA_MODE_SSIZE_OFF) | DMA_SRC_SA_BIT)
 
- /* memory to I/O, 32 bits, mode */
 
- #define DMA_MODE_WRITE_LONG         ((DMA_MODE_SIZE_LONG << DMA_MODE_DSIZE_OFF) | (DMA_MODE_SIZE_LONG << DMA_MODE_SSIZE_OFF) | DMA_DES_SA_BIT)
 
- #endif /* !defined(CONFIG_M5272) */
 
- #if !defined(CONFIG_M5272)
 
- /* enable/disable a specific DMA channel */
 
- static __inline__ void enable_dma(unsigned int dmanr)
 
- {
 
-   volatile unsigned short *dmawp;
 
- #ifdef DMA_DEBUG
 
-   printk("enable_dma(dmanr=%d)\n", dmanr);
 
- #endif
 
-   dmawp = (unsigned short *) dma_base_addr[dmanr];
 
-   dmawp[MCFDMA_DCR] |= MCFDMA_DCR_EEXT;
 
- }
 
- static __inline__ void disable_dma(unsigned int dmanr)
 
- {
 
-   volatile unsigned short *dmawp;
 
-   volatile unsigned char  *dmapb;
 
- #ifdef DMA_DEBUG
 
-   printk("disable_dma(dmanr=%d)\n", dmanr);
 
- #endif
 
-   dmawp = (unsigned short *) dma_base_addr[dmanr];
 
-   dmapb = (unsigned char *) dma_base_addr[dmanr];
 
-   /* Turn off external requests, and stop any DMA in progress */
 
-   dmawp[MCFDMA_DCR] &= ~MCFDMA_DCR_EEXT;
 
-   dmapb[MCFDMA_DSR] = MCFDMA_DSR_DONE;
 
- }
 
- /*
 
-  * Clear the 'DMA Pointer Flip Flop'.
 
-  * Write 0 for LSB/MSB, 1 for MSB/LSB access.
 
-  * Use this once to initialize the FF to a known state.
 
-  * After that, keep track of it. :-)
 
-  * --- In order to do that, the DMA routines below should ---
 
-  * --- only be used while interrupts are disabled! ---
 
-  *
 
-  * This is a NOP for ColdFire. Provide a stub for compatibility.
 
-  */
 
- static __inline__ void clear_dma_ff(unsigned int dmanr)
 
- {
 
- }
 
- /* set mode (above) for a specific DMA channel */
 
- static __inline__ void set_dma_mode(unsigned int dmanr, char mode)
 
- {
 
-   volatile unsigned char  *dmabp;
 
-   volatile unsigned short *dmawp;
 
- #ifdef DMA_DEBUG
 
-   printk("set_dma_mode(dmanr=%d,mode=%d)\n", dmanr, mode);
 
- #endif
 
-   dmabp = (unsigned char *) dma_base_addr[dmanr];
 
-   dmawp = (unsigned short *) dma_base_addr[dmanr];
 
-   /* Clear config errors */
 
-   dmabp[MCFDMA_DSR] = MCFDMA_DSR_DONE;
 
-   /* Set command register */
 
-   dmawp[MCFDMA_DCR] =
 
-     MCFDMA_DCR_INT |         /* Enable completion irq */
 
-     MCFDMA_DCR_CS |          /* Force one xfer per request */
 
-     MCFDMA_DCR_AA |          /* Enable auto alignment */
 
-     /* single-address-mode */
 
-     ((mode & DMA_MODE_SINGLE_BIT) ? MCFDMA_DCR_SAA : 0) |
 
-     /* sets s_rw (-> r/w) high if Memory to I/0 */
 
-     ((mode & DMA_MODE_WRITE_BIT) ? MCFDMA_DCR_S_RW : 0) |
 
-     /* Memory to I/O or I/O to Memory */
 
-     ((mode & DMA_MODE_WRITE_BIT) ? MCFDMA_DCR_SINC : MCFDMA_DCR_DINC) |
 
-     /* 32 bit, 16 bit or 8 bit transfers */
 
-     ((mode & DMA_MODE_WORD_BIT)  ? MCFDMA_DCR_SSIZE_WORD :
 
-      ((mode & DMA_MODE_LONG_BIT) ? MCFDMA_DCR_SSIZE_LONG :
 
-                                    MCFDMA_DCR_SSIZE_BYTE)) |
 
-     ((mode & DMA_MODE_WORD_BIT)  ? MCFDMA_DCR_DSIZE_WORD :
 
-      ((mode & DMA_MODE_LONG_BIT) ? MCFDMA_DCR_DSIZE_LONG :
 
-                                    MCFDMA_DCR_DSIZE_BYTE));
 
- #ifdef DEBUG_DMA
 
-   printk("%s(%d): dmanr=%d DSR[%x]=%x DCR[%x]=%x\n", __FILE__, __LINE__,
 
-          dmanr, (int) &dmabp[MCFDMA_DSR], dmabp[MCFDMA_DSR],
 
- 	 (int) &dmawp[MCFDMA_DCR], dmawp[MCFDMA_DCR]);
 
- #endif
 
- }
 
- /* Set transfer address for specific DMA channel */
 
- static __inline__ void set_dma_addr(unsigned int dmanr, unsigned int a)
 
- {
 
-   volatile unsigned short *dmawp;
 
-   volatile unsigned int   *dmalp;
 
- #ifdef DMA_DEBUG
 
-   printk("set_dma_addr(dmanr=%d,a=%x)\n", dmanr, a);
 
- #endif
 
-   dmawp = (unsigned short *) dma_base_addr[dmanr];
 
-   dmalp = (unsigned int *) dma_base_addr[dmanr];
 
-   /* Determine which address registers are used for memory/device accesses */
 
-   if (dmawp[MCFDMA_DCR] & MCFDMA_DCR_SINC) {
 
-     /* Source incrementing, must be memory */
 
-     dmalp[MCFDMA_SAR] = a;
 
-     /* Set dest address, must be device */
 
-     dmalp[MCFDMA_DAR] = dma_device_address[dmanr];
 
-   } else {
 
-     /* Destination incrementing, must be memory */
 
-     dmalp[MCFDMA_DAR] = a;
 
-     /* Set source address, must be device */
 
-     dmalp[MCFDMA_SAR] = dma_device_address[dmanr];
 
-   }
 
- #ifdef DEBUG_DMA
 
-   printk("%s(%d): dmanr=%d DCR[%x]=%x SAR[%x]=%08x DAR[%x]=%08x\n",
 
- 	__FILE__, __LINE__, dmanr, (int) &dmawp[MCFDMA_DCR], dmawp[MCFDMA_DCR],
 
- 	(int) &dmalp[MCFDMA_SAR], dmalp[MCFDMA_SAR],
 
- 	(int) &dmalp[MCFDMA_DAR], dmalp[MCFDMA_DAR]);
 
- #endif
 
- }
 
- /*
 
-  * Specific for Coldfire - sets device address.
 
-  * Should be called after the mode set call, and before set DMA address.
 
-  */
 
- static __inline__ void set_dma_device_addr(unsigned int dmanr, unsigned int a)
 
- {
 
- #ifdef DMA_DEBUG
 
-   printk("set_dma_device_addr(dmanr=%d,a=%x)\n", dmanr, a);
 
- #endif
 
-   dma_device_address[dmanr] = a;
 
- }
 
- /*
 
-  * NOTE 2: "count" represents _bytes_.
 
-  */
 
- static __inline__ void set_dma_count(unsigned int dmanr, unsigned int count)
 
- {
 
-   volatile unsigned short *dmawp;
 
- #ifdef DMA_DEBUG
 
-   printk("set_dma_count(dmanr=%d,count=%d)\n", dmanr, count);
 
- #endif
 
-   dmawp = (unsigned short *) dma_base_addr[dmanr];
 
-   dmawp[MCFDMA_BCR] = (unsigned short)count;
 
- }
 
- /*
 
-  * Get DMA residue count. After a DMA transfer, this
 
-  * should return zero. Reading this while a DMA transfer is
 
-  * still in progress will return unpredictable results.
 
-  * Otherwise, it returns the number of _bytes_ left to transfer.
 
-  */
 
- static __inline__ int get_dma_residue(unsigned int dmanr)
 
- {
 
-   volatile unsigned short *dmawp;
 
-   unsigned short count;
 
- #ifdef DMA_DEBUG
 
-   printk("get_dma_residue(dmanr=%d)\n", dmanr);
 
- #endif
 
-   dmawp = (unsigned short *) dma_base_addr[dmanr];
 
-   count = dmawp[MCFDMA_BCR];
 
-   return((int) count);
 
- }
 
- #else /* CONFIG_M5272 is defined */
 
- /*
 
-  * The MCF5272 DMA controller is very different than the controller defined above
 
-  * in terms of register mapping.  For instance, with the exception of the 16-bit
 
-  * interrupt register (IRQ#85, for reference), all of the registers are 32-bit.
 
-  *
 
-  * The big difference, however, is the lack of device-requested DMA.  All modes
 
-  * are dual address transfer, and there is no 'device' setup or direction bit.
 
-  * You can DMA between a device and memory, between memory and memory, or even between
 
-  * two devices directly, with any combination of incrementing and non-incrementing
 
-  * addresses you choose.  This puts a crimp in distinguishing between the 'device
 
-  * address' set up by set_dma_device_addr.
 
-  *
 
-  * Therefore, there are two options.  One is to use set_dma_addr and set_dma_device_addr,
 
-  * which will act exactly as above in -- it will look to see if the source is set to
 
-  * autoincrement, and if so it will make the source use the set_dma_addr value and the
 
-  * destination the set_dma_device_addr value.  Otherwise the source will be set to the
 
-  * set_dma_device_addr value and the destination will get the set_dma_addr value.
 
-  *
 
-  * The other is to use the provided set_dma_src_addr and set_dma_dest_addr functions
 
-  * and make it explicit.  Depending on what you're doing, one of these two should work
 
-  * for you, but don't mix them in the same transfer setup.
 
-  */
 
- /* enable/disable a specific DMA channel */
 
- static __inline__ void enable_dma(unsigned int dmanr)
 
- {
 
-   volatile unsigned int  *dmalp;
 
- #ifdef DMA_DEBUG
 
-   printk("enable_dma(dmanr=%d)\n", dmanr);
 
- #endif
 
 
  |