| 123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306 | 
							- /*
 
-  * Copyright 2005-2010 Analog Devices Inc.
 
-  *
 
-  * Licensed under the Clear BSD license or the GPL-2 (or later)
 
-  */
 
- #ifndef _DEF_BF561_H
 
- #define _DEF_BF561_H
 
- /*********************************************************************************** */
 
- /* System MMR Register Map */
 
- /*********************************************************************************** */
 
- /* Clock and System Control (0xFFC00000 - 0xFFC000FF) */
 
- #define PLL_CTL                0xFFC00000	/* PLL Control register (16-bit) */
 
- #define PLL_DIV			        0xFFC00004	/* PLL Divide Register (16-bit) */
 
- #define VR_CTL			        0xFFC00008	/* Voltage Regulator Control Register (16-bit) */
 
- #define PLL_STAT               0xFFC0000C	/* PLL Status register (16-bit) */
 
- #define PLL_LOCKCNT            0xFFC00010	/* PLL Lock Count register (16-bit) */
 
- #define CHIPID                 0xFFC00014       /* Chip ID Register */
 
- /* For MMR's that are reserved on Core B, set up defines to better integrate with other ports */
 
- #define DOUBLE_FAULT            (DOUBLE_FAULT_B|DOUBLE_FAULT_A)
 
- #define RESET_DOUBLE            (SWRST_DBL_FAULT_B|SWRST_DBL_FAULT_A)
 
- #define RESET_WDOG              (SWRST_WDT_B|SWRST_WDT_A)
 
- #define RESET_SOFTWARE          (SWRST_OCCURRED)
 
- /* System Reset and Interrupt Controller registers for core A (0xFFC0 0100-0xFFC0 01FF) */
 
- #define SWRST                   0xFFC00100	/* Software Reset register */
 
- #define SYSCR                   0xFFC00104	/* System Reset Configuration register */
 
- #define SIC_RVECT               0xFFC00108	/* SIC Reset Vector Address Register */
 
- #define SIC_IMASK0              0xFFC0010C	/* SIC Interrupt Mask register 0 */
 
- #define SIC_IMASK1              0xFFC00110	/* SIC Interrupt Mask register 1 */
 
- #define SIC_IAR0                0xFFC00124	/* SIC Interrupt Assignment Register 0 */
 
- #define SIC_IAR1                0xFFC00128	/* SIC Interrupt Assignment Register 1 */
 
- #define SIC_IAR2                0xFFC0012C	/* SIC Interrupt Assignment Register 2 */
 
- #define SIC_IAR3                0xFFC00130	/* SIC Interrupt Assignment Register 3 */
 
- #define SIC_IAR4                0xFFC00134	/* SIC Interrupt Assignment Register 4 */
 
- #define SIC_IAR5                0xFFC00138	/* SIC Interrupt Assignment Register 5 */
 
- #define SIC_IAR6                0xFFC0013C	/* SIC Interrupt Assignment Register 6 */
 
- #define SIC_IAR7                0xFFC00140	/* SIC Interrupt Assignment Register 7 */
 
- #define SIC_ISR0                0xFFC00114	/* SIC Interrupt Status register 0 */
 
- #define SIC_ISR1                0xFFC00118	/* SIC Interrupt Status register 1 */
 
- #define SIC_IWR0                0xFFC0011C	/* SIC Interrupt Wakeup-Enable register 0 */
 
- #define SIC_IWR1                0xFFC00120	/* SIC Interrupt Wakeup-Enable register 1 */
 
- /* System Reset and Interrupt Controller registers for Core B (0xFFC0 1100-0xFFC0 11FF) */
 
- #define SICB_SWRST              0xFFC01100	/* reserved */
 
- #define SICB_SYSCR              0xFFC01104	/* reserved */
 
- #define SICB_RVECT              0xFFC01108	/* SIC Reset Vector Address Register */
 
- #define SICB_IMASK0             0xFFC0110C	/* SIC Interrupt Mask register 0 */
 
- #define SICB_IMASK1             0xFFC01110	/* SIC Interrupt Mask register 1 */
 
- #define SICB_IAR0               0xFFC01124	/* SIC Interrupt Assignment Register 0 */
 
- #define SICB_IAR1               0xFFC01128	/* SIC Interrupt Assignment Register 1 */
 
- #define SICB_IAR2               0xFFC0112C	/* SIC Interrupt Assignment Register 2 */
 
- #define SICB_IAR3               0xFFC01130	/* SIC Interrupt Assignment Register 3 */
 
- #define SICB_IAR4               0xFFC01134	/* SIC Interrupt Assignment Register 4 */
 
- #define SICB_IAR5               0xFFC01138	/* SIC Interrupt Assignment Register 5 */
 
- #define SICB_IAR6               0xFFC0113C	/* SIC Interrupt Assignment Register 6 */
 
- #define SICB_IAR7               0xFFC01140	/* SIC Interrupt Assignment Register 7 */
 
- #define SICB_ISR0               0xFFC01114	/* SIC Interrupt Status register 0 */
 
- #define SICB_ISR1               0xFFC01118	/* SIC Interrupt Status register 1 */
 
- #define SICB_IWR0               0xFFC0111C	/* SIC Interrupt Wakeup-Enable register 0 */
 
- #define SICB_IWR1               0xFFC01120	/* SIC Interrupt Wakeup-Enable register 1 */
 
- /* Watchdog Timer registers for Core A (0xFFC0 0200-0xFFC0 02FF) */
 
- #define WDOGA_CTL 				0xFFC00200	/* Watchdog Control register */
 
- #define WDOGA_CNT 				0xFFC00204	/* Watchdog Count register */
 
- #define WDOGA_STAT 				0xFFC00208	/* Watchdog Status register */
 
- /* Watchdog Timer registers for Core B (0xFFC0 1200-0xFFC0 12FF) */
 
- #define WDOGB_CTL 				0xFFC01200	/* Watchdog Control register */
 
- #define WDOGB_CNT 				0xFFC01204	/* Watchdog Count register */
 
- #define WDOGB_STAT 				0xFFC01208	/* Watchdog Status register */
 
- /* UART Controller (0xFFC00400 - 0xFFC004FF) */
 
- /*
 
-  * Because include/linux/serial_reg.h have defined UART_*,
 
-  * So we define blackfin uart regs to BFIN_UART0_*.
 
-  */
 
- #define BFIN_UART_THR			0xFFC00400  /* Transmit Holding register */
 
- #define BFIN_UART_RBR			0xFFC00400  /* Receive Buffer register */
 
- #define BFIN_UART_DLL			0xFFC00400  /* Divisor Latch (Low-Byte) */
 
- #define BFIN_UART_IER			0xFFC00404  /* Interrupt Enable Register */
 
- #define BFIN_UART_DLH			0xFFC00404  /* Divisor Latch (High-Byte) */
 
- #define BFIN_UART_IIR			0xFFC00408  /* Interrupt Identification Register */
 
- #define BFIN_UART_LCR			0xFFC0040C  /* Line Control Register */
 
- #define BFIN_UART_MCR			0xFFC00410  /* Modem Control Register */
 
- #define BFIN_UART_LSR			0xFFC00414  /* Line Status Register */
 
- #define BFIN_UART_MSR			0xFFC00418  /* Modem Status Register */
 
- #define BFIN_UART_SCR			0xFFC0041C  /* SCR Scratch Register */
 
- #define BFIN_UART_GCTL			0xFFC00424  /* Global Control Register */
 
- /* SPI Controller (0xFFC00500 - 0xFFC005FF) */
 
- #define SPI0_REGBASE          		0xFFC00500
 
- #define SPI_CTL               		0xFFC00500	/* SPI Control Register */
 
- #define SPI_FLG               		0xFFC00504	/* SPI Flag register */
 
- #define SPI_STAT              		0xFFC00508	/* SPI Status register */
 
- #define SPI_TDBR              		0xFFC0050C	/* SPI Transmit Data Buffer Register */
 
- #define SPI_RDBR              		0xFFC00510	/* SPI Receive Data Buffer Register */
 
- #define SPI_BAUD              		0xFFC00514	/* SPI Baud rate Register */
 
- #define SPI_SHADOW            		0xFFC00518	/* SPI_RDBR Shadow Register */
 
- /* Timer 0-7 registers (0xFFC0 0600-0xFFC0 06FF) */
 
- #define TIMER0_CONFIG 				0xFFC00600	/* Timer0 Configuration register */
 
- #define TIMER0_COUNTER 				0xFFC00604	/* Timer0 Counter register */
 
- #define TIMER0_PERIOD 				0xFFC00608	/* Timer0 Period register */
 
- #define TIMER0_WIDTH 				0xFFC0060C	/* Timer0 Width register */
 
- #define TIMER1_CONFIG 				0xFFC00610	/* Timer1 Configuration register */
 
- #define TIMER1_COUNTER 				0xFFC00614	/* Timer1 Counter register */
 
- #define TIMER1_PERIOD 				0xFFC00618	/* Timer1 Period register */
 
- #define TIMER1_WIDTH 				0xFFC0061C	/* Timer1 Width register */
 
- #define TIMER2_CONFIG 				0xFFC00620	/* Timer2 Configuration register */
 
- #define TIMER2_COUNTER 				0xFFC00624	/* Timer2 Counter register */
 
- #define TIMER2_PERIOD 				0xFFC00628	/* Timer2 Period register */
 
- #define TIMER2_WIDTH 				0xFFC0062C	/* Timer2 Width register */
 
- #define TIMER3_CONFIG 				0xFFC00630	/* Timer3 Configuration register */
 
- #define TIMER3_COUNTER 				0xFFC00634	/* Timer3 Counter register */
 
- #define TIMER3_PERIOD 				0xFFC00638	/* Timer3 Period register */
 
- #define TIMER3_WIDTH 				0xFFC0063C	/* Timer3 Width register */
 
- #define TIMER4_CONFIG 				0xFFC00640	/* Timer4 Configuration register */
 
- #define TIMER4_COUNTER 				0xFFC00644	/* Timer4 Counter register */
 
- #define TIMER4_PERIOD 				0xFFC00648	/* Timer4 Period register */
 
- #define TIMER4_WIDTH 				0xFFC0064C	/* Timer4 Width register */
 
- #define TIMER5_CONFIG 				0xFFC00650	/* Timer5 Configuration register */
 
- #define TIMER5_COUNTER 				0xFFC00654	/* Timer5 Counter register */
 
- #define TIMER5_PERIOD 				0xFFC00658	/* Timer5 Period register */
 
- #define TIMER5_WIDTH 				0xFFC0065C	/* Timer5 Width register */
 
- #define TIMER6_CONFIG 				0xFFC00660	/* Timer6 Configuration register */
 
- #define TIMER6_COUNTER 				0xFFC00664	/* Timer6 Counter register */
 
- #define TIMER6_PERIOD 				0xFFC00668	/* Timer6 Period register */
 
- #define TIMER6_WIDTH 				0xFFC0066C	/* Timer6 Width register */
 
- #define TIMER7_CONFIG 				0xFFC00670	/* Timer7 Configuration register */
 
- #define TIMER7_COUNTER 				0xFFC00674	/* Timer7 Counter register */
 
- #define TIMER7_PERIOD 				0xFFC00678	/* Timer7 Period register */
 
- #define TIMER7_WIDTH 				0xFFC0067C	/* Timer7 Width register */
 
- #define TMRS8_ENABLE 				0xFFC00680	/* Timer Enable Register */
 
- #define TMRS8_DISABLE 				0xFFC00684	/* Timer Disable register */
 
- #define TMRS8_STATUS 				0xFFC00688	/* Timer Status register */
 
- /* Timer registers 8-11 (0xFFC0 1600-0xFFC0 16FF) */
 
- #define TIMER8_CONFIG 				0xFFC01600	/* Timer8 Configuration register */
 
- #define TIMER8_COUNTER 				0xFFC01604	/* Timer8 Counter register */
 
- #define TIMER8_PERIOD 				0xFFC01608	/* Timer8 Period register */
 
- #define TIMER8_WIDTH 				0xFFC0160C	/* Timer8 Width register */
 
- #define TIMER9_CONFIG 				0xFFC01610	/* Timer9 Configuration register */
 
- #define TIMER9_COUNTER 				0xFFC01614	/* Timer9 Counter register */
 
- #define TIMER9_PERIOD 				0xFFC01618	/* Timer9 Period register */
 
- #define TIMER9_WIDTH 				0xFFC0161C	/* Timer9 Width register */
 
- #define TIMER10_CONFIG 				0xFFC01620	/* Timer10 Configuration register */
 
- #define TIMER10_COUNTER 			0xFFC01624	/* Timer10 Counter register */
 
- #define TIMER10_PERIOD 				0xFFC01628	/* Timer10 Period register */
 
- #define TIMER10_WIDTH 				0xFFC0162C	/* Timer10 Width register */
 
- #define TIMER11_CONFIG 				0xFFC01630	/* Timer11 Configuration register */
 
- #define TIMER11_COUNTER 			0xFFC01634	/* Timer11 Counter register */
 
- #define TIMER11_PERIOD 				0xFFC01638	/* Timer11 Period register */
 
- #define TIMER11_WIDTH 				0xFFC0163C	/* Timer11 Width register */
 
- #define TMRS4_ENABLE 				0xFFC01640	/* Timer Enable Register */
 
- #define TMRS4_DISABLE 				0xFFC01644	/* Timer Disable register */
 
- #define TMRS4_STATUS 				0xFFC01648	/* Timer Status register */
 
- /* Programmable Flag 0 registers (0xFFC0 0700-0xFFC0 07FF) */
 
- #define FIO0_FLAG_D 				0xFFC00700	/* Flag Data register */
 
- #define FIO0_FLAG_C 				0xFFC00704	/* Flag Clear register */
 
- #define FIO0_FLAG_S 				0xFFC00708	/* Flag Set register */
 
- #define FIO0_FLAG_T 				0xFFC0070C	/* Flag Toggle register */
 
- #define FIO0_MASKA_D 				0xFFC00710	/* Flag Mask Interrupt A Data register */
 
- #define FIO0_MASKA_C 				0xFFC00714	/* Flag Mask Interrupt A Clear register */
 
- #define FIO0_MASKA_S 				0xFFC00718	/* Flag Mask Interrupt A Set register */
 
- #define FIO0_MASKA_T 				0xFFC0071C	/* Flag Mask Interrupt A Toggle register */
 
- #define FIO0_MASKB_D 				0xFFC00720	/* Flag Mask Interrupt B Data register */
 
- #define FIO0_MASKB_C 				0xFFC00724	/* Flag Mask Interrupt B Clear register */
 
- #define FIO0_MASKB_S 				0xFFC00728	/* Flag Mask Interrupt B Set register */
 
- #define FIO0_MASKB_T 				0xFFC0072C	/* Flag Mask Interrupt B Toggle register */
 
- #define FIO0_DIR 					0xFFC00730	/* Flag Direction register */
 
- #define FIO0_POLAR 					0xFFC00734	/* Flag Polarity register */
 
- #define FIO0_EDGE 					0xFFC00738	/* Flag Interrupt Sensitivity register */
 
- #define FIO0_BOTH 					0xFFC0073C	/* Flag Set on Both Edges register */
 
- #define FIO0_INEN 					0xFFC00740	/* Flag Input Enable register */
 
- /* Programmable Flag 1 registers (0xFFC0 1500-0xFFC0 15FF) */
 
- #define FIO1_FLAG_D 				0xFFC01500	/* Flag Data register (mask used to directly */
 
- #define FIO1_FLAG_C 				0xFFC01504	/* Flag Clear register */
 
- #define FIO1_FLAG_S 				0xFFC01508	/* Flag Set register */
 
- #define FIO1_FLAG_T 				0xFFC0150C	/* Flag Toggle register (mask used to */
 
- #define FIO1_MASKA_D 				0xFFC01510	/* Flag Mask Interrupt A Data register */
 
- #define FIO1_MASKA_C 				0xFFC01514	/* Flag Mask Interrupt A Clear register */
 
- #define FIO1_MASKA_S 				0xFFC01518	/* Flag Mask Interrupt A Set register */
 
- #define FIO1_MASKA_T 				0xFFC0151C	/* Flag Mask Interrupt A Toggle register */
 
- #define FIO1_MASKB_D 				0xFFC01520	/* Flag Mask Interrupt B Data register */
 
- #define FIO1_MASKB_C 				0xFFC01524	/* Flag Mask Interrupt B Clear register */
 
- #define FIO1_MASKB_S 				0xFFC01528	/* Flag Mask Interrupt B Set register */
 
- #define FIO1_MASKB_T 				0xFFC0152C	/* Flag Mask Interrupt B Toggle register */
 
- #define FIO1_DIR 					0xFFC01530	/* Flag Direction register */
 
- #define FIO1_POLAR 					0xFFC01534	/* Flag Polarity register */
 
- #define FIO1_EDGE 					0xFFC01538	/* Flag Interrupt Sensitivity register */
 
- #define FIO1_BOTH 					0xFFC0153C	/* Flag Set on Both Edges register */
 
- #define FIO1_INEN 					0xFFC01540	/* Flag Input Enable register */
 
- /* Programmable Flag registers (0xFFC0 1700-0xFFC0 17FF) */
 
- #define FIO2_FLAG_D 				0xFFC01700	/* Flag Data register (mask used to directly */
 
- #define FIO2_FLAG_C 				0xFFC01704	/* Flag Clear register */
 
- #define FIO2_FLAG_S 				0xFFC01708	/* Flag Set register */
 
- #define FIO2_FLAG_T 				0xFFC0170C	/* Flag Toggle register (mask used to */
 
- #define FIO2_MASKA_D 				0xFFC01710	/* Flag Mask Interrupt A Data register */
 
- #define FIO2_MASKA_C 				0xFFC01714	/* Flag Mask Interrupt A Clear register */
 
- #define FIO2_MASKA_S 				0xFFC01718	/* Flag Mask Interrupt A Set register */
 
- #define FIO2_MASKA_T 				0xFFC0171C	/* Flag Mask Interrupt A Toggle register */
 
- #define FIO2_MASKB_D 				0xFFC01720	/* Flag Mask Interrupt B Data register */
 
- #define FIO2_MASKB_C 				0xFFC01724	/* Flag Mask Interrupt B Clear register */
 
- #define FIO2_MASKB_S 				0xFFC01728	/* Flag Mask Interrupt B Set register */
 
- #define FIO2_MASKB_T 				0xFFC0172C	/* Flag Mask Interrupt B Toggle register */
 
- #define FIO2_DIR 					0xFFC01730	/* Flag Direction register */
 
- #define FIO2_POLAR 					0xFFC01734	/* Flag Polarity register */
 
- #define FIO2_EDGE 					0xFFC01738	/* Flag Interrupt Sensitivity register */
 
- #define FIO2_BOTH 					0xFFC0173C	/* Flag Set on Both Edges register */
 
- #define FIO2_INEN 					0xFFC01740	/* Flag Input Enable register */
 
- /* SPORT0 Controller (0xFFC00800 - 0xFFC008FF) */
 
- #define SPORT0_TCR1     	 	0xFFC00800	/* SPORT0 Transmit Configuration 1 Register */
 
- #define SPORT0_TCR2      	 	0xFFC00804	/* SPORT0 Transmit Configuration 2 Register */
 
- #define SPORT0_TCLKDIV        		0xFFC00808	/* SPORT0 Transmit Clock Divider */
 
- #define SPORT0_TFSDIV          		0xFFC0080C	/* SPORT0 Transmit Frame Sync Divider */
 
- #define SPORT0_TX	             	0xFFC00810	/* SPORT0 TX Data Register */
 
- #define SPORT0_RX	            	0xFFC00818	/* SPORT0 RX Data Register */
 
- #define SPORT0_RCR1      	 		0xFFC00820	/* SPORT0 Transmit Configuration 1 Register */
 
- #define SPORT0_RCR2      	 		0xFFC00824	/* SPORT0 Transmit Configuration 2 Register */
 
- #define SPORT0_RCLKDIV        		0xFFC00828	/* SPORT0 Receive Clock Divider */
 
- #define SPORT0_RFSDIV          		0xFFC0082C	/* SPORT0 Receive Frame Sync Divider */
 
- #define SPORT0_STAT            		0xFFC00830	/* SPORT0 Status Register */
 
- #define SPORT0_CHNL            		0xFFC00834	/* SPORT0 Current Channel Register */
 
- #define SPORT0_MCMC1           		0xFFC00838	/* SPORT0 Multi-Channel Configuration Register 1 */
 
- #define SPORT0_MCMC2           		0xFFC0083C	/* SPORT0 Multi-Channel Configuration Register 2 */
 
- #define SPORT0_MTCS0           		0xFFC00840	/* SPORT0 Multi-Channel Transmit Select Register 0 */
 
- #define SPORT0_MTCS1           		0xFFC00844	/* SPORT0 Multi-Channel Transmit Select Register 1 */
 
- #define SPORT0_MTCS2           		0xFFC00848	/* SPORT0 Multi-Channel Transmit Select Register 2 */
 
- #define SPORT0_MTCS3           		0xFFC0084C	/* SPORT0 Multi-Channel Transmit Select Register 3 */
 
- #define SPORT0_MRCS0           		0xFFC00850	/* SPORT0 Multi-Channel Receive Select Register 0 */
 
- #define SPORT0_MRCS1           		0xFFC00854	/* SPORT0 Multi-Channel Receive Select Register 1 */
 
- #define SPORT0_MRCS2           		0xFFC00858	/* SPORT0 Multi-Channel Receive Select Register 2 */
 
- #define SPORT0_MRCS3           		0xFFC0085C	/* SPORT0 Multi-Channel Receive Select Register 3 */
 
- /* SPORT1 Controller (0xFFC00900 - 0xFFC009FF) */
 
- #define SPORT1_TCR1     	 		0xFFC00900	/* SPORT1 Transmit Configuration 1 Register */
 
- #define SPORT1_TCR2      	 		0xFFC00904	/* SPORT1 Transmit Configuration 2 Register */
 
- #define SPORT1_TCLKDIV        		0xFFC00908	/* SPORT1 Transmit Clock Divider */
 
- #define SPORT1_TFSDIV          		0xFFC0090C	/* SPORT1 Transmit Frame Sync Divider */
 
- #define SPORT1_TX	             	0xFFC00910	/* SPORT1 TX Data Register */
 
- #define SPORT1_RX	            	0xFFC00918	/* SPORT1 RX Data Register */
 
- #define SPORT1_RCR1      	 		0xFFC00920	/* SPORT1 Transmit Configuration 1 Register */
 
- #define SPORT1_RCR2      	 		0xFFC00924	/* SPORT1 Transmit Configuration 2 Register */
 
- #define SPORT1_RCLKDIV        		0xFFC00928	/* SPORT1 Receive Clock Divider */
 
- #define SPORT1_RFSDIV          		0xFFC0092C	/* SPORT1 Receive Frame Sync Divider */
 
- #define SPORT1_STAT            		0xFFC00930	/* SPORT1 Status Register */
 
- #define SPORT1_CHNL            		0xFFC00934	/* SPORT1 Current Channel Register */
 
- #define SPORT1_MCMC1           		0xFFC00938	/* SPORT1 Multi-Channel Configuration Register 1 */
 
- #define SPORT1_MCMC2           		0xFFC0093C	/* SPORT1 Multi-Channel Configuration Register 2 */
 
- #define SPORT1_MTCS0           		0xFFC00940	/* SPORT1 Multi-Channel Transmit Select Register 0 */
 
- #define SPORT1_MTCS1           		0xFFC00944	/* SPORT1 Multi-Channel Transmit Select Register 1 */
 
- #define SPORT1_MTCS2           		0xFFC00948	/* SPORT1 Multi-Channel Transmit Select Register 2 */
 
- #define SPORT1_MTCS3           		0xFFC0094C	/* SPORT1 Multi-Channel Transmit Select Register 3 */
 
- #define SPORT1_MRCS0           		0xFFC00950	/* SPORT1 Multi-Channel Receive Select Register 0 */
 
- #define SPORT1_MRCS1           		0xFFC00954	/* SPORT1 Multi-Channel Receive Select Register 1 */
 
- #define SPORT1_MRCS2           		0xFFC00958	/* SPORT1 Multi-Channel Receive Select Register 2 */
 
- #define SPORT1_MRCS3           		0xFFC0095C	/* SPORT1 Multi-Channel Receive Select Register 3 */
 
- /* Asynchronous Memory Controller - External Bus Interface Unit  */
 
- #define EBIU_AMGCTL					0xFFC00A00	/* Asynchronous Memory Global Control Register */
 
- #define EBIU_AMBCTL0				0xFFC00A04	/* Asynchronous Memory Bank Control Register 0 */
 
- #define EBIU_AMBCTL1				0xFFC00A08	/* Asynchronous Memory Bank Control Register 1 */
 
- /* SDRAM Controller External Bus Interface Unit (0xFFC00A00 - 0xFFC00AFF) */
 
- #define EBIU_SDGCTL					0xFFC00A10	/* SDRAM Global Control Register */
 
- #define EBIU_SDBCTL					0xFFC00A14	/* SDRAM Bank Control Register */
 
- #define EBIU_SDRRC 					0xFFC00A18	/* SDRAM Refresh Rate Control Register */
 
- #define EBIU_SDSTAT					0xFFC00A1C	/* SDRAM Status Register */
 
- /* Parallel Peripheral Interface (PPI) 0 registers (0xFFC0 1000-0xFFC0 10FF) */
 
- #define PPI0_CONTROL 				0xFFC01000	/* PPI0 Control register */
 
- #define PPI0_STATUS 				0xFFC01004	/* PPI0 Status register */
 
- #define PPI0_COUNT 					0xFFC01008	/* PPI0 Transfer Count register */
 
- #define PPI0_DELAY 					0xFFC0100C	/* PPI0 Delay Count register */
 
- #define PPI0_FRAME 					0xFFC01010	/* PPI0 Frame Length register */
 
- /*Parallel Peripheral Interface (PPI) 1 registers (0xFFC0 1300-0xFFC0 13FF) */
 
- #define PPI1_CONTROL 				0xFFC01300	/* PPI1 Control register */
 
- #define PPI1_STATUS 				0xFFC01304	/* PPI1 Status register */
 
- #define PPI1_COUNT 					0xFFC01308	/* PPI1 Transfer Count register */
 
- #define PPI1_DELAY 					0xFFC0130C	/* PPI1 Delay Count register */
 
- #define PPI1_FRAME 					0xFFC01310	/* PPI1 Frame Length register */
 
- /*DMA traffic control registers */
 
 
  |