commandProcessing.h 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173
  1. /*
  2. * Copyright (c) 2010-2012 Samsung Electronics Co., Ltd.
  3. * http://www.samsung.com
  4. *
  5. * EXYNOS - Power management unit definition
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #ifndef __ASM_ARCH_REGS_PMU_H
  12. #define __ASM_ARCH_REGS_PMU_H __FILE__
  13. #include <mach/map.h>
  14. #define S5P_PMUREG(x) (S5P_VA_PMU + (x))
  15. #define S5P_SYSREG(x) (S3C_VA_SYS + (x))
  16. #define S5P_CENTRAL_SEQ_CONFIGURATION S5P_PMUREG(0x0200)
  17. #define S5P_CENTRAL_LOWPWR_CFG (1 << 16)
  18. #define S5P_CENTRAL_SEQ_OPTION S5P_PMUREG(0x0208)
  19. #define S5P_USE_STANDBY_WFI0 (1 << 16)
  20. #define S5P_USE_STANDBY_WFI1 (1 << 17)
  21. #define S5P_USE_STANDBYWFI_ISP_ARM (1 << 18)
  22. #define S5P_USE_STANDBY_WFE0 (1 << 24)
  23. #define S5P_USE_STANDBY_WFE1 (1 << 25)
  24. #define S5P_USE_STANDBYWFE_ISP_ARM (1 << 26)
  25. #define S5P_SWRESET S5P_PMUREG(0x0400)
  26. #define EXYNOS_SWRESET S5P_PMUREG(0x0400)
  27. #define EXYNOS5440_SWRESET S5P_PMUREG(0x00C4)
  28. #define S5P_WAKEUP_STAT S5P_PMUREG(0x0600)
  29. #define S5P_EINT_WAKEUP_MASK S5P_PMUREG(0x0604)
  30. #define S5P_WAKEUP_MASK S5P_PMUREG(0x0608)
  31. #define S5P_HDMI_PHY_CONTROL S5P_PMUREG(0x0700)
  32. #define S5P_HDMI_PHY_ENABLE (1 << 0)
  33. #define S5P_DAC_PHY_CONTROL S5P_PMUREG(0x070C)
  34. #define S5P_DAC_PHY_ENABLE (1 << 0)
  35. #define S5P_MIPI_DPHY_CONTROL(n) S5P_PMUREG(0x0710 + (n) * 4)
  36. #define S5P_MIPI_DPHY_ENABLE (1 << 0)
  37. #define S5P_MIPI_DPHY_SRESETN (1 << 1)
  38. #define S5P_MIPI_DPHY_MRESETN (1 << 2)
  39. #define S5P_INFORM0 S5P_PMUREG(0x0800)
  40. #define S5P_INFORM1 S5P_PMUREG(0x0804)
  41. #define S5P_INFORM2 S5P_PMUREG(0x0808)
  42. #define S5P_INFORM3 S5P_PMUREG(0x080C)
  43. #define S5P_INFORM4 S5P_PMUREG(0x0810)
  44. #define S5P_INFORM5 S5P_PMUREG(0x0814)
  45. #define S5P_INFORM6 S5P_PMUREG(0x0818)
  46. #define S5P_INFORM7 S5P_PMUREG(0x081C)
  47. #define S5P_ARM_CORE0_LOWPWR S5P_PMUREG(0x1000)
  48. #define S5P_DIS_IRQ_CORE0 S5P_PMUREG(0x1004)
  49. #define S5P_DIS_IRQ_CENTRAL0 S5P_PMUREG(0x1008)
  50. #define S5P_ARM_CORE1_LOWPWR S5P_PMUREG(0x1010)
  51. #define S5P_DIS_IRQ_CORE1 S5P_PMUREG(0x1014)
  52. #define S5P_DIS_IRQ_CENTRAL1 S5P_PMUREG(0x1018)
  53. #define S5P_ARM_COMMON_LOWPWR S5P_PMUREG(0x1080)
  54. #define S5P_L2_0_LOWPWR S5P_PMUREG(0x10C0)
  55. #define S5P_L2_1_LOWPWR S5P_PMUREG(0x10C4)
  56. #define S5P_CMU_ACLKSTOP_LOWPWR S5P_PMUREG(0x1100)
  57. #define S5P_CMU_SCLKSTOP_LOWPWR S5P_PMUREG(0x1104)
  58. #define S5P_CMU_RESET_LOWPWR S5P_PMUREG(0x110C)
  59. #define S5P_APLL_SYSCLK_LOWPWR S5P_PMUREG(0x1120)
  60. #define S5P_MPLL_SYSCLK_LOWPWR S5P_PMUREG(0x1124)
  61. #define S5P_VPLL_SYSCLK_LOWPWR S5P_PMUREG(0x1128)
  62. #define S5P_EPLL_SYSCLK_LOWPWR S5P_PMUREG(0x112C)
  63. #define S5P_CMU_CLKSTOP_GPS_ALIVE_LOWPWR S5P_PMUREG(0x1138)
  64. #define S5P_CMU_RESET_GPSALIVE_LOWPWR S5P_PMUREG(0x113C)
  65. #define S5P_CMU_CLKSTOP_CAM_LOWPWR S5P_PMUREG(0x1140)
  66. #define S5P_CMU_CLKSTOP_TV_LOWPWR S5P_PMUREG(0x1144)
  67. #define S5P_CMU_CLKSTOP_MFC_LOWPWR S5P_PMUREG(0x1148)
  68. #define S5P_CMU_CLKSTOP_G3D_LOWPWR S5P_PMUREG(0x114C)
  69. #define S5P_CMU_CLKSTOP_LCD0_LOWPWR S5P_PMUREG(0x1150)
  70. #define S5P_CMU_CLKSTOP_MAUDIO_LOWPWR S5P_PMUREG(0x1158)
  71. #define S5P_CMU_CLKSTOP_GPS_LOWPWR S5P_PMUREG(0x115C)
  72. #define S5P_CMU_RESET_CAM_LOWPWR S5P_PMUREG(0x1160)
  73. #define S5P_CMU_RESET_TV_LOWPWR S5P_PMUREG(0x1164)
  74. #define S5P_CMU_RESET_MFC_LOWPWR S5P_PMUREG(0x1168)
  75. #define S5P_CMU_RESET_G3D_LOWPWR S5P_PMUREG(0x116C)
  76. #define S5P_CMU_RESET_LCD0_LOWPWR S5P_PMUREG(0x1170)
  77. #define S5P_CMU_RESET_MAUDIO_LOWPWR S5P_PMUREG(0x1178)
  78. #define S5P_CMU_RESET_GPS_LOWPWR S5P_PMUREG(0x117C)
  79. #define S5P_TOP_BUS_LOWPWR S5P_PMUREG(0x1180)
  80. #define S5P_TOP_RETENTION_LOWPWR S5P_PMUREG(0x1184)
  81. #define S5P_TOP_PWR_LOWPWR S5P_PMUREG(0x1188)
  82. #define S5P_LOGIC_RESET_LOWPWR S5P_PMUREG(0x11A0)
  83. #define S5P_ONENAND_MEM_LOWPWR S5P_PMUREG(0x11C0)
  84. #define S5P_G2D_ACP_MEM_LOWPWR S5P_PMUREG(0x11C8)
  85. #define S5P_USBOTG_MEM_LOWPWR S5P_PMUREG(0x11CC)
  86. #define S5P_HSMMC_MEM_LOWPWR S5P_PMUREG(0x11D0)
  87. #define S5P_CSSYS_MEM_LOWPWR S5P_PMUREG(0x11D4)
  88. #define S5P_SECSS_MEM_LOWPWR S5P_PMUREG(0x11D8)
  89. #define S5P_PAD_RETENTION_DRAM_LOWPWR S5P_PMUREG(0x1200)
  90. #define S5P_PAD_RETENTION_MAUDIO_LOWPWR S5P_PMUREG(0x1204)
  91. #define S5P_PAD_RETENTION_GPIO_LOWPWR S5P_PMUREG(0x1220)
  92. #define S5P_PAD_RETENTION_UART_LOWPWR S5P_PMUREG(0x1224)
  93. #define S5P_PAD_RETENTION_MMCA_LOWPWR S5P_PMUREG(0x1228)
  94. #define S5P_PAD_RETENTION_MMCB_LOWPWR S5P_PMUREG(0x122C)
  95. #define S5P_PAD_RETENTION_EBIA_LOWPWR S5P_PMUREG(0x1230)
  96. #define S5P_PAD_RETENTION_EBIB_LOWPWR S5P_PMUREG(0x1234)
  97. #define S5P_PAD_RETENTION_ISOLATION_LOWPWR S5P_PMUREG(0x1240)
  98. #define S5P_PAD_RETENTION_ALV_SEL_LOWPWR S5P_PMUREG(0x1260)
  99. #define S5P_XUSBXTI_LOWPWR S5P_PMUREG(0x1280)
  100. #define S5P_XXTI_LOWPWR S5P_PMUREG(0x1284)
  101. #define S5P_EXT_REGULATOR_LOWPWR S5P_PMUREG(0x12C0)
  102. #define S5P_GPIO_MODE_LOWPWR S5P_PMUREG(0x1300)
  103. #define S5P_GPIO_MODE_MAUDIO_LOWPWR S5P_PMUREG(0x1340)
  104. #define S5P_CAM_LOWPWR S5P_PMUREG(0x1380)
  105. #define S5P_TV_LOWPWR S5P_PMUREG(0x1384)
  106. #define S5P_MFC_LOWPWR S5P_PMUREG(0x1388)
  107. #define S5P_G3D_LOWPWR S5P_PMUREG(0x138C)
  108. #define S5P_LCD0_LOWPWR S5P_PMUREG(0x1390)
  109. #define S5P_MAUDIO_LOWPWR S5P_PMUREG(0x1398)
  110. #define S5P_GPS_LOWPWR S5P_PMUREG(0x139C)
  111. #define S5P_GPS_ALIVE_LOWPWR S5P_PMUREG(0x13A0)
  112. #define S5P_ARM_CORE0_CONFIGURATION S5P_PMUREG(0x2000)
  113. #define S5P_ARM_CORE0_OPTION S5P_PMUREG(0x2008)
  114. #define S5P_ARM_CORE1_CONFIGURATION S5P_PMUREG(0x2080)
  115. #define S5P_ARM_CORE1_STATUS S5P_PMUREG(0x2084)
  116. #define S5P_ARM_CORE1_OPTION S5P_PMUREG(0x2088)
  117. #define S5P_ARM_COMMON_OPTION S5P_PMUREG(0x2408)
  118. #define S5P_TOP_PWR_OPTION S5P_PMUREG(0x2C48)
  119. #define S5P_CAM_OPTION S5P_PMUREG(0x3C08)
  120. #define S5P_TV_OPTION S5P_PMUREG(0x3C28)
  121. #define S5P_MFC_OPTION S5P_PMUREG(0x3C48)
  122. #define S5P_G3D_OPTION S5P_PMUREG(0x3C68)
  123. #define S5P_LCD0_OPTION S5P_PMUREG(0x3C88)
  124. #define S5P_LCD1_OPTION S5P_PMUREG(0x3CA8)
  125. #define S5P_MAUDIO_OPTION S5P_PMUREG(0x3CC8)
  126. #define S5P_GPS_OPTION S5P_PMUREG(0x3CE8)
  127. #define S5P_GPS_ALIVE_OPTION S5P_PMUREG(0x3D08)
  128. #define S5P_PAD_RET_MAUDIO_OPTION S5P_PMUREG(0x3028)
  129. #define S5P_PAD_RET_GPIO_OPTION S5P_PMUREG(0x3108)
  130. #define S5P_PAD_RET_UART_OPTION S5P_PMUREG(0x3128)
  131. #define S5P_PAD_RET_MMCA_OPTION S5P_PMUREG(0x3148)
  132. #define S5P_PAD_RET_MMCB_OPTION S5P_PMUREG(0x3168)
  133. #define S5P_PAD_RET_EBIA_OPTION S5P_PMUREG(0x3188)
  134. #define S5P_PAD_RET_EBIB_OPTION S5P_PMUREG(0x31A8)
  135. #define S5P_PMU_CAM_CONF S5P_PMUREG(0x3C00)
  136. #define S5P_PMU_TV_CONF S5P_PMUREG(0x3C20)
  137. #define S5P_PMU_MFC_CONF S5P_PMUREG(0x3C40)
  138. #define S5P_PMU_G3D_CONF S5P_PMUREG(0x3C60)
  139. #define S5P_PMU_LCD0_CONF S5P_PMUREG(0x3C80)
  140. #define S5P_PMU_GPS_CONF S5P_PMUREG(0x3CE0)
  141. #define S5P_PMU_SATA_PHY_CONTROL_EN 0x1
  142. #define S5P_CORE_LOCAL_PWR_EN 0x3
  143. #define S5P_INT_LOCAL_PWR_EN 0x7
  144. #define S5P_CHECK_SLEEP 0x00000BAD
  145. /* Only for EXYNOS4210 */
  146. #define S5P_USBDEVICE_PHY_CONTROL S5P_PMUREG(0x0704)
  147. #define S5P_USBDEVICE_PHY_ENABLE (1 << 0)
  148. #define S5P_USBHOST_PHY_CONTROL S5P_PMUREG(0x0708)
  149. #define S5P_USBHOST_PHY_ENABLE (1 << 0)
  150. #define S5P_PMU_SATA_PHY_CONTROL S5P_PMUREG(0x0720)