| 123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925 | /* * OMAP2420 clock data * * Copyright (C) 2005-2012 Texas Instruments, Inc. * Copyright (C) 2004-2011 Nokia Corporation * * Contacts: * Richard Woodruff <r-woodruff2@ti.com> * Paul Walmsley * Updated to COMMON clk format by Rajendra Nayak <rnayak@ti.com> * * This program is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License version 2 as * published by the Free Software Foundation. */#include <linux/kernel.h>#include <linux/io.h>#include <linux/clk.h>#include <linux/clk-private.h>#include <linux/list.h>#include "soc.h"#include "iomap.h"#include "clock.h"#include "clock2xxx.h"#include "opp2xxx.h"#include "cm2xxx.h"#include "prm2xxx.h"#include "prm-regbits-24xx.h"#include "cm-regbits-24xx.h"#include "sdrc.h"#include "control.h"#define OMAP_CM_REGADDR                 OMAP2420_CM_REGADDR/* * 2420 clock tree. * * NOTE:In many cases here we are assigning a 'default' parent. In *	many cases the parent is selectable. The set parent calls will *	also switch sources. * *	Several sources are given initial rates which may be wrong, this will *	be fixed up in the init func. * *	Things are broadly separated below by clock domains. It is *	noteworthy that most peripherals have dependencies on multiple clock *	domains. Many get their interface clocks from the L4 domain, but get *	functional clocks from fixed sources or other core domain derived *	clocks. */DEFINE_CLK_FIXED_RATE(alt_ck, CLK_IS_ROOT, 54000000, 0x0);DEFINE_CLK_FIXED_RATE(func_32k_ck, CLK_IS_ROOT, 32768, 0x0);DEFINE_CLK_FIXED_RATE(mcbsp_clks, CLK_IS_ROOT, 0x0, 0x0);static struct clk osc_ck;static const struct clk_ops osc_ck_ops = {	.recalc_rate	= &omap2_osc_clk_recalc,};static struct clk_hw_omap osc_ck_hw = {	.hw = {		.clk = &osc_ck,	},};static struct clk osc_ck = {	.name	= "osc_ck",	.ops	= &osc_ck_ops,	.hw	= &osc_ck_hw.hw,	.flags	= CLK_IS_ROOT,};DEFINE_CLK_FIXED_RATE(secure_32k_ck, CLK_IS_ROOT, 32768, 0x0);static struct clk sys_ck;static const char *sys_ck_parent_names[] = {	"osc_ck",};static const struct clk_ops sys_ck_ops = {	.init		= &omap2_init_clk_clkdm,	.recalc_rate	= &omap2xxx_sys_clk_recalc,};DEFINE_STRUCT_CLK_HW_OMAP(sys_ck, "wkup_clkdm");DEFINE_STRUCT_CLK(sys_ck, sys_ck_parent_names, sys_ck_ops);static struct dpll_data dpll_dd = {	.mult_div1_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),	.mult_mask	= OMAP24XX_DPLL_MULT_MASK,	.div1_mask	= OMAP24XX_DPLL_DIV_MASK,	.clk_bypass	= &sys_ck,	.clk_ref	= &sys_ck,	.control_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),	.enable_mask	= OMAP24XX_EN_DPLL_MASK,	.max_multiplier	= 1023,	.min_divider	= 1,	.max_divider	= 16,};static struct clk dpll_ck;static const char *dpll_ck_parent_names[] = {	"sys_ck",};static const struct clk_ops dpll_ck_ops = {	.init		= &omap2_init_clk_clkdm,	.get_parent	= &omap2_init_dpll_parent,	.recalc_rate	= &omap2_dpllcore_recalc,	.round_rate	= &omap2_dpll_round_rate,	.set_rate	= &omap2_reprogram_dpllcore,};static struct clk_hw_omap dpll_ck_hw = {	.hw = {		.clk = &dpll_ck,	},	.ops		= &clkhwops_omap2xxx_dpll,	.dpll_data	= &dpll_dd,	.clkdm_name	= "wkup_clkdm",};DEFINE_STRUCT_CLK(dpll_ck, dpll_ck_parent_names, dpll_ck_ops);static struct clk core_ck;static const char *core_ck_parent_names[] = {	"dpll_ck",};static const struct clk_ops core_ck_ops = {	.init		= &omap2_init_clk_clkdm,};DEFINE_STRUCT_CLK_HW_OMAP(core_ck, "wkup_clkdm");DEFINE_STRUCT_CLK(core_ck, core_ck_parent_names, core_ck_ops);DEFINE_CLK_DIVIDER(core_l3_ck, "core_ck", &core_ck, 0x0,		   OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),		   OMAP24XX_CLKSEL_L3_SHIFT, OMAP24XX_CLKSEL_L3_WIDTH,		   CLK_DIVIDER_ONE_BASED, NULL);DEFINE_CLK_DIVIDER(l4_ck, "core_l3_ck", &core_l3_ck, 0x0,		   OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),		   OMAP24XX_CLKSEL_L4_SHIFT, OMAP24XX_CLKSEL_L4_WIDTH,		   CLK_DIVIDER_ONE_BASED, NULL);static struct clk aes_ick;static const char *aes_ick_parent_names[] = {	"l4_ck",};static const struct clk_ops aes_ick_ops = {	.init		= &omap2_init_clk_clkdm,	.enable		= &omap2_dflt_clk_enable,	.disable	= &omap2_dflt_clk_disable,	.is_enabled	= &omap2_dflt_clk_is_enabled,};static struct clk_hw_omap aes_ick_hw = {	.hw = {		.clk = &aes_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),	.enable_bit	= OMAP24XX_EN_AES_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(aes_ick, aes_ick_parent_names, aes_ick_ops);static struct clk apll54_ck;static const struct clk_ops apll54_ck_ops = {	.init		= &omap2_init_clk_clkdm,	.enable		= &omap2_clk_apll54_enable,	.disable	= &omap2_clk_apll54_disable,	.recalc_rate	= &omap2_clk_apll54_recalc,};static struct clk_hw_omap apll54_ck_hw = {	.hw = {		.clk = &apll54_ck,	},	.ops		= &clkhwops_apll54,	.enable_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),	.enable_bit	= OMAP24XX_EN_54M_PLL_SHIFT,	.flags		= ENABLE_ON_INIT,	.clkdm_name	= "wkup_clkdm",};DEFINE_STRUCT_CLK(apll54_ck, dpll_ck_parent_names, apll54_ck_ops);static struct clk apll96_ck;static const struct clk_ops apll96_ck_ops = {	.init		= &omap2_init_clk_clkdm,	.enable		= &omap2_clk_apll96_enable,	.disable	= &omap2_clk_apll96_disable,	.recalc_rate	= &omap2_clk_apll96_recalc,};static struct clk_hw_omap apll96_ck_hw = {	.hw = {		.clk = &apll96_ck,	},	.ops		= &clkhwops_apll96,	.enable_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),	.enable_bit	= OMAP24XX_EN_96M_PLL_SHIFT,	.flags		= ENABLE_ON_INIT,	.clkdm_name	= "wkup_clkdm",};DEFINE_STRUCT_CLK(apll96_ck, dpll_ck_parent_names, apll96_ck_ops);static struct clk func_96m_ck;static const char *func_96m_ck_parent_names[] = {	"apll96_ck",};DEFINE_STRUCT_CLK_HW_OMAP(func_96m_ck, "wkup_clkdm");DEFINE_STRUCT_CLK(func_96m_ck, func_96m_ck_parent_names, core_ck_ops);static struct clk cam_fck;static const char *cam_fck_parent_names[] = {	"func_96m_ck",};static struct clk_hw_omap cam_fck_hw = {	.hw = {		.clk = &cam_fck,	},	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),	.enable_bit	= OMAP24XX_EN_CAM_SHIFT,	.clkdm_name	= "core_l3_clkdm",};DEFINE_STRUCT_CLK(cam_fck, cam_fck_parent_names, aes_ick_ops);static struct clk cam_ick;static struct clk_hw_omap cam_ick_hw = {	.hw = {		.clk = &cam_ick,	},	.ops		= &clkhwops_iclk,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP24XX_EN_CAM_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(cam_ick, aes_ick_parent_names, aes_ick_ops);static struct clk des_ick;static struct clk_hw_omap des_ick_hw = {	.hw = {		.clk = &des_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),	.enable_bit	= OMAP24XX_EN_DES_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(des_ick, aes_ick_parent_names, aes_ick_ops);static const struct clksel_rate dsp_fck_core_rates[] = {	{ .div = 1, .val = 1, .flags = RATE_IN_24XX },	{ .div = 2, .val = 2, .flags = RATE_IN_24XX },	{ .div = 3, .val = 3, .flags = RATE_IN_24XX },	{ .div = 4, .val = 4, .flags = RATE_IN_24XX },	{ .div = 6, .val = 6, .flags = RATE_IN_242X },	{ .div = 8, .val = 8, .flags = RATE_IN_242X },	{ .div = 12, .val = 12, .flags = RATE_IN_242X },	{ .div = 0 }};static const struct clksel dsp_fck_clksel[] = {	{ .parent = &core_ck, .rates = dsp_fck_core_rates },	{ .parent = NULL },};static const char *dsp_fck_parent_names[] = {	"core_ck",};static const struct clk_ops dsp_fck_ops = {	.init		= &omap2_init_clk_clkdm,	.enable		= &omap2_dflt_clk_enable,	.disable	= &omap2_dflt_clk_disable,	.is_enabled	= &omap2_dflt_clk_is_enabled,	.recalc_rate	= &omap2_clksel_recalc,	.set_rate	= &omap2_clksel_set_rate,	.round_rate	= &omap2_clksel_round_rate,};DEFINE_CLK_OMAP_MUX_GATE(dsp_fck, "dsp_clkdm", dsp_fck_clksel,			 OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),			 OMAP24XX_CLKSEL_DSP_MASK,			 OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),			 OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT, &clkhwops_wait,			 dsp_fck_parent_names, dsp_fck_ops);static const struct clksel dsp_ick_clksel[] = {	{ .parent = &dsp_fck, .rates = dsp_ick_rates },	{ .parent = NULL },};static const char *dsp_ick_parent_names[] = {	"dsp_fck",};DEFINE_CLK_OMAP_MUX_GATE(dsp_ick, "dsp_clkdm", dsp_ick_clksel,			 OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),			 OMAP24XX_CLKSEL_DSP_IF_MASK,			 OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_ICLKEN),			 OMAP2420_EN_DSP_IPI_SHIFT, &clkhwops_iclk_wait,			 dsp_ick_parent_names, dsp_fck_ops);static const struct clksel_rate dss1_fck_sys_rates[] = {	{ .div = 1, .val = 0, .flags = RATE_IN_24XX },	{ .div = 0 }};static const struct clksel_rate dss1_fck_core_rates[] = {	{ .div = 1, .val = 1, .flags = RATE_IN_24XX },	{ .div = 2, .val = 2, .flags = RATE_IN_24XX },	{ .div = 3, .val = 3, .flags = RATE_IN_24XX },	{ .div = 4, .val = 4, .flags = RATE_IN_24XX },	{ .div = 5, .val = 5, .flags = RATE_IN_24XX },	{ .div = 6, .val = 6, .flags = RATE_IN_24XX },	{ .div = 8, .val = 8, .flags = RATE_IN_24XX },	{ .div = 9, .val = 9, .flags = RATE_IN_24XX },	{ .div = 12, .val = 12, .flags = RATE_IN_24XX },	{ .div = 16, .val = 16, .flags = RATE_IN_24XX },	{ .div = 0 }};static const struct clksel dss1_fck_clksel[] = {	{ .parent = &sys_ck, .rates = dss1_fck_sys_rates },	{ .parent = &core_ck, .rates = dss1_fck_core_rates },	{ .parent = NULL },};static const char *dss1_fck_parent_names[] = {	"sys_ck", "core_ck",};static struct clk dss1_fck;static const struct clk_ops dss1_fck_ops = {	.init		= &omap2_init_clk_clkdm,	.enable		= &omap2_dflt_clk_enable,	.disable	= &omap2_dflt_clk_disable,	.is_enabled	= &omap2_dflt_clk_is_enabled,	.recalc_rate	= &omap2_clksel_recalc,	.get_parent	= &omap2_clksel_find_parent_index,	.set_parent	= &omap2_clksel_set_parent,};DEFINE_CLK_OMAP_MUX_GATE(dss1_fck, "dss_clkdm", dss1_fck_clksel,			 OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),			 OMAP24XX_CLKSEL_DSS1_MASK,			 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),			 OMAP24XX_EN_DSS1_SHIFT, NULL,			 dss1_fck_parent_names, dss1_fck_ops);static const struct clksel_rate dss2_fck_sys_rates[] = {	{ .div = 1, .val = 0, .flags = RATE_IN_24XX },	{ .div = 0 }};static const struct clksel_rate dss2_fck_48m_rates[] = {	{ .div = 1, .val = 1, .flags = RATE_IN_24XX },	{ .div = 0 }};static const struct clksel_rate func_48m_apll96_rates[] = {	{ .div = 2, .val = 0, .flags = RATE_IN_24XX },	{ .div = 0 }};static const struct clksel_rate func_48m_alt_rates[] = {	{ .div = 1, .val = 1, .flags = RATE_IN_24XX },	{ .div = 0 }};static const struct clksel func_48m_clksel[] = {	{ .parent = &apll96_ck, .rates = func_48m_apll96_rates },	{ .parent = &alt_ck, .rates = func_48m_alt_rates },	{ .parent = NULL },};static const char *func_48m_ck_parent_names[] = {	"apll96_ck", "alt_ck",};static struct clk func_48m_ck;static const struct clk_ops func_48m_ck_ops = {	.init		= &omap2_init_clk_clkdm,	.recalc_rate	= &omap2_clksel_recalc,	.set_rate	= &omap2_clksel_set_rate,	.round_rate	= &omap2_clksel_round_rate,	.get_parent	= &omap2_clksel_find_parent_index,	.set_parent	= &omap2_clksel_set_parent,};static struct clk_hw_omap func_48m_ck_hw = {	.hw = {		.clk = &func_48m_ck,	},	.clksel		= func_48m_clksel,	.clksel_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),	.clksel_mask	= OMAP24XX_48M_SOURCE_MASK,	.clkdm_name	= "wkup_clkdm",};DEFINE_STRUCT_CLK(func_48m_ck, func_48m_ck_parent_names, func_48m_ck_ops);static const struct clksel dss2_fck_clksel[] = {	{ .parent = &sys_ck, .rates = dss2_fck_sys_rates },	{ .parent = &func_48m_ck, .rates = dss2_fck_48m_rates },	{ .parent = NULL },};static const char *dss2_fck_parent_names[] = {	"sys_ck", "func_48m_ck",};DEFINE_CLK_OMAP_MUX_GATE(dss2_fck, "dss_clkdm", dss2_fck_clksel,			 OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),			 OMAP24XX_CLKSEL_DSS2_MASK,			 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),			 OMAP24XX_EN_DSS2_SHIFT, NULL,			 dss2_fck_parent_names, dss1_fck_ops);static const char *func_54m_ck_parent_names[] = {	"apll54_ck", "alt_ck",};DEFINE_CLK_MUX(func_54m_ck, func_54m_ck_parent_names, NULL, 0x0,	       OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),	       OMAP24XX_54M_SOURCE_SHIFT, OMAP24XX_54M_SOURCE_WIDTH,	       0x0, NULL);static struct clk dss_54m_fck;static const char *dss_54m_fck_parent_names[] = {	"func_54m_ck",};static struct clk_hw_omap dss_54m_fck_hw = {	.hw = {		.clk = &dss_54m_fck,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),	.enable_bit	= OMAP24XX_EN_TV_SHIFT,	.clkdm_name	= "dss_clkdm",};DEFINE_STRUCT_CLK(dss_54m_fck, dss_54m_fck_parent_names, aes_ick_ops);static struct clk dss_ick;static struct clk_hw_omap dss_ick_hw = {	.hw = {		.clk = &dss_ick,	},	.ops		= &clkhwops_iclk,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP24XX_EN_DSS1_SHIFT,	.clkdm_name	= "dss_clkdm",};DEFINE_STRUCT_CLK(dss_ick, aes_ick_parent_names, aes_ick_ops);static struct clk eac_fck;static struct clk_hw_omap eac_fck_hw = {	.hw = {		.clk = &eac_fck,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),	.enable_bit	= OMAP2420_EN_EAC_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(eac_fck, cam_fck_parent_names, aes_ick_ops);static struct clk eac_ick;static struct clk_hw_omap eac_ick_hw = {	.hw = {		.clk = &eac_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP2420_EN_EAC_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(eac_ick, aes_ick_parent_names, aes_ick_ops);static struct clk emul_ck;static struct clk_hw_omap emul_ck_hw = {	.hw = {		.clk = &emul_ck,	},	.enable_reg	= OMAP2420_PRCM_CLKEMUL_CTRL,	.enable_bit	= OMAP24XX_EMULATION_EN_SHIFT,	.clkdm_name	= "wkup_clkdm",};DEFINE_STRUCT_CLK(emul_ck, dss_54m_fck_parent_names, aes_ick_ops);DEFINE_CLK_FIXED_FACTOR(func_12m_ck, "func_48m_ck", &func_48m_ck, 0x0, 1, 4);static struct clk fac_fck;static const char *fac_fck_parent_names[] = {	"func_12m_ck",};static struct clk_hw_omap fac_fck_hw = {	.hw = {		.clk = &fac_fck,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),	.enable_bit	= OMAP24XX_EN_FAC_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(fac_fck, fac_fck_parent_names, aes_ick_ops);static struct clk fac_ick;static struct clk_hw_omap fac_ick_hw = {	.hw = {		.clk = &fac_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP24XX_EN_FAC_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(fac_ick, aes_ick_parent_names, aes_ick_ops);static const struct clksel gfx_fck_clksel[] = {	{ .parent = &core_l3_ck, .rates = gfx_l3_rates },	{ .parent = NULL },};static const char *gfx_2d_fck_parent_names[] = {	"core_l3_ck",};DEFINE_CLK_OMAP_MUX_GATE(gfx_2d_fck, "gfx_clkdm", gfx_fck_clksel,			 OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),			 OMAP_CLKSEL_GFX_MASK,			 OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),			 OMAP24XX_EN_2D_SHIFT, &clkhwops_wait,			 gfx_2d_fck_parent_names, dsp_fck_ops);DEFINE_CLK_OMAP_MUX_GATE(gfx_3d_fck, "gfx_clkdm", gfx_fck_clksel,			 OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),			 OMAP_CLKSEL_GFX_MASK,			 OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),			 OMAP24XX_EN_3D_SHIFT, &clkhwops_wait,			 gfx_2d_fck_parent_names, dsp_fck_ops);static struct clk gfx_ick;static const char *gfx_ick_parent_names[] = {	"core_l3_ck",};static struct clk_hw_omap gfx_ick_hw = {	.hw = {		.clk = &gfx_ick,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),	.enable_bit	= OMAP_EN_GFX_SHIFT,	.clkdm_name	= "gfx_clkdm",};DEFINE_STRUCT_CLK(gfx_ick, gfx_ick_parent_names, aes_ick_ops);static struct clk gpios_fck;static const char *gpios_fck_parent_names[] = {	"func_32k_ck",};static struct clk_hw_omap gpios_fck_hw = {	.hw = {		.clk = &gpios_fck,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),	.enable_bit	= OMAP24XX_EN_GPIOS_SHIFT,	.clkdm_name	= "wkup_clkdm",};DEFINE_STRUCT_CLK(gpios_fck, gpios_fck_parent_names, aes_ick_ops);static struct clk wu_l4_ick;DEFINE_STRUCT_CLK_HW_OMAP(wu_l4_ick, "wkup_clkdm");DEFINE_STRUCT_CLK(wu_l4_ick, dpll_ck_parent_names, core_ck_ops);static struct clk gpios_ick;static const char *gpios_ick_parent_names[] = {	"wu_l4_ick",};static struct clk_hw_omap gpios_ick_hw = {	.hw = {		.clk = &gpios_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),	.enable_bit	= OMAP24XX_EN_GPIOS_SHIFT,	.clkdm_name	= "wkup_clkdm",};DEFINE_STRUCT_CLK(gpios_ick, gpios_ick_parent_names, aes_ick_ops);static struct clk gpmc_fck;static struct clk_hw_omap gpmc_fck_hw = {	.hw = {		.clk = &gpmc_fck,	},	.ops		= &clkhwops_iclk,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),	.enable_bit	= OMAP24XX_AUTO_GPMC_SHIFT,	.flags		= ENABLE_ON_INIT,	.clkdm_name	= "core_l3_clkdm",};DEFINE_STRUCT_CLK(gpmc_fck, gfx_ick_parent_names, core_ck_ops);static const struct clksel_rate gpt_alt_rates[] = {	{ .div = 1, .val = 2, .flags = RATE_IN_24XX },	{ .div = 0 }};static const struct clksel omap24xx_gpt_clksel[] = {	{ .parent = &func_32k_ck, .rates = gpt_32k_rates },	{ .parent = &sys_ck, .rates = gpt_sys_rates },	{ .parent = &alt_ck, .rates = gpt_alt_rates },	{ .parent = NULL },};static const char *gpt10_fck_parent_names[] = {	"func_32k_ck", "sys_ck", "alt_ck",};DEFINE_CLK_OMAP_MUX_GATE(gpt10_fck, "core_l4_clkdm", omap24xx_gpt_clksel,			 OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),			 OMAP24XX_CLKSEL_GPT10_MASK,			 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),			 OMAP24XX_EN_GPT10_SHIFT, &clkhwops_wait,			 gpt10_fck_parent_names, dss1_fck_ops);static struct clk gpt10_ick;static struct clk_hw_omap gpt10_ick_hw = {	.hw = {		.clk = &gpt10_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP24XX_EN_GPT10_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(gpt10_ick, aes_ick_parent_names, aes_ick_ops);DEFINE_CLK_OMAP_MUX_GATE(gpt11_fck, "core_l4_clkdm", omap24xx_gpt_clksel,			 OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),			 OMAP24XX_CLKSEL_GPT11_MASK,			 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),			 OMAP24XX_EN_GPT11_SHIFT, &clkhwops_wait,			 gpt10_fck_parent_names, dss1_fck_ops);static struct clk gpt11_ick;static struct clk_hw_omap gpt11_ick_hw = {	.hw = {		.clk = &gpt11_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP24XX_EN_GPT11_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(gpt11_ick, aes_ick_parent_names, aes_ick_ops);DEFINE_CLK_OMAP_MUX_GATE(gpt12_fck, "core_l4_clkdm", omap24xx_gpt_clksel,			 OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),			 OMAP24XX_CLKSEL_GPT12_MASK,			 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),			 OMAP24XX_EN_GPT12_SHIFT, &clkhwops_wait,			 gpt10_fck_parent_names, dss1_fck_ops);static struct clk gpt12_ick;static struct clk_hw_omap gpt12_ick_hw = {	.hw = {		.clk = &gpt12_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP24XX_EN_GPT12_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(gpt12_ick, aes_ick_parent_names, aes_ick_ops);static const struct clk_ops gpt1_fck_ops = {	.init		= &omap2_init_clk_clkdm,	.enable		= &omap2_dflt_clk_enable,	.disable	= &omap2_dflt_clk_disable,	.is_enabled	= &omap2_dflt_clk_is_enabled,	.recalc_rate	= &omap2_clksel_recalc,	.set_rate	= &omap2_clksel_set_rate,	.round_rate	= &omap2_clksel_round_rate,	.get_parent	= &omap2_clksel_find_parent_index,	.set_parent	= &omap2_clksel_set_parent,};DEFINE_CLK_OMAP_MUX_GATE(gpt1_fck, "core_l4_clkdm", omap24xx_gpt_clksel,			 OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL1),			 OMAP24XX_CLKSEL_GPT1_MASK,			 OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),			 OMAP24XX_EN_GPT1_SHIFT, &clkhwops_wait,			 gpt10_fck_parent_names, gpt1_fck_ops);static struct clk gpt1_ick;static struct clk_hw_omap gpt1_ick_hw = {	.hw = {		.clk = &gpt1_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),	.enable_bit	= OMAP24XX_EN_GPT1_SHIFT,	.clkdm_name	= "wkup_clkdm",};DEFINE_STRUCT_CLK(gpt1_ick, gpios_ick_parent_names, aes_ick_ops);DEFINE_CLK_OMAP_MUX_GATE(gpt2_fck, "core_l4_clkdm", omap24xx_gpt_clksel,			 OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),			 OMAP24XX_CLKSEL_GPT2_MASK,			 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),			 OMAP24XX_EN_GPT2_SHIFT, &clkhwops_wait,			 gpt10_fck_parent_names, dss1_fck_ops);static struct clk gpt2_ick;static struct clk_hw_omap gpt2_ick_hw = {	.hw = {		.clk = &gpt2_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP24XX_EN_GPT2_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(gpt2_ick, aes_ick_parent_names, aes_ick_ops);DEFINE_CLK_OMAP_MUX_GATE(gpt3_fck, "core_l4_clkdm", omap24xx_gpt_clksel,			 OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),			 OMAP24XX_CLKSEL_GPT3_MASK,			 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),			 OMAP24XX_EN_GPT3_SHIFT, &clkhwops_wait,			 gpt10_fck_parent_names, dss1_fck_ops);static struct clk gpt3_ick;static struct clk_hw_omap gpt3_ick_hw = {	.hw = {		.clk = &gpt3_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP24XX_EN_GPT3_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(gpt3_ick, aes_ick_parent_names, aes_ick_ops);DEFINE_CLK_OMAP_MUX_GATE(gpt4_fck, "core_l4_clkdm", omap24xx_gpt_clksel,			 OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),			 OMAP24XX_CLKSEL_GPT4_MASK,			 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),			 OMAP24XX_EN_GPT4_SHIFT, &clkhwops_wait,			 gpt10_fck_parent_names, dss1_fck_ops);static struct clk gpt4_ick;static struct clk_hw_omap gpt4_ick_hw = {	.hw = {		.clk = &gpt4_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP24XX_EN_GPT4_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(gpt4_ick, aes_ick_parent_names, aes_ick_ops);DEFINE_CLK_OMAP_MUX_GATE(gpt5_fck, "core_l4_clkdm", omap24xx_gpt_clksel,			 OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),			 OMAP24XX_CLKSEL_GPT5_MASK,			 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),			 OMAP24XX_EN_GPT5_SHIFT, &clkhwops_wait,			 gpt10_fck_parent_names, dss1_fck_ops);static struct clk gpt5_ick;static struct clk_hw_omap gpt5_ick_hw = {	.hw = {		.clk = &gpt5_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP24XX_EN_GPT5_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(gpt5_ick, aes_ick_parent_names, aes_ick_ops);DEFINE_CLK_OMAP_MUX_GATE(gpt6_fck, "core_l4_clkdm", omap24xx_gpt_clksel,			 OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),			 OMAP24XX_CLKSEL_GPT6_MASK,			 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),			 OMAP24XX_EN_GPT6_SHIFT, &clkhwops_wait,			 gpt10_fck_parent_names, dss1_fck_ops);static struct clk gpt6_ick;static struct clk_hw_omap gpt6_ick_hw = {	.hw = {		.clk = &gpt6_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP24XX_EN_GPT6_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(gpt6_ick, aes_ick_parent_names, aes_ick_ops);DEFINE_CLK_OMAP_MUX_GATE(gpt7_fck, "core_l4_clkdm", omap24xx_gpt_clksel,			 OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),			 OMAP24XX_CLKSEL_GPT7_MASK,			 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),			 OMAP24XX_EN_GPT7_SHIFT, &clkhwops_wait,			 gpt10_fck_parent_names, dss1_fck_ops);static struct clk gpt7_ick;static struct clk_hw_omap gpt7_ick_hw = {	.hw = {		.clk = &gpt7_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP24XX_EN_GPT7_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(gpt7_ick, aes_ick_parent_names, aes_ick_ops);DEFINE_CLK_OMAP_MUX_GATE(gpt8_fck, "core_l4_clkdm", omap24xx_gpt_clksel,			 OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),			 OMAP24XX_CLKSEL_GPT8_MASK,			 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),			 OMAP24XX_EN_GPT8_SHIFT, &clkhwops_wait,			 gpt10_fck_parent_names, dss1_fck_ops);static struct clk gpt8_ick;static struct clk_hw_omap gpt8_ick_hw = {	.hw = {		.clk = &gpt8_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP24XX_EN_GPT8_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(gpt8_ick, aes_ick_parent_names, aes_ick_ops);DEFINE_CLK_OMAP_MUX_GATE(gpt9_fck, "core_l4_clkdm", omap24xx_gpt_clksel,			 OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),			 OMAP24XX_CLKSEL_GPT9_MASK,			 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
 |