preliminaryDataProcessing.h 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184
  1. /*
  2. * This program is free software; you can redistribute it and/or modify
  3. * it under the terms of the GNU General Public License as published by
  4. * the Free Software Foundation; either version 2 of the License, or
  5. * (at your option) any later version.
  6. *
  7. * This program is distributed in the hope that it will be useful,
  8. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  9. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  10. * GNU General Public License for more details.
  11. *
  12. * You should have received a copy of the GNU General Public License
  13. * along with this program; if not, write to the Free Software
  14. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  15. */
  16. /**************************************************************************
  17. * * Copyright © ARM Limited 1998. All rights reserved.
  18. * ***********************************************************************/
  19. /* ************************************************************************
  20. *
  21. * Integrator address map
  22. *
  23. * ***********************************************************************/
  24. #ifndef __address_h
  25. #define __address_h 1
  26. /* ========================================================================
  27. * Integrator definitions
  28. * ========================================================================
  29. * ------------------------------------------------------------------------
  30. * Memory definitions
  31. * ------------------------------------------------------------------------
  32. * Integrator memory map
  33. *
  34. */
  35. #define INTEGRATOR_BOOT_ROM_LO 0x00000000
  36. #define INTEGRATOR_BOOT_ROM_HI 0x20000000
  37. #define INTEGRATOR_BOOT_ROM_BASE INTEGRATOR_BOOT_ROM_HI /* Normal position */
  38. #define INTEGRATOR_BOOT_ROM_SIZE SZ_512K
  39. /*
  40. * New Core Modules have different amounts of SSRAM, the amount of SSRAM
  41. * fitted can be found in HDR_STAT.
  42. *
  43. * The symbol INTEGRATOR_SSRAM_SIZE is kept, however this now refers to
  44. * the minimum amount of SSRAM fitted on any core module.
  45. *
  46. * New Core Modules also alias the SSRAM.
  47. *
  48. */
  49. #define INTEGRATOR_SSRAM_BASE 0x00000000
  50. #define INTEGRATOR_SSRAM_ALIAS_BASE 0x10800000
  51. #define INTEGRATOR_SSRAM_SIZE SZ_256K
  52. #define INTEGRATOR_FLASH_BASE 0x24000000
  53. #define INTEGRATOR_FLASH_SIZE SZ_32M
  54. #define INTEGRATOR_MBRD_SSRAM_BASE 0x28000000
  55. #define INTEGRATOR_MBRD_SSRAM_SIZE SZ_512K
  56. /*
  57. * SDRAM is a SIMM therefore the size is not known.
  58. *
  59. */
  60. #define INTEGRATOR_SDRAM_BASE 0x00040000
  61. #define INTEGRATOR_SDRAM_ALIAS_BASE 0x80000000
  62. #define INTEGRATOR_HDR0_SDRAM_BASE 0x80000000
  63. #define INTEGRATOR_HDR1_SDRAM_BASE 0x90000000
  64. #define INTEGRATOR_HDR2_SDRAM_BASE 0xA0000000
  65. #define INTEGRATOR_HDR3_SDRAM_BASE 0xB0000000
  66. /*
  67. * Logic expansion modules
  68. *
  69. */
  70. #define INTEGRATOR_LOGIC_MODULES_BASE 0xC0000000
  71. #define INTEGRATOR_LOGIC_MODULE0_BASE 0xC0000000
  72. #define INTEGRATOR_LOGIC_MODULE1_BASE 0xD0000000
  73. #define INTEGRATOR_LOGIC_MODULE2_BASE 0xE0000000
  74. #define INTEGRATOR_LOGIC_MODULE3_BASE 0xF0000000
  75. /* ------------------------------------------------------------------------
  76. * Integrator header card registers
  77. * ------------------------------------------------------------------------
  78. *
  79. */
  80. #define INTEGRATOR_HDR_ID_OFFSET 0x00
  81. #define INTEGRATOR_HDR_PROC_OFFSET 0x04
  82. #define INTEGRATOR_HDR_OSC_OFFSET 0x08
  83. #define INTEGRATOR_HDR_CTRL_OFFSET 0x0C
  84. #define INTEGRATOR_HDR_STAT_OFFSET 0x10
  85. #define INTEGRATOR_HDR_LOCK_OFFSET 0x14
  86. #define INTEGRATOR_HDR_SDRAM_OFFSET 0x20
  87. #define INTEGRATOR_HDR_INIT_OFFSET 0x24 /* CM9x6 */
  88. #define INTEGRATOR_HDR_IC_OFFSET 0x40
  89. #define INTEGRATOR_HDR_SPDBASE_OFFSET 0x100
  90. #define INTEGRATOR_HDR_SPDTOP_OFFSET 0x200
  91. #define INTEGRATOR_HDR_BASE 0x10000000
  92. #define INTEGRATOR_HDR_ID (INTEGRATOR_HDR_BASE + INTEGRATOR_HDR_ID_OFFSET)
  93. #define INTEGRATOR_HDR_PROC (INTEGRATOR_HDR_BASE + INTEGRATOR_HDR_PROC_OFFSET)
  94. #define INTEGRATOR_HDR_OSC (INTEGRATOR_HDR_BASE + INTEGRATOR_HDR_OSC_OFFSET)
  95. #define INTEGRATOR_HDR_CTRL (INTEGRATOR_HDR_BASE + INTEGRATOR_HDR_CTRL_OFFSET)
  96. #define INTEGRATOR_HDR_STAT (INTEGRATOR_HDR_BASE + INTEGRATOR_HDR_STAT_OFFSET)
  97. #define INTEGRATOR_HDR_LOCK (INTEGRATOR_HDR_BASE + INTEGRATOR_HDR_LOCK_OFFSET)
  98. #define INTEGRATOR_HDR_SDRAM (INTEGRATOR_HDR_BASE + INTEGRATOR_HDR_SDRAM_OFFSET)
  99. #define INTEGRATOR_HDR_INIT (INTEGRATOR_HDR_BASE + INTEGRATOR_HDR_INIT_OFFSET)
  100. #define INTEGRATOR_HDR_IC (INTEGRATOR_HDR_BASE + INTEGRATOR_HDR_IC_OFFSET)
  101. #define INTEGRATOR_HDR_SPDBASE (INTEGRATOR_HDR_BASE + INTEGRATOR_HDR_SPDBASE_OFFSET)
  102. #define INTEGRATOR_HDR_SPDTOP (INTEGRATOR_HDR_BASE + INTEGRATOR_HDR_SPDTOP_OFFSET)
  103. #define INTEGRATOR_HDR_CTRL_LED 0x01
  104. #define INTEGRATOR_HDR_CTRL_MBRD_DETECH 0x02
  105. #define INTEGRATOR_HDR_CTRL_REMAP 0x04
  106. #define INTEGRATOR_HDR_CTRL_RESET 0x08
  107. #define INTEGRATOR_HDR_CTRL_HIGHVECTORS 0x10
  108. #define INTEGRATOR_HDR_CTRL_BIG_ENDIAN 0x20
  109. #define INTEGRATOR_HDR_CTRL_FASTBUS 0x40
  110. #define INTEGRATOR_HDR_CTRL_SYNC 0x80
  111. #define INTEGRATOR_HDR_OSC_CORE_10MHz 0x102
  112. #define INTEGRATOR_HDR_OSC_CORE_15MHz 0x107
  113. #define INTEGRATOR_HDR_OSC_CORE_20MHz 0x10C
  114. #define INTEGRATOR_HDR_OSC_CORE_25MHz 0x111
  115. #define INTEGRATOR_HDR_OSC_CORE_30MHz 0x116
  116. #define INTEGRATOR_HDR_OSC_CORE_35MHz 0x11B
  117. #define INTEGRATOR_HDR_OSC_CORE_40MHz 0x120
  118. #define INTEGRATOR_HDR_OSC_CORE_45MHz 0x125
  119. #define INTEGRATOR_HDR_OSC_CORE_50MHz 0x12A
  120. #define INTEGRATOR_HDR_OSC_CORE_55MHz 0x12F
  121. #define INTEGRATOR_HDR_OSC_CORE_60MHz 0x134
  122. #define INTEGRATOR_HDR_OSC_CORE_65MHz 0x139
  123. #define INTEGRATOR_HDR_OSC_CORE_70MHz 0x13E
  124. #define INTEGRATOR_HDR_OSC_CORE_75MHz 0x143
  125. #define INTEGRATOR_HDR_OSC_CORE_80MHz 0x148
  126. #define INTEGRATOR_HDR_OSC_CORE_85MHz 0x14D
  127. #define INTEGRATOR_HDR_OSC_CORE_90MHz 0x152
  128. #define INTEGRATOR_HDR_OSC_CORE_95MHz 0x157
  129. #define INTEGRATOR_HDR_OSC_CORE_100MHz 0x15C
  130. #define INTEGRATOR_HDR_OSC_CORE_105MHz 0x161
  131. #define INTEGRATOR_HDR_OSC_CORE_110MHz 0x166
  132. #define INTEGRATOR_HDR_OSC_CORE_115MHz 0x16B
  133. #define INTEGRATOR_HDR_OSC_CORE_120MHz 0x170
  134. #define INTEGRATOR_HDR_OSC_CORE_125MHz 0x175
  135. #define INTEGRATOR_HDR_OSC_CORE_130MHz 0x17A
  136. #define INTEGRATOR_HDR_OSC_CORE_135MHz 0x17F
  137. #define INTEGRATOR_HDR_OSC_CORE_140MHz 0x184
  138. #define INTEGRATOR_HDR_OSC_CORE_145MHz 0x189
  139. #define INTEGRATOR_HDR_OSC_CORE_150MHz 0x18E
  140. #define INTEGRATOR_HDR_OSC_CORE_155MHz 0x193
  141. #define INTEGRATOR_HDR_OSC_CORE_160MHz 0x198
  142. #define INTEGRATOR_HDR_OSC_CORE_MASK 0x7FF
  143. #define INTEGRATOR_HDR_OSC_MEM_10MHz 0x10C000
  144. #define INTEGRATOR_HDR_OSC_MEM_15MHz 0x116000
  145. #define INTEGRATOR_HDR_OSC_MEM_20MHz 0x120000
  146. #define INTEGRATOR_HDR_OSC_MEM_25MHz 0x12A000
  147. #define INTEGRATOR_HDR_OSC_MEM_30MHz 0x134000
  148. #define INTEGRATOR_HDR_OSC_MEM_33MHz 0x13A000
  149. #define INTEGRATOR_HDR_OSC_MEM_40MHz 0x148000
  150. #define INTEGRATOR_HDR_OSC_MEM_50MHz 0x15C000
  151. #define INTEGRATOR_HDR_OSC_MEM_60MHz 0x170000
  152. #define INTEGRATOR_HDR_OSC_MEM_66MHz 0x17C000
  153. #define INTEGRATOR_HDR_OSC_MEM_MASK 0x7FF000
  154. #define INTEGRATOR_HDR_OSC_BUS_MODE_CM7x0 0x0
  155. #define INTEGRATOR_HDR_OSC_BUS_MODE_CM9x0 0x0800000
  156. #define INTEGRATOR_HDR_OSC_BUS_MODE_CM9x6 0x1000000
  157. #define INTEGRATOR_HDR_OSC_BUS_MODE_CM10x00 0x1800000
  158. #define INTEGRATOR_HDR_OSC_BUS_MODE_MASK 0x1800000
  159. #define INTEGRATOR_HDR_SDRAM_SPD_OK (1 << 5)
  160. /* ------------------------------------------------------------------------
  161. * Integrator system registers
  162. * ------------------------------------------------------------------------
  163. *
  164. */
  165. /*
  166. * System Controller