| 123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296 | 
							- /*
 
-  * Copyright 2007-2010 Analog Devices Inc.
 
-  *
 
-  * Licensed under the Clear BSD license or the GPL-2 (or later)
 
-  */
 
- #ifndef _DEF_BF54X_H
 
- #define _DEF_BF54X_H
 
- /* ************************************************************** */
 
- /*   SYSTEM & MMR ADDRESS DEFINITIONS COMMON TO ALL ADSP-BF54x    */
 
- /* ************************************************************** */
 
- /* PLL Registers */
 
- #define                          PLL_CTL  0xffc00000   /* PLL Control Register */
 
- #define                          PLL_DIV  0xffc00004   /* PLL Divisor Register */
 
- #define                           VR_CTL  0xffc00008   /* Voltage Regulator Control Register */
 
- #define                         PLL_STAT  0xffc0000c   /* PLL Status Register */
 
- #define                      PLL_LOCKCNT  0xffc00010   /* PLL Lock Count Register */
 
- /* Debug/MP/Emulation Registers (0xFFC00014 - 0xFFC00014) */
 
- #define                           CHIPID  0xffc00014
 
- /* CHIPID Masks */
 
- #define                   CHIPID_VERSION  0xF0000000
 
- #define                    CHIPID_FAMILY  0x0FFFF000
 
- #define               CHIPID_MANUFACTURE  0x00000FFE
 
- /* System Reset and Interrupt Controller (0xFFC00100 - 0xFFC00104) */
 
- #define                            SWRST  0xffc00100   /* Software Reset Register */
 
- #define                            SYSCR  0xffc00104   /* System Configuration register */
 
- /* SIC Registers */
 
- #define                        SIC_RVECT  0xffc00108
 
- #define                       SIC_IMASK0  0xffc0010c   /* System Interrupt Mask Register 0 */
 
- #define                       SIC_IMASK1  0xffc00110   /* System Interrupt Mask Register 1 */
 
- #define                       SIC_IMASK2  0xffc00114   /* System Interrupt Mask Register 2 */
 
- #define                         SIC_ISR0  0xffc00118   /* System Interrupt Status Register 0 */
 
- #define                         SIC_ISR1  0xffc0011c   /* System Interrupt Status Register 1 */
 
- #define                         SIC_ISR2  0xffc00120   /* System Interrupt Status Register 2 */
 
- #define                         SIC_IWR0  0xffc00124   /* System Interrupt Wakeup Register 0 */
 
- #define                         SIC_IWR1  0xffc00128   /* System Interrupt Wakeup Register 1 */
 
- #define                         SIC_IWR2  0xffc0012c   /* System Interrupt Wakeup Register 2 */
 
- #define                         SIC_IAR0  0xffc00130   /* System Interrupt Assignment Register 0 */
 
- #define                         SIC_IAR1  0xffc00134   /* System Interrupt Assignment Register 1 */
 
- #define                         SIC_IAR2  0xffc00138   /* System Interrupt Assignment Register 2 */
 
- #define                         SIC_IAR3  0xffc0013c   /* System Interrupt Assignment Register 3 */
 
- #define                         SIC_IAR4  0xffc00140   /* System Interrupt Assignment Register 4 */
 
- #define                         SIC_IAR5  0xffc00144   /* System Interrupt Assignment Register 5 */
 
- #define                         SIC_IAR6  0xffc00148   /* System Interrupt Assignment Register 6 */
 
- #define                         SIC_IAR7  0xffc0014c   /* System Interrupt Assignment Register 7 */
 
- #define                         SIC_IAR8  0xffc00150   /* System Interrupt Assignment Register 8 */
 
- #define                         SIC_IAR9  0xffc00154   /* System Interrupt Assignment Register 9 */
 
- #define                        SIC_IAR10  0xffc00158   /* System Interrupt Assignment Register 10 */
 
- #define                        SIC_IAR11  0xffc0015c   /* System Interrupt Assignment Register 11 */
 
- /* Watchdog Timer Registers */
 
- #define                         WDOG_CTL  0xffc00200   /* Watchdog Control Register */
 
- #define                         WDOG_CNT  0xffc00204   /* Watchdog Count Register */
 
- #define                        WDOG_STAT  0xffc00208   /* Watchdog Status Register */
 
- /* RTC Registers */
 
- #define                         RTC_STAT  0xffc00300   /* RTC Status Register */
 
- #define                         RTC_ICTL  0xffc00304   /* RTC Interrupt Control Register */
 
- #define                        RTC_ISTAT  0xffc00308   /* RTC Interrupt Status Register */
 
- #define                        RTC_SWCNT  0xffc0030c   /* RTC Stopwatch Count Register */
 
- #define                        RTC_ALARM  0xffc00310   /* RTC Alarm Register */
 
- #define                         RTC_PREN  0xffc00314   /* RTC Prescaler Enable Register */
 
- /* UART0 Registers */
 
- #define                        UART0_DLL  0xffc00400   /* Divisor Latch Low Byte */
 
- #define                        UART0_DLH  0xffc00404   /* Divisor Latch High Byte */
 
- #define                       UART0_GCTL  0xffc00408   /* Global Control Register */
 
- #define                        UART0_LCR  0xffc0040c   /* Line Control Register */
 
- #define                        UART0_MCR  0xffc00410   /* Modem Control Register */
 
- #define                        UART0_LSR  0xffc00414   /* Line Status Register */
 
- #define                        UART0_MSR  0xffc00418   /* Modem Status Register */
 
- #define                        UART0_SCR  0xffc0041c   /* Scratch Register */
 
- #define                    UART0_IER_SET  0xffc00420   /* Interrupt Enable Register Set */
 
- #define                  UART0_IER_CLEAR  0xffc00424   /* Interrupt Enable Register Clear */
 
- #define                        UART0_THR  0xffc00428   /* Transmit Hold Register */
 
- #define                        UART0_RBR  0xffc0042c   /* Receive Buffer Register */
 
- /* SPI0 Registers */
 
- #define                     SPI0_REGBASE  0xffc00500
 
- #define                         SPI0_CTL  0xffc00500   /* SPI0 Control Register */
 
- #define                         SPI0_FLG  0xffc00504   /* SPI0 Flag Register */
 
- #define                        SPI0_STAT  0xffc00508   /* SPI0 Status Register */
 
- #define                        SPI0_TDBR  0xffc0050c   /* SPI0 Transmit Data Buffer Register */
 
- #define                        SPI0_RDBR  0xffc00510   /* SPI0 Receive Data Buffer Register */
 
- #define                        SPI0_BAUD  0xffc00514   /* SPI0 Baud Rate Register */
 
- #define                      SPI0_SHADOW  0xffc00518   /* SPI0 Receive Data Buffer Shadow Register */
 
- /* Timer Group of 3 registers are not defined in the shared file because they are not available on the ADSP-BF542 processor */
 
- /* Two Wire Interface Registers (TWI0) */
 
- #define                     TWI0_REGBASE  0xffc00700
 
- #define                      TWI0_CLKDIV  0xffc00700   /* Clock Divider Register */
 
- #define                     TWI0_CONTROL  0xffc00704   /* TWI Control Register */
 
- #define                   TWI0_SLAVE_CTL  0xffc00708   /* TWI Slave Mode Control Register */
 
- #define                  TWI0_SLAVE_STAT  0xffc0070c   /* TWI Slave Mode Status Register */
 
- #define                  TWI0_SLAVE_ADDR  0xffc00710   /* TWI Slave Mode Address Register */
 
- #define                  TWI0_MASTER_CTL  0xffc00714   /* TWI Master Mode Control Register */
 
- #define                 TWI0_MASTER_STAT  0xffc00718   /* TWI Master Mode Status Register */
 
- #define                 TWI0_MASTER_ADDR  0xffc0071c   /* TWI Master Mode Address Register */
 
- #define                    TWI0_INT_STAT  0xffc00720   /* TWI Interrupt Status Register */
 
- #define                    TWI0_INT_MASK  0xffc00724   /* TWI Interrupt Mask Register */
 
- #define                    TWI0_FIFO_CTL  0xffc00728   /* TWI FIFO Control Register */
 
- #define                   TWI0_FIFO_STAT  0xffc0072c   /* TWI FIFO Status Register */
 
- #define                   TWI0_XMT_DATA8  0xffc00780   /* TWI FIFO Transmit Data Single Byte Register */
 
- #define                  TWI0_XMT_DATA16  0xffc00784   /* TWI FIFO Transmit Data Double Byte Register */
 
- #define                   TWI0_RCV_DATA8  0xffc00788   /* TWI FIFO Receive Data Single Byte Register */
 
- #define                  TWI0_RCV_DATA16  0xffc0078c   /* TWI FIFO Receive Data Double Byte Register */
 
- /* SPORT0 is not defined in the shared file because it is not available on the ADSP-BF542 and ADSP-BF544 processors */
 
- /* SPORT1 Registers */
 
- #define                      SPORT1_TCR1  0xffc00900   /* SPORT1 Transmit Configuration 1 Register */
 
- #define                      SPORT1_TCR2  0xffc00904   /* SPORT1 Transmit Configuration 2 Register */
 
- #define                   SPORT1_TCLKDIV  0xffc00908   /* SPORT1 Transmit Serial Clock Divider Register */
 
- #define                    SPORT1_TFSDIV  0xffc0090c   /* SPORT1 Transmit Frame Sync Divider Register */
 
- #define                        SPORT1_TX  0xffc00910   /* SPORT1 Transmit Data Register */
 
- #define                        SPORT1_RX  0xffc00918   /* SPORT1 Receive Data Register */
 
- #define                      SPORT1_RCR1  0xffc00920   /* SPORT1 Receive Configuration 1 Register */
 
- #define                      SPORT1_RCR2  0xffc00924   /* SPORT1 Receive Configuration 2 Register */
 
- #define                   SPORT1_RCLKDIV  0xffc00928   /* SPORT1 Receive Serial Clock Divider Register */
 
- #define                    SPORT1_RFSDIV  0xffc0092c   /* SPORT1 Receive Frame Sync Divider Register */
 
- #define                      SPORT1_STAT  0xffc00930   /* SPORT1 Status Register */
 
- #define                      SPORT1_CHNL  0xffc00934   /* SPORT1 Current Channel Register */
 
- #define                     SPORT1_MCMC1  0xffc00938   /* SPORT1 Multi channel Configuration Register 1 */
 
- #define                     SPORT1_MCMC2  0xffc0093c   /* SPORT1 Multi channel Configuration Register 2 */
 
- #define                     SPORT1_MTCS0  0xffc00940   /* SPORT1 Multi channel Transmit Select Register 0 */
 
- #define                     SPORT1_MTCS1  0xffc00944   /* SPORT1 Multi channel Transmit Select Register 1 */
 
- #define                     SPORT1_MTCS2  0xffc00948   /* SPORT1 Multi channel Transmit Select Register 2 */
 
- #define                     SPORT1_MTCS3  0xffc0094c   /* SPORT1 Multi channel Transmit Select Register 3 */
 
- #define                     SPORT1_MRCS0  0xffc00950   /* SPORT1 Multi channel Receive Select Register 0 */
 
- #define                     SPORT1_MRCS1  0xffc00954   /* SPORT1 Multi channel Receive Select Register 1 */
 
- #define                     SPORT1_MRCS2  0xffc00958   /* SPORT1 Multi channel Receive Select Register 2 */
 
- #define                     SPORT1_MRCS3  0xffc0095c   /* SPORT1 Multi channel Receive Select Register 3 */
 
- /* Asynchronous Memory Control Registers */
 
- #define                      EBIU_AMGCTL  0xffc00a00   /* Asynchronous Memory Global Control Register */
 
- #define                    EBIU_AMBCTL0   0xffc00a04   /* Asynchronous Memory Bank Control Register */
 
- #define                    EBIU_AMBCTL1   0xffc00a08   /* Asynchronous Memory Bank Control Register */
 
- #define                      EBIU_MBSCTL  0xffc00a0c   /* Asynchronous Memory Bank Select Control Register */
 
- #define                     EBIU_ARBSTAT  0xffc00a10   /* Asynchronous Memory Arbiter Status Register */
 
- #define                        EBIU_MODE  0xffc00a14   /* Asynchronous Mode Control Register */
 
- #define                        EBIU_FCTL  0xffc00a18   /* Asynchronous Memory Flash Control Register */
 
- /* DDR Memory Control Registers */
 
- #define                     EBIU_DDRCTL0  0xffc00a20   /* DDR Memory Control 0 Register */
 
- #define                     EBIU_DDRCTL1  0xffc00a24   /* DDR Memory Control 1 Register */
 
- #define                     EBIU_DDRCTL2  0xffc00a28   /* DDR Memory Control 2 Register */
 
- #define                     EBIU_DDRCTL3  0xffc00a2c   /* DDR Memory Control 3 Register */
 
- #define                      EBIU_DDRQUE  0xffc00a30   /* DDR Queue Configuration Register */
 
- #define                      EBIU_ERRADD  0xffc00a34   /* DDR Error Address Register */
 
- #define                      EBIU_ERRMST  0xffc00a38   /* DDR Error Master Register */
 
- #define                      EBIU_RSTCTL  0xffc00a3c   /* DDR Reset Control Register */
 
- /* DDR BankRead and Write Count Registers */
 
- #define                     EBIU_DDRBRC0  0xffc00a60   /* DDR Bank0 Read Count Register */
 
- #define                     EBIU_DDRBRC1  0xffc00a64   /* DDR Bank1 Read Count Register */
 
- #define                     EBIU_DDRBRC2  0xffc00a68   /* DDR Bank2 Read Count Register */
 
- #define                     EBIU_DDRBRC3  0xffc00a6c   /* DDR Bank3 Read Count Register */
 
- #define                     EBIU_DDRBRC4  0xffc00a70   /* DDR Bank4 Read Count Register */
 
- #define                     EBIU_DDRBRC5  0xffc00a74   /* DDR Bank5 Read Count Register */
 
- #define                     EBIU_DDRBRC6  0xffc00a78   /* DDR Bank6 Read Count Register */
 
- #define                     EBIU_DDRBRC7  0xffc00a7c   /* DDR Bank7 Read Count Register */
 
- #define                     EBIU_DDRBWC0  0xffc00a80   /* DDR Bank0 Write Count Register */
 
- #define                     EBIU_DDRBWC1  0xffc00a84   /* DDR Bank1 Write Count Register */
 
- #define                     EBIU_DDRBWC2  0xffc00a88   /* DDR Bank2 Write Count Register */
 
- #define                     EBIU_DDRBWC3  0xffc00a8c   /* DDR Bank3 Write Count Register */
 
- #define                     EBIU_DDRBWC4  0xffc00a90   /* DDR Bank4 Write Count Register */
 
- #define                     EBIU_DDRBWC5  0xffc00a94   /* DDR Bank5 Write Count Register */
 
- #define                     EBIU_DDRBWC6  0xffc00a98   /* DDR Bank6 Write Count Register */
 
- #define                     EBIU_DDRBWC7  0xffc00a9c   /* DDR Bank7 Write Count Register */
 
- #define                     EBIU_DDRACCT  0xffc00aa0   /* DDR Activation Count Register */
 
- #define                     EBIU_DDRTACT  0xffc00aa8   /* DDR Turn Around Count Register */
 
- #define                     EBIU_DDRARCT  0xffc00aac   /* DDR Auto-refresh Count Register */
 
- #define                      EBIU_DDRGC0  0xffc00ab0   /* DDR Grant Count 0 Register */
 
- #define                      EBIU_DDRGC1  0xffc00ab4   /* DDR Grant Count 1 Register */
 
- #define                      EBIU_DDRGC2  0xffc00ab8   /* DDR Grant Count 2 Register */
 
- #define                      EBIU_DDRGC3  0xffc00abc   /* DDR Grant Count 3 Register */
 
- #define                     EBIU_DDRMCEN  0xffc00ac0   /* DDR Metrics Counter Enable Register */
 
- #define                     EBIU_DDRMCCL  0xffc00ac4   /* DDR Metrics Counter Clear Register */
 
- /* DMAC0 Registers */
 
- #define                     DMAC0_TC_PER  0xffc00b0c   /* DMA Controller 0 Traffic Control Periods Register */
 
- #define                     DMAC0_TC_CNT  0xffc00b10   /* DMA Controller 0 Current Counts Register */
 
- /* DMA Channel 0 Registers */
 
- #define               DMA0_NEXT_DESC_PTR  0xffc00c00   /* DMA Channel 0 Next Descriptor Pointer Register */
 
- #define                  DMA0_START_ADDR  0xffc00c04   /* DMA Channel 0 Start Address Register */
 
- #define                      DMA0_CONFIG  0xffc00c08   /* DMA Channel 0 Configuration Register */
 
- #define                     DMA0_X_COUNT  0xffc00c10   /* DMA Channel 0 X Count Register */
 
- #define                    DMA0_X_MODIFY  0xffc00c14   /* DMA Channel 0 X Modify Register */
 
- #define                     DMA0_Y_COUNT  0xffc00c18   /* DMA Channel 0 Y Count Register */
 
- #define                    DMA0_Y_MODIFY  0xffc00c1c   /* DMA Channel 0 Y Modify Register */
 
- #define               DMA0_CURR_DESC_PTR  0xffc00c20   /* DMA Channel 0 Current Descriptor Pointer Register */
 
- #define                   DMA0_CURR_ADDR  0xffc00c24   /* DMA Channel 0 Current Address Register */
 
- #define                  DMA0_IRQ_STATUS  0xffc00c28   /* DMA Channel 0 Interrupt/Status Register */
 
- #define              DMA0_PERIPHERAL_MAP  0xffc00c2c   /* DMA Channel 0 Peripheral Map Register */
 
- #define                DMA0_CURR_X_COUNT  0xffc00c30   /* DMA Channel 0 Current X Count Register */
 
- #define                DMA0_CURR_Y_COUNT  0xffc00c38   /* DMA Channel 0 Current Y Count Register */
 
- /* DMA Channel 1 Registers */
 
- #define               DMA1_NEXT_DESC_PTR  0xffc00c40   /* DMA Channel 1 Next Descriptor Pointer Register */
 
- #define                  DMA1_START_ADDR  0xffc00c44   /* DMA Channel 1 Start Address Register */
 
- #define                      DMA1_CONFIG  0xffc00c48   /* DMA Channel 1 Configuration Register */
 
- #define                     DMA1_X_COUNT  0xffc00c50   /* DMA Channel 1 X Count Register */
 
- #define                    DMA1_X_MODIFY  0xffc00c54   /* DMA Channel 1 X Modify Register */
 
- #define                     DMA1_Y_COUNT  0xffc00c58   /* DMA Channel 1 Y Count Register */
 
- #define                    DMA1_Y_MODIFY  0xffc00c5c   /* DMA Channel 1 Y Modify Register */
 
- #define               DMA1_CURR_DESC_PTR  0xffc00c60   /* DMA Channel 1 Current Descriptor Pointer Register */
 
- #define                   DMA1_CURR_ADDR  0xffc00c64   /* DMA Channel 1 Current Address Register */
 
- #define                  DMA1_IRQ_STATUS  0xffc00c68   /* DMA Channel 1 Interrupt/Status Register */
 
- #define              DMA1_PERIPHERAL_MAP  0xffc00c6c   /* DMA Channel 1 Peripheral Map Register */
 
- #define                DMA1_CURR_X_COUNT  0xffc00c70   /* DMA Channel 1 Current X Count Register */
 
- #define                DMA1_CURR_Y_COUNT  0xffc00c78   /* DMA Channel 1 Current Y Count Register */
 
- /* DMA Channel 2 Registers */
 
- #define               DMA2_NEXT_DESC_PTR  0xffc00c80   /* DMA Channel 2 Next Descriptor Pointer Register */
 
- #define                  DMA2_START_ADDR  0xffc00c84   /* DMA Channel 2 Start Address Register */
 
- #define                      DMA2_CONFIG  0xffc00c88   /* DMA Channel 2 Configuration Register */
 
- #define                     DMA2_X_COUNT  0xffc00c90   /* DMA Channel 2 X Count Register */
 
- #define                    DMA2_X_MODIFY  0xffc00c94   /* DMA Channel 2 X Modify Register */
 
- #define                     DMA2_Y_COUNT  0xffc00c98   /* DMA Channel 2 Y Count Register */
 
- #define                    DMA2_Y_MODIFY  0xffc00c9c   /* DMA Channel 2 Y Modify Register */
 
- #define               DMA2_CURR_DESC_PTR  0xffc00ca0   /* DMA Channel 2 Current Descriptor Pointer Register */
 
- #define                   DMA2_CURR_ADDR  0xffc00ca4   /* DMA Channel 2 Current Address Register */
 
- #define                  DMA2_IRQ_STATUS  0xffc00ca8   /* DMA Channel 2 Interrupt/Status Register */
 
- #define              DMA2_PERIPHERAL_MAP  0xffc00cac   /* DMA Channel 2 Peripheral Map Register */
 
- #define                DMA2_CURR_X_COUNT  0xffc00cb0   /* DMA Channel 2 Current X Count Register */
 
- #define                DMA2_CURR_Y_COUNT  0xffc00cb8   /* DMA Channel 2 Current Y Count Register */
 
- /* DMA Channel 3 Registers */
 
- #define               DMA3_NEXT_DESC_PTR  0xffc00cc0   /* DMA Channel 3 Next Descriptor Pointer Register */
 
- #define                  DMA3_START_ADDR  0xffc00cc4   /* DMA Channel 3 Start Address Register */
 
- #define                      DMA3_CONFIG  0xffc00cc8   /* DMA Channel 3 Configuration Register */
 
- #define                     DMA3_X_COUNT  0xffc00cd0   /* DMA Channel 3 X Count Register */
 
- #define                    DMA3_X_MODIFY  0xffc00cd4   /* DMA Channel 3 X Modify Register */
 
- #define                     DMA3_Y_COUNT  0xffc00cd8   /* DMA Channel 3 Y Count Register */
 
- #define                    DMA3_Y_MODIFY  0xffc00cdc   /* DMA Channel 3 Y Modify Register */
 
- #define               DMA3_CURR_DESC_PTR  0xffc00ce0   /* DMA Channel 3 Current Descriptor Pointer Register */
 
- #define                   DMA3_CURR_ADDR  0xffc00ce4   /* DMA Channel 3 Current Address Register */
 
- #define                  DMA3_IRQ_STATUS  0xffc00ce8   /* DMA Channel 3 Interrupt/Status Register */
 
- #define              DMA3_PERIPHERAL_MAP  0xffc00cec   /* DMA Channel 3 Peripheral Map Register */
 
- #define                DMA3_CURR_X_COUNT  0xffc00cf0   /* DMA Channel 3 Current X Count Register */
 
- #define                DMA3_CURR_Y_COUNT  0xffc00cf8   /* DMA Channel 3 Current Y Count Register */
 
- /* DMA Channel 4 Registers */
 
- #define               DMA4_NEXT_DESC_PTR  0xffc00d00   /* DMA Channel 4 Next Descriptor Pointer Register */
 
- #define                  DMA4_START_ADDR  0xffc00d04   /* DMA Channel 4 Start Address Register */
 
- #define                      DMA4_CONFIG  0xffc00d08   /* DMA Channel 4 Configuration Register */
 
- #define                     DMA4_X_COUNT  0xffc00d10   /* DMA Channel 4 X Count Register */
 
- #define                    DMA4_X_MODIFY  0xffc00d14   /* DMA Channel 4 X Modify Register */
 
- #define                     DMA4_Y_COUNT  0xffc00d18   /* DMA Channel 4 Y Count Register */
 
- #define                    DMA4_Y_MODIFY  0xffc00d1c   /* DMA Channel 4 Y Modify Register */
 
- #define               DMA4_CURR_DESC_PTR  0xffc00d20   /* DMA Channel 4 Current Descriptor Pointer Register */
 
- #define                   DMA4_CURR_ADDR  0xffc00d24   /* DMA Channel 4 Current Address Register */
 
- #define                  DMA4_IRQ_STATUS  0xffc00d28   /* DMA Channel 4 Interrupt/Status Register */
 
- #define              DMA4_PERIPHERAL_MAP  0xffc00d2c   /* DMA Channel 4 Peripheral Map Register */
 
- #define                DMA4_CURR_X_COUNT  0xffc00d30   /* DMA Channel 4 Current X Count Register */
 
- #define                DMA4_CURR_Y_COUNT  0xffc00d38   /* DMA Channel 4 Current Y Count Register */
 
- /* DMA Channel 5 Registers */
 
- #define               DMA5_NEXT_DESC_PTR  0xffc00d40   /* DMA Channel 5 Next Descriptor Pointer Register */
 
- #define                  DMA5_START_ADDR  0xffc00d44   /* DMA Channel 5 Start Address Register */
 
- #define                      DMA5_CONFIG  0xffc00d48   /* DMA Channel 5 Configuration Register */
 
- #define                     DMA5_X_COUNT  0xffc00d50   /* DMA Channel 5 X Count Register */
 
- #define                    DMA5_X_MODIFY  0xffc00d54   /* DMA Channel 5 X Modify Register */
 
- #define                     DMA5_Y_COUNT  0xffc00d58   /* DMA Channel 5 Y Count Register */
 
- #define                    DMA5_Y_MODIFY  0xffc00d5c   /* DMA Channel 5 Y Modify Register */
 
- #define               DMA5_CURR_DESC_PTR  0xffc00d60   /* DMA Channel 5 Current Descriptor Pointer Register */
 
- #define                   DMA5_CURR_ADDR  0xffc00d64   /* DMA Channel 5 Current Address Register */
 
- #define                  DMA5_IRQ_STATUS  0xffc00d68   /* DMA Channel 5 Interrupt/Status Register */
 
 
  |