dataMonitoring.c 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194
  1. /*
  2. *
  3. * arch/arm/mach-u300/core.c
  4. *
  5. *
  6. * Copyright (C) 2007-2012 ST-Ericsson SA
  7. * License terms: GNU General Public License (GPL) version 2
  8. * Core platform support, IRQ handling and device definitions.
  9. * Author: Linus Walleij <linus.walleij@stericsson.com>
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/init.h>
  13. #include <linux/spinlock.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/bitops.h>
  16. #include <linux/device.h>
  17. #include <linux/mm.h>
  18. #include <linux/termios.h>
  19. #include <linux/dmaengine.h>
  20. #include <linux/amba/bus.h>
  21. #include <linux/amba/mmci.h>
  22. #include <linux/amba/serial.h>
  23. #include <linux/platform_device.h>
  24. #include <linux/gpio.h>
  25. #include <linux/clk.h>
  26. #include <linux/err.h>
  27. #include <linux/mtd/nand.h>
  28. #include <linux/mtd/fsmc.h>
  29. #include <linux/pinctrl/machine.h>
  30. #include <linux/pinctrl/pinconf-generic.h>
  31. #include <linux/dma-mapping.h>
  32. #include <linux/platform_data/clk-u300.h>
  33. #include <linux/platform_data/pinctrl-coh901.h>
  34. #include <asm/types.h>
  35. #include <asm/setup.h>
  36. #include <asm/memory.h>
  37. #include <asm/hardware/vic.h>
  38. #include <asm/mach/map.h>
  39. #include <asm/mach-types.h>
  40. #include <asm/mach/arch.h>
  41. #include <mach/coh901318.h>
  42. #include <mach/hardware.h>
  43. #include <mach/syscon.h>
  44. #include <mach/irqs.h>
  45. #include "timer.h"
  46. #include "spi.h"
  47. #include "i2c.h"
  48. #include "u300-gpio.h"
  49. #include "dma_channels.h"
  50. /*
  51. * Static I/O mappings that are needed for booting the U300 platforms. The
  52. * only things we need are the areas where we find the timer, syscon and
  53. * intcon, since the remaining device drivers will map their own memory
  54. * physical to virtual as the need arise.
  55. */
  56. static struct map_desc u300_io_desc[] __initdata = {
  57. {
  58. .virtual = U300_SLOW_PER_VIRT_BASE,
  59. .pfn = __phys_to_pfn(U300_SLOW_PER_PHYS_BASE),
  60. .length = SZ_64K,
  61. .type = MT_DEVICE,
  62. },
  63. {
  64. .virtual = U300_AHB_PER_VIRT_BASE,
  65. .pfn = __phys_to_pfn(U300_AHB_PER_PHYS_BASE),
  66. .length = SZ_32K,
  67. .type = MT_DEVICE,
  68. },
  69. {
  70. .virtual = U300_FAST_PER_VIRT_BASE,
  71. .pfn = __phys_to_pfn(U300_FAST_PER_PHYS_BASE),
  72. .length = SZ_32K,
  73. .type = MT_DEVICE,
  74. },
  75. };
  76. static void __init u300_map_io(void)
  77. {
  78. iotable_init(u300_io_desc, ARRAY_SIZE(u300_io_desc));
  79. }
  80. /*
  81. * Declaration of devices found on the U300 board and
  82. * their respective memory locations.
  83. */
  84. static struct amba_pl011_data uart0_plat_data = {
  85. #ifdef CONFIG_COH901318
  86. .dma_filter = coh901318_filter_id,
  87. .dma_rx_param = (void *) U300_DMA_UART0_RX,
  88. .dma_tx_param = (void *) U300_DMA_UART0_TX,
  89. #endif
  90. };
  91. /* Slow device at 0x3000 offset */
  92. static AMBA_APB_DEVICE(uart0, "uart0", 0, U300_UART0_BASE,
  93. { IRQ_U300_UART0 }, &uart0_plat_data);
  94. /* The U335 have an additional UART1 on the APP CPU */
  95. static struct amba_pl011_data uart1_plat_data = {
  96. #ifdef CONFIG_COH901318
  97. .dma_filter = coh901318_filter_id,
  98. .dma_rx_param = (void *) U300_DMA_UART1_RX,
  99. .dma_tx_param = (void *) U300_DMA_UART1_TX,
  100. #endif
  101. };
  102. /* Fast device at 0x7000 offset */
  103. static AMBA_APB_DEVICE(uart1, "uart1", 0, U300_UART1_BASE,
  104. { IRQ_U300_UART1 }, &uart1_plat_data);
  105. /* AHB device at 0x4000 offset */
  106. static AMBA_APB_DEVICE(pl172, "pl172", 0, U300_EMIF_CFG_BASE, { }, NULL);
  107. /* Fast device at 0x6000 offset */
  108. static AMBA_APB_DEVICE(pl022, "pl022", 0, U300_SPI_BASE,
  109. { IRQ_U300_SPI }, NULL);
  110. /* Fast device at 0x1000 offset */
  111. #define U300_MMCSD_IRQS { IRQ_U300_MMCSD_MCIINTR0, IRQ_U300_MMCSD_MCIINTR1 }
  112. static struct mmci_platform_data mmcsd_platform_data = {
  113. /*
  114. * Do not set ocr_mask or voltage translation function,
  115. * we have a regulator we can control instead.
  116. */
  117. .f_max = 24000000,
  118. .gpio_wp = -1,
  119. .gpio_cd = U300_GPIO_PIN_MMC_CD,
  120. .cd_invert = true,
  121. .capabilities = MMC_CAP_MMC_HIGHSPEED |
  122. MMC_CAP_SD_HIGHSPEED | MMC_CAP_4_BIT_DATA | MMC_CAP_8_BIT_DATA,
  123. #ifdef CONFIG_COH901318
  124. .dma_filter = coh901318_filter_id,
  125. .dma_rx_param = (void *) U300_DMA_MMCSD_RX_TX,
  126. /* Don't specify a TX channel, this RX channel is bidirectional */
  127. #endif
  128. };
  129. static AMBA_APB_DEVICE(mmcsd, "mmci", 0, U300_MMCSD_BASE,
  130. U300_MMCSD_IRQS, &mmcsd_platform_data);
  131. /*
  132. * The order of device declaration may be important, since some devices
  133. * have dependencies on other devices being initialized first.
  134. */
  135. static struct amba_device *amba_devs[] __initdata = {
  136. &uart0_device,
  137. &uart1_device,
  138. &pl022_device,
  139. &pl172_device,
  140. &mmcsd_device,
  141. };
  142. /* Here follows a list of all hw resources that the platform devices
  143. * allocate. Note, clock dependencies are not included
  144. */
  145. static struct resource gpio_resources[] = {
  146. {
  147. .start = U300_GPIO_BASE,
  148. .end = (U300_GPIO_BASE + SZ_4K - 1),
  149. .flags = IORESOURCE_MEM,
  150. },
  151. {
  152. .name = "gpio0",
  153. .start = IRQ_U300_GPIO_PORT0,
  154. .end = IRQ_U300_GPIO_PORT0,
  155. .flags = IORESOURCE_IRQ,
  156. },
  157. {
  158. .name = "gpio1",
  159. .start = IRQ_U300_GPIO_PORT1,
  160. .end = IRQ_U300_GPIO_PORT1,
  161. .flags = IORESOURCE_IRQ,
  162. },
  163. {
  164. .name = "gpio2",
  165. .start = IRQ_U300_GPIO_PORT2,
  166. .end = IRQ_U300_GPIO_PORT2,
  167. .flags = IORESOURCE_IRQ,
  168. },
  169. {
  170. .name = "gpio3",
  171. .start = IRQ_U300_GPIO_PORT3,
  172. .end = IRQ_U300_GPIO_PORT3,
  173. .flags = IORESOURCE_IRQ,
  174. },
  175. {
  176. .name = "gpio4",
  177. .start = IRQ_U300_GPIO_PORT4,
  178. .end = IRQ_U300_GPIO_PORT4,
  179. .flags = IORESOURCE_IRQ,
  180. },
  181. {
  182. .name = "gpio5",
  183. .start = IRQ_U300_GPIO_PORT5,
  184. .end = IRQ_U300_GPIO_PORT5,
  185. .flags = IORESOURCE_IRQ,
  186. },
  187. {
  188. .name = "gpio6",
  189. .start = IRQ_U300_GPIO_PORT6,
  190. .end = IRQ_U300_GPIO_PORT6,
  191. .flags = IORESOURCE_IRQ,
  192. },
  193. };
  194. static struct resource keypad_resources[] = {
  195. {
  196. .start = U300_KEYPAD_BASE,
  197. .end = U300_KEYPAD_BASE + SZ_4K - 1,
  198. .flags = IORESOURCE_MEM,
  199. },
  200. {
  201. .name = "coh901461-press",
  202. .start = IRQ_U300_KEYPAD_KEYBF,
  203. .end = IRQ_U300_KEYPAD_KEYBF,
  204. .flags = IORESOURCE_IRQ,
  205. },
  206. {
  207. .name = "coh901461-release",
  208. .start = IRQ_U300_KEYPAD_KEYBR,
  209. .end = IRQ_U300_KEYPAD_KEYBR,
  210. .flags = IORESOURCE_IRQ,
  211. },
  212. };
  213. static struct resource rtc_resources[] = {
  214. {
  215. .start = U300_RTC_BASE,
  216. .end = U300_RTC_BASE + SZ_4K - 1,
  217. .flags = IORESOURCE_MEM,
  218. },
  219. {
  220. .start = IRQ_U300_RTC,
  221. .end = IRQ_U300_RTC,
  222. .flags = IORESOURCE_IRQ,
  223. },
  224. };
  225. /*
  226. * Fsmc does have IRQs: #43 and #44 (NFIF and NFIF2)
  227. * but these are not yet used by the driver.
  228. */
  229. static struct resource fsmc_resources[] = {
  230. {
  231. .name = "nand_addr",
  232. .start = U300_NAND_CS0_PHYS_BASE + PLAT_NAND_ALE,
  233. .end = U300_NAND_CS0_PHYS_BASE + PLAT_NAND_ALE + SZ_16K - 1,
  234. .flags = IORESOURCE_MEM,
  235. },
  236. {
  237. .name = "nand_cmd",
  238. .start = U300_NAND_CS0_PHYS_BASE + PLAT_NAND_CLE,
  239. .end = U300_NAND_CS0_PHYS_BASE + PLAT_NAND_CLE + SZ_16K - 1,
  240. .flags = IORESOURCE_MEM,
  241. },
  242. {
  243. .name = "nand_data",
  244. .start = U300_NAND_CS0_PHYS_BASE,
  245. .end = U300_NAND_CS0_PHYS_BASE + SZ_16K - 1,
  246. .flags = IORESOURCE_MEM,
  247. },
  248. {
  249. .name = "fsmc_regs",
  250. .start = U300_NAND_IF_PHYS_BASE,
  251. .end = U300_NAND_IF_PHYS_BASE + SZ_4K - 1,
  252. .flags = IORESOURCE_MEM,
  253. },
  254. };
  255. static struct resource i2c0_resources[] = {
  256. {
  257. .start = U300_I2C0_BASE,
  258. .end = U300_I2C0_BASE + SZ_4K - 1,
  259. .flags = IORESOURCE_MEM,
  260. },
  261. {
  262. .start = IRQ_U300_I2C0,
  263. .end = IRQ_U300_I2C0,
  264. .flags = IORESOURCE_IRQ,
  265. },
  266. };
  267. static struct resource i2c1_resources[] = {
  268. {
  269. .start = U300_I2C1_BASE,
  270. .end = U300_I2C1_BASE + SZ_4K - 1,
  271. .flags = IORESOURCE_MEM,
  272. },
  273. {
  274. .start = IRQ_U300_I2C1,
  275. .end = IRQ_U300_I2C1,
  276. .flags = IORESOURCE_IRQ,
  277. },
  278. };
  279. static struct resource wdog_resources[] = {
  280. {
  281. .start = U300_WDOG_BASE,
  282. .end = U300_WDOG_BASE + SZ_4K - 1,
  283. .flags = IORESOURCE_MEM,
  284. },
  285. {
  286. .start = IRQ_U300_WDOG,
  287. .end = IRQ_U300_WDOG,
  288. .flags = IORESOURCE_IRQ,
  289. }
  290. };
  291. static struct resource dma_resource[] = {
  292. {
  293. .start = U300_DMAC_BASE,
  294. .end = U300_DMAC_BASE + PAGE_SIZE - 1,
  295. .flags = IORESOURCE_MEM,
  296. },
  297. {
  298. .start = IRQ_U300_DMA,
  299. .end = IRQ_U300_DMA,
  300. .flags = IORESOURCE_IRQ,
  301. }
  302. };
  303. /* points out all dma slave channels.
  304. * Syntax is [A1, B1, A2, B2, .... ,-1,-1]
  305. * Select all channels from A to B, end of list is marked with -1,-1
  306. */
  307. static int dma_slave_channels[] = {
  308. U300_DMA_MSL_TX_0, U300_DMA_SPI_RX,
  309. U300_DMA_UART1_TX, U300_DMA_UART1_RX, -1, -1};
  310. /* points out all dma memcpy channels. */
  311. static int dma_memcpy_channels[] = {
  312. U300_DMA_GENERAL_PURPOSE_0, U300_DMA_GENERAL_PURPOSE_8, -1, -1};
  313. /** register dma for memory access
  314. *
  315. * active 1 means dma intends to access memory
  316. * 0 means dma wont access memory
  317. */
  318. static void coh901318_access_memory_state(struct device *dev, bool active)
  319. {
  320. }
  321. #define flags_memcpy_config (COH901318_CX_CFG_CH_DISABLE | \
  322. COH901318_CX_CFG_RM_MEMORY_TO_MEMORY | \
  323. COH901318_CX_CFG_LCR_DISABLE | \
  324. COH901318_CX_CFG_TC_IRQ_ENABLE | \
  325. COH901318_CX_CFG_BE_IRQ_ENABLE)
  326. #define flags_memcpy_lli_chained (COH901318_CX_CTRL_TC_ENABLE | \
  327. COH901318_CX_CTRL_BURST_COUNT_32_BYTES | \
  328. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS | \
  329. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE | \
  330. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS | \
  331. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE | \
  332. COH901318_CX_CTRL_MASTER_MODE_M1RW | \
  333. COH901318_CX_CTRL_TCP_DISABLE | \
  334. COH901318_CX_CTRL_TC_IRQ_DISABLE | \
  335. COH901318_CX_CTRL_HSP_DISABLE | \
  336. COH901318_CX_CTRL_HSS_DISABLE | \
  337. COH901318_CX_CTRL_DDMA_LEGACY | \
  338. COH901318_CX_CTRL_PRDD_SOURCE)
  339. #define flags_memcpy_lli (COH901318_CX_CTRL_TC_ENABLE | \
  340. COH901318_CX_CTRL_BURST_COUNT_32_BYTES | \
  341. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS | \
  342. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE | \
  343. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS | \
  344. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE | \
  345. COH901318_CX_CTRL_MASTER_MODE_M1RW | \
  346. COH901318_CX_CTRL_TCP_DISABLE | \
  347. COH901318_CX_CTRL_TC_IRQ_DISABLE | \
  348. COH901318_CX_CTRL_HSP_DISABLE | \
  349. COH901318_CX_CTRL_HSS_DISABLE | \
  350. COH901318_CX_CTRL_DDMA_LEGACY | \
  351. COH901318_CX_CTRL_PRDD_SOURCE)
  352. #define flags_memcpy_lli_last (COH901318_CX_CTRL_TC_ENABLE | \
  353. COH901318_CX_CTRL_BURST_COUNT_32_BYTES | \
  354. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS | \
  355. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE | \
  356. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS | \
  357. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE | \
  358. COH901318_CX_CTRL_MASTER_MODE_M1RW | \
  359. COH901318_CX_CTRL_TCP_DISABLE | \
  360. COH901318_CX_CTRL_TC_IRQ_ENABLE | \
  361. COH901318_CX_CTRL_HSP_DISABLE | \
  362. COH901318_CX_CTRL_HSS_DISABLE | \
  363. COH901318_CX_CTRL_DDMA_LEGACY | \
  364. COH901318_CX_CTRL_PRDD_SOURCE)
  365. const struct coh_dma_channel chan_config[U300_DMA_CHANNELS] = {
  366. {
  367. .number = U300_DMA_MSL_TX_0,
  368. .name = "MSL TX 0",
  369. .priority_high = 0,
  370. .dev_addr = U300_MSL_BASE + 0 * 0x40 + 0x20,
  371. },
  372. {
  373. .number = U300_DMA_MSL_TX_1,
  374. .name = "MSL TX 1",
  375. .priority_high = 0,
  376. .dev_addr = U300_MSL_BASE + 1 * 0x40 + 0x20,
  377. .param.config = COH901318_CX_CFG_CH_DISABLE |
  378. COH901318_CX_CFG_LCR_DISABLE |
  379. COH901318_CX_CFG_TC_IRQ_ENABLE |
  380. COH901318_CX_CFG_BE_IRQ_ENABLE,
  381. .param.ctrl_lli_chained = 0 |
  382. COH901318_CX_CTRL_TC_ENABLE |
  383. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  384. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  385. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  386. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  387. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  388. COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
  389. COH901318_CX_CTRL_TCP_DISABLE |
  390. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  391. COH901318_CX_CTRL_HSP_ENABLE |
  392. COH901318_CX_CTRL_HSS_DISABLE |
  393. COH901318_CX_CTRL_DDMA_LEGACY |
  394. COH901318_CX_CTRL_PRDD_SOURCE,
  395. .param.ctrl_lli = 0 |
  396. COH901318_CX_CTRL_TC_ENABLE |
  397. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  398. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  399. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  400. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  401. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  402. COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
  403. COH901318_CX_CTRL_TCP_ENABLE |
  404. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  405. COH901318_CX_CTRL_HSP_ENABLE |
  406. COH901318_CX_CTRL_HSS_DISABLE |
  407. COH901318_CX_CTRL_DDMA_LEGACY |
  408. COH901318_CX_CTRL_PRDD_SOURCE,
  409. .param.ctrl_lli_last = 0 |
  410. COH901318_CX_CTRL_TC_ENABLE |
  411. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  412. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  413. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  414. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  415. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  416. COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
  417. COH901318_CX_CTRL_TCP_ENABLE |
  418. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  419. COH901318_CX_CTRL_HSP_ENABLE |
  420. COH901318_CX_CTRL_HSS_DISABLE |
  421. COH901318_CX_CTRL_DDMA_LEGACY |
  422. COH901318_CX_CTRL_PRDD_SOURCE,
  423. },
  424. {
  425. .number = U300_DMA_MSL_TX_2,
  426. .name = "MSL TX 2",
  427. .priority_high = 0,
  428. .dev_addr = U300_MSL_BASE + 2 * 0x40 + 0x20,
  429. .param.config = COH901318_CX_CFG_CH_DISABLE |
  430. COH901318_CX_CFG_LCR_DISABLE |
  431. COH901318_CX_CFG_TC_IRQ_ENABLE |
  432. COH901318_CX_CFG_BE_IRQ_ENABLE,
  433. .param.ctrl_lli_chained = 0 |
  434. COH901318_CX_CTRL_TC_ENABLE |
  435. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  436. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  437. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  438. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  439. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  440. COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
  441. COH901318_CX_CTRL_TCP_DISABLE |
  442. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  443. COH901318_CX_CTRL_HSP_ENABLE |
  444. COH901318_CX_CTRL_HSS_DISABLE |
  445. COH901318_CX_CTRL_DDMA_LEGACY |
  446. COH901318_CX_CTRL_PRDD_SOURCE,
  447. .param.ctrl_lli = 0 |
  448. COH901318_CX_CTRL_TC_ENABLE |
  449. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  450. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  451. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  452. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  453. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  454. COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
  455. COH901318_CX_CTRL_TCP_ENABLE |
  456. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  457. COH901318_CX_CTRL_HSP_ENABLE |
  458. COH901318_CX_CTRL_HSS_DISABLE |
  459. COH901318_CX_CTRL_DDMA_LEGACY |
  460. COH901318_CX_CTRL_PRDD_SOURCE,
  461. .param.ctrl_lli_last = 0 |
  462. COH901318_CX_CTRL_TC_ENABLE |
  463. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  464. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  465. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  466. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  467. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  468. COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
  469. COH901318_CX_CTRL_TCP_ENABLE |
  470. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  471. COH901318_CX_CTRL_HSP_ENABLE |
  472. COH901318_CX_CTRL_HSS_DISABLE |
  473. COH901318_CX_CTRL_DDMA_LEGACY |
  474. COH901318_CX_CTRL_PRDD_SOURCE,
  475. .desc_nbr_max = 10,
  476. },
  477. {
  478. .number = U300_DMA_MSL_TX_3,
  479. .name = "MSL TX 3",
  480. .priority_high = 0,
  481. .dev_addr = U300_MSL_BASE + 3 * 0x40 + 0x20,
  482. .param.config = COH901318_CX_CFG_CH_DISABLE |
  483. COH901318_CX_CFG_LCR_DISABLE |
  484. COH901318_CX_CFG_TC_IRQ_ENABLE |
  485. COH901318_CX_CFG_BE_IRQ_ENABLE,
  486. .param.ctrl_lli_chained = 0 |
  487. COH901318_CX_CTRL_TC_ENABLE |
  488. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  489. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  490. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  491. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  492. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  493. COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
  494. COH901318_CX_CTRL_TCP_DISABLE |
  495. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  496. COH901318_CX_CTRL_HSP_ENABLE |
  497. COH901318_CX_CTRL_HSS_DISABLE |
  498. COH901318_CX_CTRL_DDMA_LEGACY |
  499. COH901318_CX_CTRL_PRDD_SOURCE,
  500. .param.ctrl_lli = 0 |
  501. COH901318_CX_CTRL_TC_ENABLE |
  502. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  503. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  504. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  505. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  506. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  507. COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
  508. COH901318_CX_CTRL_TCP_ENABLE |
  509. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  510. COH901318_CX_CTRL_HSP_ENABLE |
  511. COH901318_CX_CTRL_HSS_DISABLE |
  512. COH901318_CX_CTRL_DDMA_LEGACY |
  513. COH901318_CX_CTRL_PRDD_SOURCE,
  514. .param.ctrl_lli_last = 0 |
  515. COH901318_CX_CTRL_TC_ENABLE |
  516. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  517. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  518. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  519. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  520. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  521. COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
  522. COH901318_CX_CTRL_TCP_ENABLE |
  523. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  524. COH901318_CX_CTRL_HSP_ENABLE |
  525. COH901318_CX_CTRL_HSS_DISABLE |
  526. COH901318_CX_CTRL_DDMA_LEGACY |
  527. COH901318_CX_CTRL_PRDD_SOURCE,
  528. },
  529. {
  530. .number = U300_DMA_MSL_TX_4,
  531. .name = "MSL TX 4",
  532. .priority_high = 0,
  533. .dev_addr = U300_MSL_BASE + 4 * 0x40 + 0x20,
  534. .param.config = COH901318_CX_CFG_CH_DISABLE |
  535. COH901318_CX_CFG_LCR_DISABLE |
  536. COH901318_CX_CFG_TC_IRQ_ENABLE |
  537. COH901318_CX_CFG_BE_IRQ_ENABLE,
  538. .param.ctrl_lli_chained = 0 |
  539. COH901318_CX_CTRL_TC_ENABLE |
  540. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  541. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  542. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  543. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  544. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  545. COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
  546. COH901318_CX_CTRL_TCP_DISABLE |
  547. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  548. COH901318_CX_CTRL_HSP_ENABLE |
  549. COH901318_CX_CTRL_HSS_DISABLE |
  550. COH901318_CX_CTRL_DDMA_LEGACY |
  551. COH901318_CX_CTRL_PRDD_SOURCE,
  552. .param.ctrl_lli = 0 |
  553. COH901318_CX_CTRL_TC_ENABLE |
  554. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  555. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  556. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  557. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  558. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  559. COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
  560. COH901318_CX_CTRL_TCP_ENABLE |
  561. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  562. COH901318_CX_CTRL_HSP_ENABLE |
  563. COH901318_CX_CTRL_HSS_DISABLE |
  564. COH901318_CX_CTRL_DDMA_LEGACY |
  565. COH901318_CX_CTRL_PRDD_SOURCE,
  566. .param.ctrl_lli_last = 0 |
  567. COH901318_CX_CTRL_TC_ENABLE |
  568. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  569. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  570. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  571. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  572. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  573. COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
  574. COH901318_CX_CTRL_TCP_ENABLE |
  575. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  576. COH901318_CX_CTRL_HSP_ENABLE |
  577. COH901318_CX_CTRL_HSS_DISABLE |
  578. COH901318_CX_CTRL_DDMA_LEGACY |
  579. COH901318_CX_CTRL_PRDD_SOURCE,
  580. },
  581. {
  582. .number = U300_DMA_MSL_TX_5,
  583. .name = "MSL TX 5",
  584. .priority_high = 0,
  585. .dev_addr = U300_MSL_BASE + 5 * 0x40 + 0x20,
  586. },
  587. {
  588. .number = U300_DMA_MSL_TX_6,
  589. .name = "MSL TX 6",
  590. .priority_high = 0,
  591. .dev_addr = U300_MSL_BASE + 6 * 0x40 + 0x20,
  592. },
  593. {
  594. .number = U300_DMA_MSL_RX_0,
  595. .name = "MSL RX 0",
  596. .priority_high = 0,
  597. .dev_addr = U300_MSL_BASE + 0 * 0x40 + 0x220,
  598. },
  599. {
  600. .number = U300_DMA_MSL_RX_1,
  601. .name = "MSL RX 1",
  602. .priority_high = 0,
  603. .dev_addr = U300_MSL_BASE + 1 * 0x40 + 0x220,
  604. .param.config = COH901318_CX_CFG_CH_DISABLE |
  605. COH901318_CX_CFG_LCR_DISABLE |
  606. COH901318_CX_CFG_TC_IRQ_ENABLE |
  607. COH901318_CX_CFG_BE_IRQ_ENABLE,
  608. .param.ctrl_lli_chained = 0 |
  609. COH901318_CX_CTRL_TC_ENABLE |
  610. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  611. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  612. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  613. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  614. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  615. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  616. COH901318_CX_CTRL_TCP_DISABLE |
  617. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  618. COH901318_CX_CTRL_HSP_ENABLE |
  619. COH901318_CX_CTRL_HSS_DISABLE |
  620. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  621. COH901318_CX_CTRL_PRDD_DEST,
  622. .param.ctrl_lli = 0,
  623. .param.ctrl_lli_last = 0 |
  624. COH901318_CX_CTRL_TC_ENABLE |
  625. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  626. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  627. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  628. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  629. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  630. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  631. COH901318_CX_CTRL_TCP_DISABLE |
  632. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  633. COH901318_CX_CTRL_HSP_ENABLE |
  634. COH901318_CX_CTRL_HSS_DISABLE |
  635. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  636. COH901318_CX_CTRL_PRDD_DEST,
  637. },
  638. {
  639. .number = U300_DMA_MSL_RX_2,
  640. .name = "MSL RX 2",
  641. .priority_high = 0,
  642. .dev_addr = U300_MSL_BASE + 2 * 0x40 + 0x220,
  643. .param.config = COH901318_CX_CFG_CH_DISABLE |
  644. COH901318_CX_CFG_LCR_DISABLE |
  645. COH901318_CX_CFG_TC_IRQ_ENABLE |
  646. COH901318_CX_CFG_BE_IRQ_ENABLE,
  647. .param.ctrl_lli_chained = 0 |
  648. COH901318_CX_CTRL_TC_ENABLE |
  649. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  650. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  651. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  652. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  653. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  654. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  655. COH901318_CX_CTRL_TCP_DISABLE |
  656. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  657. COH901318_CX_CTRL_HSP_ENABLE |
  658. COH901318_CX_CTRL_HSS_DISABLE |
  659. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  660. COH901318_CX_CTRL_PRDD_DEST,
  661. .param.ctrl_lli = 0 |
  662. COH901318_CX_CTRL_TC_ENABLE |
  663. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  664. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  665. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  666. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  667. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  668. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  669. COH901318_CX_CTRL_TCP_DISABLE |
  670. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  671. COH901318_CX_CTRL_HSP_ENABLE |
  672. COH901318_CX_CTRL_HSS_DISABLE |
  673. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  674. COH901318_CX_CTRL_PRDD_DEST,
  675. .param.ctrl_lli_last = 0 |
  676. COH901318_CX_CTRL_TC_ENABLE |
  677. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  678. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  679. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  680. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  681. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  682. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  683. COH901318_CX_CTRL_TCP_DISABLE |
  684. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  685. COH901318_CX_CTRL_HSP_ENABLE |
  686. COH901318_CX_CTRL_HSS_DISABLE |
  687. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  688. COH901318_CX_CTRL_PRDD_DEST,
  689. },
  690. {
  691. .number = U300_DMA_MSL_RX_3,
  692. .name = "MSL RX 3",
  693. .priority_high = 0,
  694. .dev_addr = U300_MSL_BASE + 3 * 0x40 + 0x220,
  695. .param.config = COH901318_CX_CFG_CH_DISABLE |
  696. COH901318_CX_CFG_LCR_DISABLE |
  697. COH901318_CX_CFG_TC_IRQ_ENABLE |
  698. COH901318_CX_CFG_BE_IRQ_ENABLE,
  699. .param.ctrl_lli_chained = 0 |
  700. COH901318_CX_CTRL_TC_ENABLE |
  701. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  702. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  703. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  704. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  705. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  706. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  707. COH901318_CX_CTRL_TCP_DISABLE |
  708. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  709. COH901318_CX_CTRL_HSP_ENABLE |
  710. COH901318_CX_CTRL_HSS_DISABLE |
  711. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  712. COH901318_CX_CTRL_PRDD_DEST,
  713. .param.ctrl_lli = 0 |
  714. COH901318_CX_CTRL_TC_ENABLE |
  715. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  716. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  717. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  718. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  719. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  720. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  721. COH901318_CX_CTRL_TCP_DISABLE |
  722. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  723. COH901318_CX_CTRL_HSP_ENABLE |
  724. COH901318_CX_CTRL_HSS_DISABLE |
  725. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  726. COH901318_CX_CTRL_PRDD_DEST,
  727. .param.ctrl_lli_last = 0 |
  728. COH901318_CX_CTRL_TC_ENABLE |
  729. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  730. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  731. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  732. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  733. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  734. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  735. COH901318_CX_CTRL_TCP_DISABLE |
  736. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  737. COH901318_CX_CTRL_HSP_ENABLE |
  738. COH901318_CX_CTRL_HSS_DISABLE |
  739. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  740. COH901318_CX_CTRL_PRDD_DEST,
  741. },
  742. {
  743. .number = U300_DMA_MSL_RX_4,
  744. .name = "MSL RX 4",
  745. .priority_high = 0,
  746. .dev_addr = U300_MSL_BASE + 4 * 0x40 + 0x220,
  747. .param.config = COH901318_CX_CFG_CH_DISABLE |
  748. COH901318_CX_CFG_LCR_DISABLE |
  749. COH901318_CX_CFG_TC_IRQ_ENABLE |
  750. COH901318_CX_CFG_BE_IRQ_ENABLE,
  751. .param.ctrl_lli_chained = 0 |
  752. COH901318_CX_CTRL_TC_ENABLE |
  753. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  754. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  755. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  756. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  757. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  758. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  759. COH901318_CX_CTRL_TCP_DISABLE |
  760. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  761. COH901318_CX_CTRL_HSP_ENABLE |
  762. COH901318_CX_CTRL_HSS_DISABLE |
  763. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  764. COH901318_CX_CTRL_PRDD_DEST,
  765. .param.ctrl_lli = 0 |
  766. COH901318_CX_CTRL_TC_ENABLE |
  767. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  768. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  769. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  770. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  771. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  772. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  773. COH901318_CX_CTRL_TCP_DISABLE |
  774. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  775. COH901318_CX_CTRL_HSP_ENABLE |
  776. COH901318_CX_CTRL_HSS_DISABLE |
  777. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  778. COH901318_CX_CTRL_PRDD_DEST,
  779. .param.ctrl_lli_last = 0 |
  780. COH901318_CX_CTRL_TC_ENABLE |
  781. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  782. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  783. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  784. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  785. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  786. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  787. COH901318_CX_CTRL_TCP_DISABLE |
  788. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  789. COH901318_CX_CTRL_HSP_ENABLE |
  790. COH901318_CX_CTRL_HSS_DISABLE |
  791. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  792. COH901318_CX_CTRL_PRDD_DEST,
  793. },
  794. {
  795. .number = U300_DMA_MSL_RX_5,
  796. .name = "MSL RX 5",
  797. .priority_high = 0,
  798. .dev_addr = U300_MSL_BASE + 5 * 0x40 + 0x220,
  799. .param.config = COH901318_CX_CFG_CH_DISABLE |
  800. COH901318_CX_CFG_LCR_DISABLE |
  801. COH901318_CX_CFG_TC_IRQ_ENABLE |
  802. COH901318_CX_CFG_BE_IRQ_ENABLE,
  803. .param.ctrl_lli_chained = 0 |
  804. COH901318_CX_CTRL_TC_ENABLE |
  805. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  806. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  807. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  808. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  809. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  810. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  811. COH901318_CX_CTRL_TCP_DISABLE |
  812. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  813. COH901318_CX_CTRL_HSP_ENABLE |
  814. COH901318_CX_CTRL_HSS_DISABLE |
  815. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  816. COH901318_CX_CTRL_PRDD_DEST,
  817. .param.ctrl_lli = 0 |
  818. COH901318_CX_CTRL_TC_ENABLE |
  819. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  820. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  821. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  822. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  823. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  824. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  825. COH901318_CX_CTRL_TCP_DISABLE |
  826. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  827. COH901318_CX_CTRL_HSP_ENABLE |
  828. COH901318_CX_CTRL_HSS_DISABLE |
  829. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  830. COH901318_CX_CTRL_PRDD_DEST,
  831. .param.ctrl_lli_last = 0 |
  832. COH901318_CX_CTRL_TC_ENABLE |
  833. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  834. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  835. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  836. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  837. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  838. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  839. COH901318_CX_CTRL_TCP_DISABLE |
  840. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  841. COH901318_CX_CTRL_HSP_ENABLE |
  842. COH901318_CX_CTRL_HSS_DISABLE |
  843. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  844. COH901318_CX_CTRL_PRDD_DEST,
  845. },
  846. {
  847. .number = U300_DMA_MSL_RX_6,
  848. .name = "MSL RX 6",
  849. .priority_high = 0,
  850. .dev_addr = U300_MSL_BASE + 6 * 0x40 + 0x220,
  851. },
  852. /*
  853. * Don't set up device address, burst count or size of src
  854. * or dst bus for this peripheral - handled by PrimeCell
  855. * DMA extension.
  856. */
  857. {
  858. .number = U300_DMA_MMCSD_RX_TX,
  859. .name = "MMCSD RX TX",
  860. .priority_high = 0,
  861. .param.config = COH901318_CX_CFG_CH_DISABLE |
  862. COH901318_CX_CFG_LCR_DISABLE |
  863. COH901318_CX_CFG_TC_IRQ_ENABLE |
  864. COH901318_CX_CFG_BE_IRQ_ENABLE,
  865. .param.ctrl_lli_chained = 0 |
  866. COH901318_CX_CTRL_TC_ENABLE |
  867. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  868. COH901318_CX_CTRL_TCP_ENABLE |
  869. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  870. COH901318_CX_CTRL_HSP_ENABLE |
  871. COH901318_CX_CTRL_HSS_DISABLE |
  872. COH901318_CX_CTRL_DDMA_LEGACY,
  873. .param.ctrl_lli = 0 |
  874. COH901318_CX_CTRL_TC_ENABLE |
  875. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  876. COH901318_CX_CTRL_TCP_ENABLE |
  877. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  878. COH901318_CX_CTRL_HSP_ENABLE |
  879. COH901318_CX_CTRL_HSS_DISABLE |
  880. COH901318_CX_CTRL_DDMA_LEGACY,
  881. .param.ctrl_lli_last = 0 |
  882. COH901318_CX_CTRL_TC_ENABLE |
  883. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  884. COH901318_CX_CTRL_TCP_DISABLE |
  885. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  886. COH901318_CX_CTRL_HSP_ENABLE |
  887. COH901318_CX_CTRL_HSS_DISABLE |
  888. COH901318_CX_CTRL_DDMA_LEGACY,
  889. },
  890. {
  891. .number = U300_DMA_MSPRO_TX,
  892. .name = "MSPRO TX",
  893. .priority_high = 0,
  894. },
  895. {
  896. .number = U300_DMA_MSPRO_RX,
  897. .name = "MSPRO RX",
  898. .priority_high = 0,
  899. },
  900. /*
  901. * Don't set up device address, burst count or size of src
  902. * or dst bus for this peripheral - handled by PrimeCell
  903. * DMA extension.
  904. */
  905. {
  906. .number = U300_DMA_UART0_TX,
  907. .name = "UART0 TX",
  908. .priority_high = 0,
  909. .param.config = COH901318_CX_CFG_CH_DISABLE |
  910. COH901318_CX_CFG_LCR_DISABLE |
  911. COH901318_CX_CFG_TC_IRQ_ENABLE |
  912. COH901318_CX_CFG_BE_IRQ_ENABLE,
  913. .param.ctrl_lli_chained = 0 |
  914. COH901318_CX_CTRL_TC_ENABLE |
  915. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  916. COH901318_CX_CTRL_TCP_ENABLE |
  917. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  918. COH901318_CX_CTRL_HSP_ENABLE |
  919. COH901318_CX_CTRL_HSS_DISABLE |
  920. COH901318_CX_CTRL_DDMA_LEGACY,
  921. .param.ctrl_lli = 0 |
  922. COH901318_CX_CTRL_TC_ENABLE |
  923. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  924. COH901318_CX_CTRL_TCP_ENABLE |
  925. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  926. COH901318_CX_CTRL_HSP_ENABLE |
  927. COH901318_CX_CTRL_HSS_DISABLE |
  928. COH901318_CX_CTRL_DDMA_LEGACY,
  929. .param.ctrl_lli_last = 0 |
  930. COH901318_CX_CTRL_TC_ENABLE |
  931. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  932. COH901318_CX_CTRL_TCP_ENABLE |
  933. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  934. COH901318_CX_CTRL_HSP_ENABLE |
  935. COH901318_CX_CTRL_HSS_DISABLE |
  936. COH901318_CX_CTRL_DDMA_LEGACY,
  937. },
  938. {
  939. .number = U300_DMA_UART0_RX,
  940. .name = "UART0 RX",
  941. .priority_high = 0,
  942. .param.config = COH901318_CX_CFG_CH_DISABLE |
  943. COH901318_CX_CFG_LCR_DISABLE |
  944. COH901318_CX_CFG_TC_IRQ_ENABLE |
  945. COH901318_CX_CFG_BE_IRQ_ENABLE,
  946. .param.ctrl_lli_chained = 0 |
  947. COH901318_CX_CTRL_TC_ENABLE |
  948. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  949. COH901318_CX_CTRL_TCP_ENABLE |
  950. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  951. COH901318_CX_CTRL_HSP_ENABLE |
  952. COH901318_CX_CTRL_HSS_DISABLE |
  953. COH901318_CX_CTRL_DDMA_LEGACY,
  954. .param.ctrl_lli = 0 |
  955. COH901318_CX_CTRL_TC_ENABLE |
  956. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  957. COH901318_CX_CTRL_TCP_ENABLE |
  958. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  959. COH901318_CX_CTRL_HSP_ENABLE |
  960. COH901318_CX_CTRL_HSS_DISABLE |
  961. COH901318_CX_CTRL_DDMA_LEGACY,
  962. .param.ctrl_lli_last = 0 |
  963. COH901318_CX_CTRL_TC_ENABLE |
  964. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  965. COH901318_CX_CTRL_TCP_ENABLE |
  966. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  967. COH901318_CX_CTRL_HSP_ENABLE |
  968. COH901318_CX_CTRL_HSS_DISABLE |
  969. COH901318_CX_CTRL_DDMA_LEGACY,
  970. },
  971. {
  972. .number = U300_DMA_APEX_TX,
  973. .name = "APEX TX",
  974. .priority_high = 0,
  975. },
  976. {
  977. .number = U300_DMA_APEX_RX,
  978. .name = "APEX RX",
  979. .priority_high = 0,
  980. },
  981. {
  982. .number = U300_DMA_PCM_I2S0_TX,
  983. .name = "PCM I2S0 TX",
  984. .priority_high = 1,
  985. .dev_addr = U300_PCM_I2S0_BASE + 0x14,
  986. .param.config = COH901318_CX_CFG_CH_DISABLE |
  987. COH901318_CX_CFG_LCR_DISABLE |
  988. COH901318_CX_CFG_TC_IRQ_ENABLE |
  989. COH901318_CX_CFG_BE_IRQ_ENABLE,
  990. .param.ctrl_lli_chained = 0 |
  991. COH901318_CX_CTRL_TC_ENABLE |
  992. COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
  993. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  994. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  995. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  996. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  997. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  998. COH901318_CX_CTRL_TCP_DISABLE |
  999. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  1000. COH901318_CX_CTRL_HSP_ENABLE |
  1001. COH901318_CX_CTRL_HSS_DISABLE |
  1002. COH901318_CX_CTRL_DDMA_LEGACY |
  1003. COH901318_CX_CTRL_PRDD_SOURCE,
  1004. .param.ctrl_lli = 0 |
  1005. COH901318_CX_CTRL_TC_ENABLE |
  1006. COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
  1007. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  1008. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  1009. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  1010. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  1011. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1012. COH901318_CX_CTRL_TCP_ENABLE |
  1013. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  1014. COH901318_CX_CTRL_HSP_ENABLE |
  1015. COH901318_CX_CTRL_HSS_DISABLE |
  1016. COH901318_CX_CTRL_DDMA_LEGACY |
  1017. COH901318_CX_CTRL_PRDD_SOURCE,
  1018. .param.ctrl_lli_last = 0 |
  1019. COH901318_CX_CTRL_TC_ENABLE |
  1020. COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
  1021. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  1022. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  1023. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  1024. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  1025. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1026. COH901318_CX_CTRL_TCP_ENABLE |
  1027. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  1028. COH901318_CX_CTRL_HSP_ENABLE |
  1029. COH901318_CX_CTRL_HSS_DISABLE |
  1030. COH901318_CX_CTRL_DDMA_LEGACY |
  1031. COH901318_CX_CTRL_PRDD_SOURCE,
  1032. },
  1033. {
  1034. .number = U300_DMA_PCM_I2S0_RX,
  1035. .name = "PCM I2S0 RX",
  1036. .priority_high = 1,
  1037. .dev_addr = U300_PCM_I2S0_BASE + 0x10,
  1038. .param.config = COH901318_CX_CFG_CH_DISABLE |
  1039. COH901318_CX_CFG_LCR_DISABLE |
  1040. COH901318_CX_CFG_TC_IRQ_ENABLE |
  1041. COH901318_CX_CFG_BE_IRQ_ENABLE,
  1042. .param.ctrl_lli_chained = 0 |
  1043. COH901318_CX_CTRL_TC_ENABLE |
  1044. COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
  1045. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  1046. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  1047. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  1048. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  1049. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1050. COH901318_CX_CTRL_TCP_DISABLE |
  1051. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  1052. COH901318_CX_CTRL_HSP_ENABLE |
  1053. COH901318_CX_CTRL_HSS_DISABLE |
  1054. COH901318_CX_CTRL_DDMA_LEGACY |
  1055. COH901318_CX_CTRL_PRDD_DEST,
  1056. .param.ctrl_lli = 0 |
  1057. COH901318_CX_CTRL_TC_ENABLE |
  1058. COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
  1059. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  1060. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  1061. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  1062. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  1063. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1064. COH901318_CX_CTRL_TCP_ENABLE |
  1065. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  1066. COH901318_CX_CTRL_HSP_ENABLE |
  1067. COH901318_CX_CTRL_HSS_DISABLE |
  1068. COH901318_CX_CTRL_DDMA_LEGACY |
  1069. COH901318_CX_CTRL_PRDD_DEST,
  1070. .param.ctrl_lli_last = 0 |
  1071. COH901318_CX_CTRL_TC_ENABLE |
  1072. COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
  1073. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  1074. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  1075. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  1076. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  1077. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1078. COH901318_CX_CTRL_TCP_ENABLE |
  1079. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  1080. COH901318_CX_CTRL_HSP_ENABLE |
  1081. COH901318_CX_CTRL_HSS_DISABLE |
  1082. COH901318_CX_CTRL_DDMA_LEGACY |
  1083. COH901318_CX_CTRL_PRDD_DEST,
  1084. },
  1085. {
  1086. .number = U300_DMA_PCM_I2S1_TX,
  1087. .name = "PCM I2S1 TX",
  1088. .priority_high = 1,
  1089. .dev_addr = U300_PCM_I2S1_BASE + 0x14,
  1090. .param.config = COH901318_CX_CFG_CH_DISABLE |
  1091. COH901318_CX_CFG_LCR_DISABLE |
  1092. COH901318_CX_CFG_TC_IRQ_ENABLE |
  1093. COH901318_CX_CFG_BE_IRQ_ENABLE,
  1094. .param.ctrl_lli_chained = 0 |
  1095. COH901318_CX_CTRL_TC_ENABLE |
  1096. COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
  1097. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  1098. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  1099. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  1100. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  1101. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1102. COH901318_CX_CTRL_TCP_DISABLE |
  1103. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  1104. COH901318_CX_CTRL_HSP_ENABLE |
  1105. COH901318_CX_CTRL_HSS_DISABLE |
  1106. COH901318_CX_CTRL_DDMA_LEGACY |
  1107. COH901318_CX_CTRL_PRDD_SOURCE,
  1108. .param.ctrl_lli = 0 |
  1109. COH901318_CX_CTRL_TC_ENABLE |
  1110. COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
  1111. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  1112. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  1113. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  1114. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  1115. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1116. COH901318_CX_CTRL_TCP_ENABLE |
  1117. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  1118. COH901318_CX_CTRL_HSP_ENABLE |
  1119. COH901318_CX_CTRL_HSS_DISABLE |
  1120. COH901318_CX_CTRL_DDMA_LEGACY |
  1121. COH901318_CX_CTRL_PRDD_SOURCE,
  1122. .param.ctrl_lli_last = 0 |
  1123. COH901318_CX_CTRL_TC_ENABLE |
  1124. COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
  1125. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  1126. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  1127. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  1128. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  1129. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1130. COH901318_CX_CTRL_TCP_ENABLE |
  1131. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  1132. COH901318_CX_CTRL_HSP_ENABLE |
  1133. COH901318_CX_CTRL_HSS_DISABLE |
  1134. COH901318_CX_CTRL_DDMA_LEGACY |
  1135. COH901318_CX_CTRL_PRDD_SOURCE,
  1136. },
  1137. {
  1138. .number = U300_DMA_PCM_I2S1_RX,
  1139. .name = "PCM I2S1 RX",
  1140. .priority_high = 1,
  1141. .dev_addr = U300_PCM_I2S1_BASE + 0x10,
  1142. .param.config = COH901318_CX_CFG_CH_DISABLE |
  1143. COH901318_CX_CFG_LCR_DISABLE |
  1144. COH901318_CX_CFG_TC_IRQ_ENABLE |
  1145. COH901318_CX_CFG_BE_IRQ_ENABLE,
  1146. .param.ctrl_lli_chained = 0 |
  1147. COH901318_CX_CTRL_TC_ENABLE |
  1148. COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
  1149. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  1150. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  1151. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  1152. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  1153. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1154. COH901318_CX_CTRL_TCP_DISABLE |
  1155. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  1156. COH901318_CX_CTRL_HSP_ENABLE |
  1157. COH901318_CX_CTRL_HSS_DISABLE |
  1158. COH901318_CX_CTRL_DDMA_LEGACY |
  1159. COH901318_CX_CTRL_PRDD_DEST,
  1160. .param.ctrl_lli = 0 |
  1161. COH901318_CX_CTRL_TC_ENABLE |
  1162. COH901318_CX_CTRL_BURST_COUNT_16_BYTES |