| 123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331 | /* * Hardware modules present on the OMAP44xx chips * * Copyright (C) 2009-2012 Texas Instruments, Inc. * Copyright (C) 2009-2010 Nokia Corporation * * Paul Walmsley * Benoit Cousson * * This file is automatically generated from the OMAP hardware databases. * We respectfully ask that any modifications to this file be coordinated * with the public linux-omap@vger.kernel.org mailing list and the * authors above to ensure that the autogeneration scripts are kept * up-to-date with the file contents. * * This program is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License version 2 as * published by the Free Software Foundation. */#include <linux/io.h>#include <linux/platform_data/gpio-omap.h>#include <linux/power/smartreflex.h>#include <linux/platform_data/omap_ocp2scp.h>#include <linux/i2c-omap.h>#include <linux/omap-dma.h>#include <linux/platform_data/spi-omap2-mcspi.h>#include <linux/platform_data/asoc-ti-mcbsp.h>#include <linux/platform_data/iommu-omap.h>#include <plat/dmtimer.h>#include "omap_hwmod.h"#include "omap_hwmod_common_data.h"#include "cm1_44xx.h"#include "cm2_44xx.h"#include "prm44xx.h"#include "prm-regbits-44xx.h"#include "i2c.h"#include "mmc.h"#include "wd_timer.h"/* Base offset for all OMAP4 interrupts external to MPUSS */#define OMAP44XX_IRQ_GIC_START	32/* Base offset for all OMAP4 dma requests */#define OMAP44XX_DMA_REQ_START	1/* * IP blocks *//* * 'c2c_target_fw' class * instance(s): c2c_target_fw */static struct omap_hwmod_class omap44xx_c2c_target_fw_hwmod_class = {	.name	= "c2c_target_fw",};/* c2c_target_fw */static struct omap_hwmod omap44xx_c2c_target_fw_hwmod = {	.name		= "c2c_target_fw",	.class		= &omap44xx_c2c_target_fw_hwmod_class,	.clkdm_name	= "d2d_clkdm",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_D2D_SAD2D_FW_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_D2D_SAD2D_FW_CONTEXT_OFFSET,		},	},};/* * 'dmm' class * instance(s): dmm */static struct omap_hwmod_class omap44xx_dmm_hwmod_class = {	.name	= "dmm",};/* dmm */static struct omap_hwmod_irq_info omap44xx_dmm_irqs[] = {	{ .irq = 113 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod omap44xx_dmm_hwmod = {	.name		= "dmm",	.class		= &omap44xx_dmm_hwmod_class,	.clkdm_name	= "l3_emif_clkdm",	.mpu_irqs	= omap44xx_dmm_irqs,	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_MEMIF_DMM_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_MEMIF_DMM_CONTEXT_OFFSET,		},	},};/* * 'emif_fw' class * instance(s): emif_fw */static struct omap_hwmod_class omap44xx_emif_fw_hwmod_class = {	.name	= "emif_fw",};/* emif_fw */static struct omap_hwmod omap44xx_emif_fw_hwmod = {	.name		= "emif_fw",	.class		= &omap44xx_emif_fw_hwmod_class,	.clkdm_name	= "l3_emif_clkdm",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_MEMIF_EMIF_FW_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_MEMIF_EMIF_FW_CONTEXT_OFFSET,		},	},};/* * 'l3' class * instance(s): l3_instr, l3_main_1, l3_main_2, l3_main_3 */static struct omap_hwmod_class omap44xx_l3_hwmod_class = {	.name	= "l3",};/* l3_instr */static struct omap_hwmod omap44xx_l3_instr_hwmod = {	.name		= "l3_instr",	.class		= &omap44xx_l3_hwmod_class,	.clkdm_name	= "l3_instr_clkdm",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_L3INSTR_L3_INSTR_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_L3INSTR_L3_INSTR_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_HWCTRL,		},	},};/* l3_main_1 */static struct omap_hwmod_irq_info omap44xx_l3_main_1_irqs[] = {	{ .name = "dbg_err", .irq = 9 + OMAP44XX_IRQ_GIC_START },	{ .name = "app_err", .irq = 10 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod omap44xx_l3_main_1_hwmod = {	.name		= "l3_main_1",	.class		= &omap44xx_l3_hwmod_class,	.clkdm_name	= "l3_1_clkdm",	.mpu_irqs	= omap44xx_l3_main_1_irqs,	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_L3_1_L3_1_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_L3_1_L3_1_CONTEXT_OFFSET,		},	},};/* l3_main_2 */static struct omap_hwmod omap44xx_l3_main_2_hwmod = {	.name		= "l3_main_2",	.class		= &omap44xx_l3_hwmod_class,	.clkdm_name	= "l3_2_clkdm",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_L3_2_L3_2_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_L3_2_L3_2_CONTEXT_OFFSET,		},	},};/* l3_main_3 */static struct omap_hwmod omap44xx_l3_main_3_hwmod = {	.name		= "l3_main_3",	.class		= &omap44xx_l3_hwmod_class,	.clkdm_name	= "l3_instr_clkdm",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_L3INSTR_L3_3_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_L3INSTR_L3_3_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_HWCTRL,		},	},};/* * 'l4' class * instance(s): l4_abe, l4_cfg, l4_per, l4_wkup */static struct omap_hwmod_class omap44xx_l4_hwmod_class = {	.name	= "l4",};/* l4_abe */static struct omap_hwmod omap44xx_l4_abe_hwmod = {	.name		= "l4_abe",	.class		= &omap44xx_l4_hwmod_class,	.clkdm_name	= "abe_clkdm",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM1_ABE_L4ABE_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET,			.lostcontext_mask = OMAP4430_LOSTMEM_AESSMEM_MASK,			.flags	      = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,		},	},};/* l4_cfg */static struct omap_hwmod omap44xx_l4_cfg_hwmod = {	.name		= "l4_cfg",	.class		= &omap44xx_l4_hwmod_class,	.clkdm_name	= "l4_cfg_clkdm",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_L4CFG_L4_CFG_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_L4CFG_L4_CFG_CONTEXT_OFFSET,		},	},};/* l4_per */static struct omap_hwmod omap44xx_l4_per_hwmod = {	.name		= "l4_per",	.class		= &omap44xx_l4_hwmod_class,	.clkdm_name	= "l4_per_clkdm",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_L4PER_L4PER_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_L4PER_L4_PER_CONTEXT_OFFSET,		},	},};/* l4_wkup */static struct omap_hwmod omap44xx_l4_wkup_hwmod = {	.name		= "l4_wkup",	.class		= &omap44xx_l4_hwmod_class,	.clkdm_name	= "l4_wkup_clkdm",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_WKUP_L4WKUP_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_WKUP_L4WKUP_CONTEXT_OFFSET,		},	},};/* * 'mpu_bus' class * instance(s): mpu_private */static struct omap_hwmod_class omap44xx_mpu_bus_hwmod_class = {	.name	= "mpu_bus",};/* mpu_private */static struct omap_hwmod omap44xx_mpu_private_hwmod = {	.name		= "mpu_private",	.class		= &omap44xx_mpu_bus_hwmod_class,	.clkdm_name	= "mpuss_clkdm",	.prcm = {		.omap4 = {			.flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,		},	},};/* * 'ocp_wp_noc' class * instance(s): ocp_wp_noc */static struct omap_hwmod_class omap44xx_ocp_wp_noc_hwmod_class = {	.name	= "ocp_wp_noc",};/* ocp_wp_noc */static struct omap_hwmod omap44xx_ocp_wp_noc_hwmod = {	.name		= "ocp_wp_noc",	.class		= &omap44xx_ocp_wp_noc_hwmod_class,	.clkdm_name	= "l3_instr_clkdm",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_L3INSTR_OCP_WP1_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_L3INSTR_OCP_WP1_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_HWCTRL,		},	},};/* * Modules omap_hwmod structures * * The following IPs are excluded for the moment because: * - They do not need an explicit SW control using omap_hwmod API. * - They still need to be validated with the driver *   properly adapted to omap_hwmod / omap_device * * usim *//* * 'aess' class * audio engine sub system */static struct omap_hwmod_class_sysconfig omap44xx_aess_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0010,	.sysc_flags	= (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |			   MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART |			   MSTANDBY_SMART_WKUP),	.sysc_fields	= &omap_hwmod_sysc_type2,};static struct omap_hwmod_class omap44xx_aess_hwmod_class = {	.name	= "aess",	.sysc	= &omap44xx_aess_sysc,};/* aess */static struct omap_hwmod_irq_info omap44xx_aess_irqs[] = {	{ .irq = 99 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod_dma_info omap44xx_aess_sdma_reqs[] = {	{ .name = "fifo0", .dma_req = 100 + OMAP44XX_DMA_REQ_START },	{ .name = "fifo1", .dma_req = 101 + OMAP44XX_DMA_REQ_START },	{ .name = "fifo2", .dma_req = 102 + OMAP44XX_DMA_REQ_START },	{ .name = "fifo3", .dma_req = 103 + OMAP44XX_DMA_REQ_START },	{ .name = "fifo4", .dma_req = 104 + OMAP44XX_DMA_REQ_START },	{ .name = "fifo5", .dma_req = 105 + OMAP44XX_DMA_REQ_START },	{ .name = "fifo6", .dma_req = 106 + OMAP44XX_DMA_REQ_START },	{ .name = "fifo7", .dma_req = 107 + OMAP44XX_DMA_REQ_START },	{ .dma_req = -1 }};static struct omap_hwmod omap44xx_aess_hwmod = {	.name		= "aess",	.class		= &omap44xx_aess_hwmod_class,	.clkdm_name	= "abe_clkdm",	.mpu_irqs	= omap44xx_aess_irqs,	.sdma_reqs	= omap44xx_aess_sdma_reqs,	.main_clk	= "aess_fck",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM1_ABE_AESS_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET,			.lostcontext_mask = OMAP4430_LOSTCONTEXT_DFF_MASK,			.modulemode   = MODULEMODE_SWCTRL,		},	},};/* * 'c2c' class * chip 2 chip interface used to plug the ape soc (omap) with an external modem * soc */static struct omap_hwmod_class omap44xx_c2c_hwmod_class = {	.name	= "c2c",};/* c2c */static struct omap_hwmod_irq_info omap44xx_c2c_irqs[] = {	{ .irq = 88 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod_dma_info omap44xx_c2c_sdma_reqs[] = {	{ .dma_req = 68 + OMAP44XX_DMA_REQ_START },	{ .dma_req = -1 }};static struct omap_hwmod omap44xx_c2c_hwmod = {	.name		= "c2c",	.class		= &omap44xx_c2c_hwmod_class,	.clkdm_name	= "d2d_clkdm",	.mpu_irqs	= omap44xx_c2c_irqs,	.sdma_reqs	= omap44xx_c2c_sdma_reqs,	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_D2D_SAD2D_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_D2D_SAD2D_CONTEXT_OFFSET,		},	},};/* * 'counter' class * 32-bit ordinary counter, clocked by the falling edge of the 32 khz clock */static struct omap_hwmod_class_sysconfig omap44xx_counter_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0004,	.sysc_flags	= SYSC_HAS_SIDLEMODE,	.idlemodes	= (SIDLE_FORCE | SIDLE_NO),	.sysc_fields	= &omap_hwmod_sysc_type1,};static struct omap_hwmod_class omap44xx_counter_hwmod_class = {	.name	= "counter",	.sysc	= &omap44xx_counter_sysc,};/* counter_32k */static struct omap_hwmod omap44xx_counter_32k_hwmod = {	.name		= "counter_32k",	.class		= &omap44xx_counter_hwmod_class,	.clkdm_name	= "l4_wkup_clkdm",	.flags		= HWMOD_SWSUP_SIDLE,	.main_clk	= "sys_32k_ck",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_WKUP_SYNCTIMER_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_WKUP_SYNCTIMER_CONTEXT_OFFSET,		},	},};/* * 'ctrl_module' class * attila core control module + core pad control module + wkup pad control * module + attila wkup control module */static struct omap_hwmod_class_sysconfig omap44xx_ctrl_module_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0010,	.sysc_flags	= SYSC_HAS_SIDLEMODE,	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |			   SIDLE_SMART_WKUP),	.sysc_fields	= &omap_hwmod_sysc_type2,};static struct omap_hwmod_class omap44xx_ctrl_module_hwmod_class = {	.name	= "ctrl_module",	.sysc	= &omap44xx_ctrl_module_sysc,};/* ctrl_module_core */static struct omap_hwmod_irq_info omap44xx_ctrl_module_core_irqs[] = {	{ .irq = 8 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod omap44xx_ctrl_module_core_hwmod = {	.name		= "ctrl_module_core",	.class		= &omap44xx_ctrl_module_hwmod_class,	.clkdm_name	= "l4_cfg_clkdm",	.mpu_irqs	= omap44xx_ctrl_module_core_irqs,	.prcm = {		.omap4 = {			.flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,		},	},};/* ctrl_module_pad_core */static struct omap_hwmod omap44xx_ctrl_module_pad_core_hwmod = {	.name		= "ctrl_module_pad_core",	.class		= &omap44xx_ctrl_module_hwmod_class,	.clkdm_name	= "l4_cfg_clkdm",	.prcm = {		.omap4 = {			.flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,		},	},};/* ctrl_module_wkup */static struct omap_hwmod omap44xx_ctrl_module_wkup_hwmod = {	.name		= "ctrl_module_wkup",	.class		= &omap44xx_ctrl_module_hwmod_class,	.clkdm_name	= "l4_wkup_clkdm",	.prcm = {		.omap4 = {			.flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,		},	},};/* ctrl_module_pad_wkup */static struct omap_hwmod omap44xx_ctrl_module_pad_wkup_hwmod = {	.name		= "ctrl_module_pad_wkup",	.class		= &omap44xx_ctrl_module_hwmod_class,	.clkdm_name	= "l4_wkup_clkdm",	.prcm = {		.omap4 = {			.flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,		},	},};/* * 'debugss' class * debug and emulation sub system */static struct omap_hwmod_class omap44xx_debugss_hwmod_class = {	.name	= "debugss",};/* debugss */static struct omap_hwmod omap44xx_debugss_hwmod = {	.name		= "debugss",	.class		= &omap44xx_debugss_hwmod_class,	.clkdm_name	= "emu_sys_clkdm",	.main_clk	= "trace_clk_div_ck",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_EMU_DEBUGSS_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_EMU_DEBUGSS_CONTEXT_OFFSET,		},	},};/* * 'dma' class * dma controller for data exchange between memory to memory (i.e. internal or * external memory) and gp peripherals to memory or memory to gp peripherals */static struct omap_hwmod_class_sysconfig omap44xx_dma_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x002c,	.syss_offs	= 0x0028,	.sysc_flags	= (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |			   SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |			   SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |			   SYSS_HAS_RESET_STATUS),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |			   MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),	.sysc_fields	= &omap_hwmod_sysc_type1,};static struct omap_hwmod_class omap44xx_dma_hwmod_class = {	.name	= "dma",	.sysc	= &omap44xx_dma_sysc,};/* dma dev_attr */static struct omap_dma_dev_attr dma_dev_attr = {	.dev_caps	= RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |			  IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,	.lch_count	= 32,};/* dma_system */static struct omap_hwmod_irq_info omap44xx_dma_system_irqs[] = {	{ .name = "0", .irq = 12 + OMAP44XX_IRQ_GIC_START },	{ .name = "1", .irq = 13 + OMAP44XX_IRQ_GIC_START },	{ .name = "2", .irq = 14 + OMAP44XX_IRQ_GIC_START },	{ .name = "3", .irq = 15 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod omap44xx_dma_system_hwmod = {	.name		= "dma_system",	.class		= &omap44xx_dma_hwmod_class,	.clkdm_name	= "l3_dma_clkdm",	.mpu_irqs	= omap44xx_dma_system_irqs,	.main_clk	= "l3_div_ck",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_SDMA_SDMA_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_SDMA_SDMA_CONTEXT_OFFSET,		},	},	.dev_attr	= &dma_dev_attr,};/* * 'dmic' class * digital microphone controller */static struct omap_hwmod_class_sysconfig omap44xx_dmic_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0010,	.sysc_flags	= (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |			   SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |			   SIDLE_SMART_WKUP),	.sysc_fields	= &omap_hwmod_sysc_type2,};static struct omap_hwmod_class omap44xx_dmic_hwmod_class = {	.name	= "dmic",	.sysc	= &omap44xx_dmic_sysc,};/* dmic */static struct omap_hwmod_irq_info omap44xx_dmic_irqs[] = {	{ .irq = 114 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod_dma_info omap44xx_dmic_sdma_reqs[] = {	{ .dma_req = 66 + OMAP44XX_DMA_REQ_START },	{ .dma_req = -1 }};static struct omap_hwmod omap44xx_dmic_hwmod = {	.name		= "dmic",	.class		= &omap44xx_dmic_hwmod_class,	.clkdm_name	= "abe_clkdm",	.mpu_irqs	= omap44xx_dmic_irqs,	.sdma_reqs	= omap44xx_dmic_sdma_reqs,	.main_clk	= "dmic_fck",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM1_ABE_DMIC_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_ABE_DMIC_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_SWCTRL,		},	},};/* * 'dsp' class * dsp sub-system */static struct omap_hwmod_class omap44xx_dsp_hwmod_class = {	.name	= "dsp",};/* dsp */static struct omap_hwmod_irq_info omap44xx_dsp_irqs[] = {	{ .irq = 28 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod_rst_info omap44xx_dsp_resets[] = {	{ .name = "dsp", .rst_shift = 0 },};static struct omap_hwmod omap44xx_dsp_hwmod = {	.name		= "dsp",	.class		= &omap44xx_dsp_hwmod_class,	.clkdm_name	= "tesla_clkdm",	.mpu_irqs	= omap44xx_dsp_irqs,	.rst_lines	= omap44xx_dsp_resets,	.rst_lines_cnt	= ARRAY_SIZE(omap44xx_dsp_resets),	.main_clk	= "dpll_iva_m4x2_ck",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET,			.rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,			.context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_HWCTRL,		},	},};/* * 'dss' class * display sub-system */static struct omap_hwmod_class_sysconfig omap44xx_dss_sysc = {	.rev_offs	= 0x0000,	.syss_offs	= 0x0014,	.sysc_flags	= SYSS_HAS_RESET_STATUS,};static struct omap_hwmod_class omap44xx_dss_hwmod_class = {	.name	= "dss",	.sysc	= &omap44xx_dss_sysc,	.reset	= omap_dss_reset,};/* dss */static struct omap_hwmod_opt_clk dss_opt_clks[] = {	{ .role = "sys_clk", .clk = "dss_sys_clk" },	{ .role = "tv_clk", .clk = "dss_tv_clk" },	{ .role = "hdmi_clk", .clk = "dss_48mhz_clk" },};static struct omap_hwmod omap44xx_dss_hwmod = {	.name		= "dss_core",	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET,	.class		= &omap44xx_dss_hwmod_class,	.clkdm_name	= "l3_dss_clkdm",	.main_clk	= "dss_dss_clk",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,		},	},	.opt_clks	= dss_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(dss_opt_clks),};/* * 'dispc' class * display controller */static struct omap_hwmod_class_sysconfig omap44xx_dispc_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0010,	.syss_offs	= 0x0014,	.sysc_flags	= (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |			   SYSC_HAS_ENAWAKEUP | SYSC_HAS_MIDLEMODE |			   SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |			   SYSS_HAS_RESET_STATUS),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |			   MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),	.sysc_fields	= &omap_hwmod_sysc_type1,};static struct omap_hwmod_class omap44xx_dispc_hwmod_class = {	.name	= "dispc",	.sysc	= &omap44xx_dispc_sysc,};/* dss_dispc */static struct omap_hwmod_irq_info omap44xx_dss_dispc_irqs[] = {	{ .irq = 25 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod_dma_info omap44xx_dss_dispc_sdma_reqs[] = {	{ .dma_req = 5 + OMAP44XX_DMA_REQ_START },	{ .dma_req = -1 }};static struct omap_dss_dispc_dev_attr omap44xx_dss_dispc_dev_attr = {	.manager_count		= 3,	.has_framedonetv_irq	= 1};static struct omap_hwmod omap44xx_dss_dispc_hwmod = {	.name		= "dss_dispc",	.class		= &omap44xx_dispc_hwmod_class,	.clkdm_name	= "l3_dss_clkdm",	.mpu_irqs	= omap44xx_dss_dispc_irqs,	.sdma_reqs	= omap44xx_dss_dispc_sdma_reqs,	.main_clk	= "dss_dss_clk",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,		},	},	.dev_attr	= &omap44xx_dss_dispc_dev_attr};/* * 'dsi' class * display serial interface controller */static struct omap_hwmod_class_sysconfig omap44xx_dsi_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0010,	.syss_offs	= 0x0014,	.sysc_flags	= (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |			   SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |			   SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),	.sysc_fields	= &omap_hwmod_sysc_type1,};static struct omap_hwmod_class omap44xx_dsi_hwmod_class = {	.name	= "dsi",	.sysc	= &omap44xx_dsi_sysc,};/* dss_dsi1 */static struct omap_hwmod_irq_info omap44xx_dss_dsi1_irqs[] = {	{ .irq = 53 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod_dma_info omap44xx_dss_dsi1_sdma_reqs[] = {	{ .dma_req = 74 + OMAP44XX_DMA_REQ_START },	{ .dma_req = -1 }};static struct omap_hwmod_opt_clk dss_dsi1_opt_clks[] = {	{ .role = "sys_clk", .clk = "dss_sys_clk" },};static struct omap_hwmod omap44xx_dss_dsi1_hwmod = {	.name		= "dss_dsi1",	.class		= &omap44xx_dsi_hwmod_class,	.clkdm_name	= "l3_dss_clkdm",	.mpu_irqs	= omap44xx_dss_dsi1_irqs,	.sdma_reqs	= omap44xx_dss_dsi1_sdma_reqs,	.main_clk	= "dss_dss_clk",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,		},	},	.opt_clks	= dss_dsi1_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(dss_dsi1_opt_clks),};/* dss_dsi2 */static struct omap_hwmod_irq_info omap44xx_dss_dsi2_irqs[] = {	{ .irq = 84 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod_dma_info omap44xx_dss_dsi2_sdma_reqs[] = {	{ .dma_req = 83 + OMAP44XX_DMA_REQ_START },	{ .dma_req = -1 }};static struct omap_hwmod_opt_clk dss_dsi2_opt_clks[] = {	{ .role = "sys_clk", .clk = "dss_sys_clk" },};static struct omap_hwmod omap44xx_dss_dsi2_hwmod = {	.name		= "dss_dsi2",	.class		= &omap44xx_dsi_hwmod_class,	.clkdm_name	= "l3_dss_clkdm",	.mpu_irqs	= omap44xx_dss_dsi2_irqs,	.sdma_reqs	= omap44xx_dss_dsi2_sdma_reqs,	.main_clk	= "dss_dss_clk",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,		},	},	.opt_clks	= dss_dsi2_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(dss_dsi2_opt_clks),};/* * 'hdmi' class * hdmi controller */static struct omap_hwmod_class_sysconfig omap44xx_hdmi_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0010,	.sysc_flags	= (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |			   SYSC_HAS_SOFTRESET),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |			   SIDLE_SMART_WKUP),	.sysc_fields	= &omap_hwmod_sysc_type2,};static struct omap_hwmod_class omap44xx_hdmi_hwmod_class = {	.name	= "hdmi",	.sysc	= &omap44xx_hdmi_sysc,};/* dss_hdmi */static struct omap_hwmod_irq_info omap44xx_dss_hdmi_irqs[] = {	{ .irq = 101 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod_dma_info omap44xx_dss_hdmi_sdma_reqs[] = {	{ .dma_req = 75 + OMAP44XX_DMA_REQ_START },	{ .dma_req = -1 }};static struct omap_hwmod_opt_clk dss_hdmi_opt_clks[] = {	{ .role = "sys_clk", .clk = "dss_sys_clk" },};static struct omap_hwmod omap44xx_dss_hdmi_hwmod = {	.name		= "dss_hdmi",	.class		= &omap44xx_hdmi_hwmod_class,	.clkdm_name	= "l3_dss_clkdm",	/*	 * HDMI audio requires to use no-idle mode. Hence,	 * set idle mode by software.	 */	.flags		= HWMOD_SWSUP_SIDLE,	.mpu_irqs	= omap44xx_dss_hdmi_irqs,	.sdma_reqs	= omap44xx_dss_hdmi_sdma_reqs,	.main_clk	= "dss_48mhz_clk",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,		},	},	.opt_clks	= dss_hdmi_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(dss_hdmi_opt_clks),};/* * 'rfbi' class * remote frame buffer interface */static struct omap_hwmod_class_sysconfig omap44xx_rfbi_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0010,	.syss_offs	= 0x0014,	.sysc_flags	= (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |			   SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),	.sysc_fields	= &omap_hwmod_sysc_type1,};static struct omap_hwmod_class omap44xx_rfbi_hwmod_class = {	.name	= "rfbi",	.sysc	= &omap44xx_rfbi_sysc,};/* dss_rfbi */static struct omap_hwmod_dma_info omap44xx_dss_rfbi_sdma_reqs[] = {	{ .dma_req = 13 + OMAP44XX_DMA_REQ_START },	{ .dma_req = -1 }};static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = {	{ .role = "ick", .clk = "dss_fck" },};static struct omap_hwmod omap44xx_dss_rfbi_hwmod = {	.name		= "dss_rfbi",	.class		= &omap44xx_rfbi_hwmod_class,	.clkdm_name	= "l3_dss_clkdm",	.sdma_reqs	= omap44xx_dss_rfbi_sdma_reqs,	.main_clk	= "dss_dss_clk",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,		},	},	.opt_clks	= dss_rfbi_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(dss_rfbi_opt_clks),};/* * 'venc' class * video encoder */static struct omap_hwmod_class omap44xx_venc_hwmod_class = {	.name	= "venc",};/* dss_venc */static struct omap_hwmod omap44xx_dss_venc_hwmod = {	.name		= "dss_venc",	.class		= &omap44xx_venc_hwmod_class,	.clkdm_name	= "l3_dss_clkdm",	.main_clk	= "dss_tv_clk",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,		},	},};/* * 'elm' class * bch error location module */static struct omap_hwmod_class_sysconfig omap44xx_elm_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0010,	.syss_offs	= 0x0014,	.sysc_flags	= (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |			   SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |			   SYSS_HAS_RESET_STATUS),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),	.sysc_fields	= &omap_hwmod_sysc_type1,};static struct omap_hwmod_class omap44xx_elm_hwmod_class = {	.name	= "elm",	.sysc	= &omap44xx_elm_sysc,};/* elm */static struct omap_hwmod_irq_info omap44xx_elm_irqs[] = {	{ .irq = 4 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod omap44xx_elm_hwmod = {	.name		= "elm",	.class		= &omap44xx_elm_hwmod_class,	.clkdm_name	= "l4_per_clkdm",	.mpu_irqs	= omap44xx_elm_irqs,	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_L4PER_ELM_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_L4PER_ELM_CONTEXT_OFFSET,		},	},};/* * 'emif' class * external memory interface no1 */static struct omap_hwmod_class_sysconfig omap44xx_emif_sysc = {	.rev_offs	= 0x0000,};static struct omap_hwmod_class omap44xx_emif_hwmod_class = {	.name	= "emif",	.sysc	= &omap44xx_emif_sysc,};/* emif1 */static struct omap_hwmod_irq_info omap44xx_emif1_irqs[] = {	{ .irq = 110 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod omap44xx_emif1_hwmod = {	.name		= "emif1",	.class		= &omap44xx_emif_hwmod_class,	.clkdm_name	= "l3_emif_clkdm",	.flags		= HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,	.mpu_irqs	= omap44xx_emif1_irqs,	.main_clk	= "ddrphy_ck",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_MEMIF_EMIF_1_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_MEMIF_EMIF_1_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_HWCTRL,		},	},};/* emif2 */static struct omap_hwmod_irq_info omap44xx_emif2_irqs[] = {	{ .irq = 111 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod omap44xx_emif2_hwmod = {	.name		= "emif2",	.class		= &omap44xx_emif_hwmod_class,	.clkdm_name	= "l3_emif_clkdm",	.flags		= HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,	.mpu_irqs	= omap44xx_emif2_irqs,	.main_clk	= "ddrphy_ck",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_MEMIF_EMIF_2_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_MEMIF_EMIF_2_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_HWCTRL,		},	},};/* * 'fdif' class * face detection hw accelerator module */static struct omap_hwmod_class_sysconfig omap44xx_fdif_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0010,	/*	 * FDIF needs 100 OCP clk cycles delay after a softreset before	 * accessing sysconfig again.	 * The lowest frequency at the moment for L3 bus is 100 MHz, so	 * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).	 *	 * TODO: Indicate errata when available.	 */	.srst_udelay	= 2,	.sysc_flags	= (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |			   SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |			   MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),	.sysc_fields	= &omap_hwmod_sysc_type2,};static struct omap_hwmod_class omap44xx_fdif_hwmod_class = {	.name	= "fdif",	.sysc	= &omap44xx_fdif_sysc,};/* fdif */static struct omap_hwmod_irq_info omap44xx_fdif_irqs[] = {	{ .irq = 69 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod omap44xx_fdif_hwmod = {	.name		= "fdif",	.class		= &omap44xx_fdif_hwmod_class,	.clkdm_name	= "iss_clkdm",	.mpu_irqs	= omap44xx_fdif_irqs,	.main_clk	= "fdif_fck",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_CAM_FDIF_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_CAM_FDIF_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_SWCTRL,		},	},};/* * 'gpio' class * general purpose io module */static struct omap_hwmod_class_sysconfig omap44xx_gpio_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0010,	.syss_offs	= 0x0114,	.sysc_flags	= (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |			   SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |			   SYSS_HAS_RESET_STATUS),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |			   SIDLE_SMART_WKUP),	.sysc_fields	= &omap_hwmod_sysc_type1,};static struct omap_hwmod_class omap44xx_gpio_hwmod_class = {	.name	= "gpio",	.sysc	= &omap44xx_gpio_sysc,	.rev	= 2,};/* gpio dev_attr */static struct omap_gpio_dev_attr gpio_dev_attr = {	.bank_width	= 32,	.dbck_flag	= true,};/* gpio1 */static struct omap_hwmod_irq_info omap44xx_gpio1_irqs[] = {	{ .irq = 29 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {	{ .role = "dbclk", .clk = "gpio1_dbclk" },};static struct omap_hwmod omap44xx_gpio1_hwmod = {	.name		= "gpio1",	.class		= &omap44xx_gpio_hwmod_class,	.clkdm_name	= "l4_wkup_clkdm",	.mpu_irqs	= omap44xx_gpio1_irqs,	.main_clk	= "gpio1_ick",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_WKUP_GPIO1_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_WKUP_GPIO1_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_HWCTRL,		},	},	.opt_clks	= gpio1_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(gpio1_opt_clks),	.dev_attr	= &gpio_dev_attr,};/* gpio2 */static struct omap_hwmod_irq_info omap44xx_gpio2_irqs[] = {	{ .irq = 30 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {	{ .role = "dbclk", .clk = "gpio2_dbclk" },};static struct omap_hwmod omap44xx_gpio2_hwmod = {	.name		= "gpio2",	.class		= &omap44xx_gpio_hwmod_class,	.clkdm_name	= "l4_per_clkdm",	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET,	.mpu_irqs	= omap44xx_gpio2_irqs,	.main_clk	= "gpio2_ick",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_L4PER_GPIO2_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_L4PER_GPIO2_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_HWCTRL,		},	},	.opt_clks	= gpio2_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(gpio2_opt_clks),	.dev_attr	= &gpio_dev_attr,};/* gpio3 */static struct omap_hwmod_irq_info omap44xx_gpio3_irqs[] = {	{ .irq = 31 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {	{ .role = "dbclk", .clk = "gpio3_dbclk" },};static struct omap_hwmod omap44xx_gpio3_hwmod = {	.name		= "gpio3",	.class		= &omap44xx_gpio_hwmod_class,	.clkdm_name	= "l4_per_clkdm",	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET,	.mpu_irqs	= omap44xx_gpio3_irqs,	.main_clk	= "gpio3_ick",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_L4PER_GPIO3_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_L4PER_GPIO3_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_HWCTRL,		},	},	.opt_clks	= gpio3_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(gpio3_opt_clks),	.dev_attr	= &gpio_dev_attr,};/* gpio4 */static struct omap_hwmod_irq_info omap44xx_gpio4_irqs[] = {	{ .irq = 32 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {	{ .role = "dbclk", .clk = "gpio4_dbclk" },};static struct omap_hwmod omap44xx_gpio4_hwmod = {	.name		= "gpio4",	.class		= &omap44xx_gpio_hwmod_class,	.clkdm_name	= "l4_per_clkdm",	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET,	.mpu_irqs	= omap44xx_gpio4_irqs,	.main_clk	= "gpio4_ick",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_L4PER_GPIO4_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_L4PER_GPIO4_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_HWCTRL,		},	},	.opt_clks	= gpio4_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(gpio4_opt_clks),	.dev_attr	= &gpio_dev_attr,};/* gpio5 */static struct omap_hwmod_irq_info omap44xx_gpio5_irqs[] = {	{ .irq = 33 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {	{ .role = "dbclk", .clk = "gpio5_dbclk" },};static struct omap_hwmod omap44xx_gpio5_hwmod = {	.name		= "gpio5",	.class		= &omap44xx_gpio_hwmod_class,	.clkdm_name	= "l4_per_clkdm",	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET,	.mpu_irqs	= omap44xx_gpio5_irqs,	.main_clk	= "gpio5_ick",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_L4PER_GPIO5_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_L4PER_GPIO5_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_HWCTRL,		},	},	.opt_clks	= gpio5_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(gpio5_opt_clks),	.dev_attr	= &gpio_dev_attr,};/* gpio6 */static struct omap_hwmod_irq_info omap44xx_gpio6_irqs[] = {	{ .irq = 34 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {	{ .role = "dbclk", .clk = "gpio6_dbclk" },};static struct omap_hwmod omap44xx_gpio6_hwmod = {	.name		= "gpio6",	.class		= &omap44xx_gpio_hwmod_class,	.clkdm_name	= "l4_per_clkdm",	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET,	.mpu_irqs	= omap44xx_gpio6_irqs,	.main_clk	= "gpio6_ick",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_L4PER_GPIO6_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_L4PER_GPIO6_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_HWCTRL,		},	},	.opt_clks	= gpio6_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(gpio6_opt_clks),	.dev_attr	= &gpio_dev_attr,};/* * 'gpmc' class * general purpose memory controller */static struct omap_hwmod_class_sysconfig omap44xx_gpmc_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0010,	.syss_offs	= 0x0014,	.sysc_flags	= (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |			   SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),	.sysc_fields	= &omap_hwmod_sysc_type1,};static struct omap_hwmod_class omap44xx_gpmc_hwmod_class = {	.name	= "gpmc",	.sysc	= &omap44xx_gpmc_sysc,};/* gpmc */static struct omap_hwmod_irq_info omap44xx_gpmc_irqs[] = {	{ .irq = 20 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod_dma_info omap44xx_gpmc_sdma_reqs[] = {	{ .dma_req = 3 + OMAP44XX_DMA_REQ_START },	{ .dma_req = -1 }};static struct omap_hwmod omap44xx_gpmc_hwmod = {	.name		= "gpmc",	.class		= &omap44xx_gpmc_hwmod_class,	.clkdm_name	= "l3_2_clkdm",	/*	 * XXX HWMOD_INIT_NO_RESET should not be needed for this IP	 * block.  It is not being added due to any known bugs with	 * resetting the GPMC IP block, but rather because any timings	 * set by the bootloader are not being correctly programmed by	 * the kernel from the board file or DT data.	 * HWMOD_INIT_NO_RESET should be removed ASAP.	 */	.flags		= HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,	.mpu_irqs	= omap44xx_gpmc_irqs,	.sdma_reqs	= omap44xx_gpmc_sdma_reqs,	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_L3_2_GPMC_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_L3_2_GPMC_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_HWCTRL,		},	},};/* * 'gpu' class * 2d/3d graphics accelerator */static struct omap_hwmod_class_sysconfig omap44xx_gpu_sysc = {	.rev_offs	= 0x1fc00,	.sysc_offs	= 0x1fc10,	.sysc_flags	= (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |			   SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |			   MSTANDBY_SMART | MSTANDBY_SMART_WKUP),	.sysc_fields	= &omap_hwmod_sysc_type2,};static struct omap_hwmod_class omap44xx_gpu_hwmod_class = {	.name	= "gpu",	.sysc	= &omap44xx_gpu_sysc,};/* gpu */static struct omap_hwmod_irq_info omap44xx_gpu_irqs[] = {	{ .irq = 21 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod omap44xx_gpu_hwmod = {	.name		= "gpu",	.class		= &omap44xx_gpu_hwmod_class,	.clkdm_name	= "l3_gfx_clkdm",	.mpu_irqs	= omap44xx_gpu_irqs,	.main_clk	= "gpu_fck",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_GFX_GFX_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_GFX_GFX_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_SWCTRL,		},	},};/* * 'hdq1w' class * hdq / 1-wire serial interface controller */static struct omap_hwmod_class_sysconfig omap44xx_hdq1w_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0014,	.syss_offs	= 0x0018,	.sysc_flags	= (SYSC_HAS_AUTOIDLE | SYSC_HAS_SOFTRESET |			   SYSS_HAS_RESET_STATUS),	.sysc_fields	= &omap_hwmod_sysc_type1,};static struct omap_hwmod_class omap44xx_hdq1w_hwmod_class = {	.name	= "hdq1w",	.sysc	= &omap44xx_hdq1w_sysc,};/* hdq1w */static struct omap_hwmod_irq_info omap44xx_hdq1w_irqs[] = {	{ .irq = 58 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod omap44xx_hdq1w_hwmod = {	.name		= "hdq1w",	.class		= &omap44xx_hdq1w_hwmod_class,	.clkdm_name	= "l4_per_clkdm",	.flags		= HWMOD_INIT_NO_RESET, /* XXX temporary */	.mpu_irqs	= omap44xx_hdq1w_irqs,	.main_clk	= "hdq1w_fck",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_L4PER_HDQ1W_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_L4PER_HDQ1W_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_SWCTRL,		},	},};/* * 'hsi' class * mipi high-speed synchronous serial interface (multichannel and full-duplex * serial if) */static struct omap_hwmod_class_sysconfig omap44xx_hsi_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0010,	.syss_offs	= 0x0014,	.sysc_flags	= (SYSC_HAS_AUTOIDLE | SYSC_HAS_EMUFREE |			   SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |			   SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |			   SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |			   MSTANDBY_SMART | MSTANDBY_SMART_WKUP),	.sysc_fields	= &omap_hwmod_sysc_type1,};static struct omap_hwmod_class omap44xx_hsi_hwmod_class = {	.name	= "hsi",	.sysc	= &omap44xx_hsi_sysc,};/* hsi */static struct omap_hwmod_irq_info omap44xx_hsi_irqs[] = {	{ .name = "mpu_p1", .irq = 67 + OMAP44XX_IRQ_GIC_START },	{ .name = "mpu_p2", .irq = 68 + OMAP44XX_IRQ_GIC_START },	{ .name = "mpu_dma", .irq = 71 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod omap44xx_hsi_hwmod = {	.name		= "hsi",	.class		= &omap44xx_hsi_hwmod_class,	.clkdm_name	= "l3_init_clkdm",	.mpu_irqs	= omap44xx_hsi_irqs,	.main_clk	= "hsi_fck",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_L3INIT_HSI_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_L3INIT_HSI_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_HWCTRL,		},	},};/* * 'i2c' class * multimaster high-speed i2c controller */static struct omap_hwmod_class_sysconfig omap44xx_i2c_sysc = {	.sysc_offs	= 0x0010,	.syss_offs	= 0x0090,	.sysc_flags	= (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |			   SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |			   SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |			   SIDLE_SMART_WKUP),	.clockact	= CLOCKACT_TEST_ICLK,	.sysc_fields	= &omap_hwmod_sysc_type1,};static struct omap_hwmod_class omap44xx_i2c_hwmod_class = {	.name	= "i2c",	.sysc	= &omap44xx_i2c_sysc,	.rev	= OMAP_I2C_IP_VERSION_2,	.reset	= &omap_i2c_reset,};static struct omap_i2c_dev_attr i2c_dev_attr = {	.flags	= OMAP_I2C_FLAG_BUS_SHIFT_NONE,};/* i2c1 */static struct omap_hwmod_irq_info omap44xx_i2c1_irqs[] = {	{ .irq = 56 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod_dma_info omap44xx_i2c1_sdma_reqs[] = {	{ .name = "tx", .dma_req = 26 + OMAP44XX_DMA_REQ_START },	{ .name = "rx", .dma_req = 27 + OMAP44XX_DMA_REQ_START },	{ .dma_req = -1 }};static struct omap_hwmod omap44xx_i2c1_hwmod = {	.name		= "i2c1",	.class		= &omap44xx_i2c_hwmod_class,	.clkdm_name	= "l4_per_clkdm",	.flags		= HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,	.mpu_irqs	= omap44xx_i2c1_irqs,	.sdma_reqs	= omap44xx_i2c1_sdma_reqs,	.main_clk	= "i2c1_fck",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_L4PER_I2C1_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_L4PER_I2C1_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_SWCTRL,		},	},	.dev_attr	= &i2c_dev_attr,};/* i2c2 */static struct omap_hwmod_irq_info omap44xx_i2c2_irqs[] = {	{ .irq = 57 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod_dma_info omap44xx_i2c2_sdma_reqs[] = {	{ .name = "tx", .dma_req = 28 + OMAP44XX_DMA_REQ_START },	{ .name = "rx", .dma_req = 29 + OMAP44XX_DMA_REQ_START },	{ .dma_req = -1 }};static struct omap_hwmod omap44xx_i2c2_hwmod = {	.name		= "i2c2",	.class		= &omap44xx_i2c_hwmod_class,	.clkdm_name	= "l4_per_clkdm",	.flags		= HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,	.mpu_irqs	= omap44xx_i2c2_irqs,	.sdma_reqs	= omap44xx_i2c2_sdma_reqs,	.main_clk	= "i2c2_fck",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_L4PER_I2C2_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_L4PER_I2C2_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_SWCTRL,		},	},	.dev_attr	= &i2c_dev_attr,};/* i2c3 */static struct omap_hwmod_irq_info omap44xx_i2c3_irqs[] = {	{ .irq = 61 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod_dma_info omap44xx_i2c3_sdma_reqs[] = {	{ .name = "tx", .dma_req = 24 + OMAP44XX_DMA_REQ_START },	{ .name = "rx", .dma_req = 25 + OMAP44XX_DMA_REQ_START },	{ .dma_req = -1 }};static struct omap_hwmod omap44xx_i2c3_hwmod = {	.name		= "i2c3",	.class		= &omap44xx_i2c_hwmod_class,	.clkdm_name	= "l4_per_clkdm",	.flags		= HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,	.mpu_irqs	= omap44xx_i2c3_irqs,	.sdma_reqs	= omap44xx_i2c3_sdma_reqs,	.main_clk	= "i2c3_fck",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_L4PER_I2C3_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_L4PER_I2C3_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_SWCTRL,		},	},	.dev_attr	= &i2c_dev_attr,};/* i2c4 */static struct omap_hwmod_irq_info omap44xx_i2c4_irqs[] = {	{ .irq = 62 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod_dma_info omap44xx_i2c4_sdma_reqs[] = {	{ .name = "tx", .dma_req = 123 + OMAP44XX_DMA_REQ_START },	{ .name = "rx", .dma_req = 124 + OMAP44XX_DMA_REQ_START },	{ .dma_req = -1 }};static struct omap_hwmod omap44xx_i2c4_hwmod = {	.name		= "i2c4",	.class		= &omap44xx_i2c_hwmod_class,	.clkdm_name	= "l4_per_clkdm",	.flags		= HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,	.mpu_irqs	= omap44xx_i2c4_irqs,	.sdma_reqs	= omap44xx_i2c4_sdma_reqs,	.main_clk	= "i2c4_fck",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_L4PER_I2C4_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_L4PER_I2C4_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_SWCTRL,		},	},	.dev_attr	= &i2c_dev_attr,};/* * 'ipu' class * imaging processor unit */static struct omap_hwmod_class omap44xx_ipu_hwmod_class = {	.name	= "ipu",};/* ipu */static struct omap_hwmod_irq_info omap44xx_ipu_irqs[] = {	{ .irq = 100 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod_rst_info omap44xx_ipu_resets[] = {	{ .name = "cpu0", .rst_shift = 0 },	{ .name = "cpu1", .rst_shift = 1 },};static struct omap_hwmod omap44xx_ipu_hwmod = {	.name		= "ipu",	.class		= &omap44xx_ipu_hwmod_class,	.clkdm_name	= "ducati_clkdm",	.mpu_irqs	= omap44xx_ipu_irqs,	.rst_lines	= omap44xx_ipu_resets,	.rst_lines_cnt	= ARRAY_SIZE(omap44xx_ipu_resets),	.main_clk	= "ducati_clk_mux_ck",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET,			.rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,			.context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_HWCTRL,		},	},};/* * 'iss' class * external images sensor pixel data processor */static struct omap_hwmod_class_sysconfig omap44xx_iss_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0010,	/*	 * ISS needs 100 OCP clk cycles delay after a softreset before	 * accessing sysconfig again.	 * The lowest frequency at the moment for L3 bus is 100 MHz, so	 * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).	 *	 * TODO: Indicate errata when available.	 */	.srst_udelay	= 2,	.sysc_flags	= (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |			   SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |			   SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |			   MSTANDBY_SMART | MSTANDBY_SMART_WKUP),	.sysc_fields	= &omap_hwmod_sysc_type2,};static struct omap_hwmod_class omap44xx_iss_hwmod_class = {	.name	= "iss",	.sysc	= &omap44xx_iss_sysc,};/* iss */static struct omap_hwmod_irq_info omap44xx_iss_irqs[] = {	{ .irq = 24 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod_dma_info omap44xx_iss_sdma_reqs[] = {	{ .name = "1", .dma_req = 8 + OMAP44XX_DMA_REQ_START },	{ .name = "2", .dma_req = 9 + OMAP44XX_DMA_REQ_START },	{ .name = "3", .dma_req = 11 + OMAP44XX_DMA_REQ_START },	{ .name = "4", .dma_req = 12 + OMAP44XX_DMA_REQ_START },	{ .dma_req = -1 }};static struct omap_hwmod_opt_clk iss_opt_clks[] = {	{ .role = "ctrlclk", .clk = "iss_ctrlclk" },};static struct omap_hwmod omap44xx_iss_hwmod = {	.name		= "iss",	.class		= &omap44xx_iss_hwmod_class,	.clkdm_name	= "iss_clkdm",	.mpu_irqs	= omap44xx_iss_irqs,	.sdma_reqs	= omap44xx_iss_sdma_reqs,	.main_clk	= "iss_fck",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_CAM_ISS_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_CAM_ISS_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_SWCTRL,		},	},	.opt_clks	= iss_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(iss_opt_clks),};/* * 'iva' class * multi-standard video encoder/decoder hardware accelerator */static struct omap_hwmod_class omap44xx_iva_hwmod_class = {	.name	= "iva",};/* iva */static struct omap_hwmod_irq_info omap44xx_iva_irqs[] = {	{ .name = "sync_1", .irq = 103 + OMAP44XX_IRQ_GIC_START },	{ .name = "sync_0", .irq = 104 + OMAP44XX_IRQ_GIC_START },	{ .name = "mailbox_0", .irq = 107 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod_rst_info omap44xx_iva_resets[] = {	{ .name = "seq0", .rst_shift = 0 },	{ .name = "seq1", .rst_shift = 1 },	{ .name = "logic", .rst_shift = 2 },};static struct omap_hwmod omap44xx_iva_hwmod = {	.name		= "iva",	.class		= &omap44xx_iva_hwmod_class,	.clkdm_name	= "ivahd_clkdm",	.mpu_irqs	= omap44xx_iva_irqs,	.rst_lines	= omap44xx_iva_resets,	.rst_lines_cnt	= ARRAY_SIZE(omap44xx_iva_resets),	.main_clk	= "iva_fck",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_IVAHD_IVAHD_CLKCTRL_OFFSET,			.rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,			.context_offs = OMAP4_RM_IVAHD_IVAHD_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_HWCTRL,		},	},};/* * 'kbd' class * keyboard controller */static struct omap_hwmod_class_sysconfig omap44xx_kbd_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0010,	.syss_offs	= 0x0014,	.sysc_flags	= (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |			   SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |			   SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |			   SYSS_HAS_RESET_STATUS),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),	.sysc_fields	= &omap_hwmod_sysc_type1,};static struct omap_hwmod_class omap44xx_kbd_hwmod_class = {	.name	= "kbd",	.sysc	= &omap44xx_kbd_sysc,};/* kbd */static struct omap_hwmod_irq_info omap44xx_kbd_irqs[] = {	{ .irq = 120 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod omap44xx_kbd_hwmod = {	.name		= "kbd",	.class		= &omap44xx_kbd_hwmod_class,	.clkdm_name	= "l4_wkup_clkdm",	.mpu_irqs	= omap44xx_kbd_irqs,	.main_clk	= "kbd_fck",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_WKUP_KEYBOARD_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_WKUP_KEYBOARD_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_SWCTRL,		},	},};/* * 'mailbox' class * mailbox module allowing communication between the on-chip processors using a * queued mailbox-interrupt mechanism. */static struct omap_hwmod_class_sysconfig omap44xx_mailbox_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0010,	.sysc_flags	= (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |			   SYSC_HAS_SOFTRESET),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),	.sysc_fields	= &omap_hwmod_sysc_type2,};static struct omap_hwmod_class omap44xx_mailbox_hwmod_class = {	.name	= "mailbox",	.sysc	= &omap44xx_mailbox_sysc,};/* mailbox */static struct omap_hwmod_irq_info omap44xx_mailbox_irqs[] = {	{ .irq = 26 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod omap44xx_mailbox_hwmod = {	.name		= "mailbox",	.class		= &omap44xx_mailbox_hwmod_class,	.clkdm_name	= "l4_cfg_clkdm",	.mpu_irqs	= omap44xx_mailbox_irqs,	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_L4CFG_MAILBOX_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_L4CFG_MAILBOX_CONTEXT_OFFSET,		},	},};/* * 'mcasp' class * multi-channel audio serial port controller *//* The IP is not compliant to type1 / type2 scheme */static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_mcasp = {	.sidle_shift	= 0,};static struct omap_hwmod_class_sysconfig omap44xx_mcasp_sysc = {	.sysc_offs	= 0x0004,	.sysc_flags	= SYSC_HAS_SIDLEMODE,	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |			   SIDLE_SMART_WKUP),	.sysc_fields	= &omap_hwmod_sysc_type_mcasp,};static struct omap_hwmod_class omap44xx_mcasp_hwmod_class = {	.name	= "mcasp",	.sysc	= &omap44xx_mcasp_sysc,};/* mcasp */static struct omap_hwmod_irq_info omap44xx_mcasp_irqs[] = {	{ .name = "arevt", .irq = 108 + OMAP44XX_IRQ_GIC_START },	{ .name = "axevt", .irq = 109 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod_dma_info omap44xx_mcasp_sdma_reqs[] = {	{ .name = "axevt", .dma_req = 7 + OMAP44XX_DMA_REQ_START },	{ .name = "arevt", .dma_req = 10 + OMAP44XX_DMA_REQ_START },	{ .dma_req = -1 }};static struct omap_hwmod omap44xx_mcasp_hwmod = {	.name		= "mcasp",	.class		= &omap44xx_mcasp_hwmod_class,	.clkdm_name	= "abe_clkdm",	.mpu_irqs	= omap44xx_mcasp_irqs,	.sdma_reqs	= omap44xx_mcasp_sdma_reqs,	.main_clk	= "mcasp_fck",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM1_ABE_MCASP_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_ABE_MCASP_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_SWCTRL,		},	},};/* * 'mcbsp' class * multi channel buffered serial port controller */static struct omap_hwmod_class_sysconfig omap44xx_mcbsp_sysc = {	.sysc_offs	= 0x008c,	.sysc_flags	= (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |			   SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),	.sysc_fields	= &omap_hwmod_sysc_type1,};static struct omap_hwmod_class omap44xx_mcbsp_hwmod_class = {	.name	= "mcbsp",	.sysc	= &omap44xx_mcbsp_sysc,	.rev	= MCBSP_CONFIG_TYPE4,};/* mcbsp1 */static struct omap_hwmod_irq_info omap44xx_mcbsp1_irqs[] = {	{ .name = "common", .irq = 17 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod_dma_info omap44xx_mcbsp1_sdma_reqs[] = {	{ .name = "tx", .dma_req = 32 + OMAP44XX_DMA_REQ_START },	{ .name = "rx", .dma_req = 33 + OMAP44XX_DMA_REQ_START },	{ .dma_req = -1 }};static struct omap_hwmod_opt_clk mcbsp1_opt_clks[] = {	{ .role = "pad_fck", .clk = "pad_clks_ck" },	{ .role = "prcm_fck", .clk = "mcbsp1_sync_mux_ck" },};static struct omap_hwmod omap44xx_mcbsp1_hwmod = {	.name		= "mcbsp1",	.class		= &omap44xx_mcbsp_hwmod_class,	.clkdm_name	= "abe_clkdm",	.mpu_irqs	= omap44xx_mcbsp1_irqs,	.sdma_reqs	= omap44xx_mcbsp1_sdma_reqs,	.main_clk	= "mcbsp1_fck",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM1_ABE_MCBSP1_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_ABE_MCBSP1_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_SWCTRL,		},	},	.opt_clks	= mcbsp1_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(mcbsp1_opt_clks),};/* mcbsp2 */static struct omap_hwmod_irq_info omap44xx_mcbsp2_irqs[] = {	{ .name = "common", .irq = 22 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod_dma_info omap44xx_mcbsp2_sdma_reqs[] = {	{ .name = "tx", .dma_req = 16 + OMAP44XX_DMA_REQ_START },	{ .name = "rx", .dma_req = 17 + OMAP44XX_DMA_REQ_START },	{ .dma_req = -1 }};static struct omap_hwmod_opt_clk mcbsp2_opt_clks[] = {	{ .role = "pad_fck", .clk = "pad_clks_ck" },	{ .role = "prcm_fck", .clk = "mcbsp2_sync_mux_ck" },};static struct omap_hwmod omap44xx_mcbsp2_hwmod = {	.name		= "mcbsp2",	.class		= &omap44xx_mcbsp_hwmod_class,	.clkdm_name	= "abe_clkdm",	.mpu_irqs	= omap44xx_mcbsp2_irqs,	.sdma_reqs	= omap44xx_mcbsp2_sdma_reqs,	.main_clk	= "mcbsp2_fck",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM1_ABE_MCBSP2_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_ABE_MCBSP2_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_SWCTRL,		},	},	.opt_clks	= mcbsp2_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(mcbsp2_opt_clks),};/* mcbsp3 */static struct omap_hwmod_irq_info omap44xx_mcbsp3_irqs[] = {	{ .name = "common", .irq = 23 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod_dma_info omap44xx_mcbsp3_sdma_reqs[] = {	{ .name = "tx", .dma_req = 18 + OMAP44XX_DMA_REQ_START },	{ .name = "rx", .dma_req = 19 + OMAP44XX_DMA_REQ_START },	{ .dma_req = -1 }};static struct omap_hwmod_opt_clk mcbsp3_opt_clks[] = {	{ .role = "pad_fck", .clk = "pad_clks_ck" },	{ .role = "prcm_fck", .clk = "mcbsp3_sync_mux_ck" },};static struct omap_hwmod omap44xx_mcbsp3_hwmod = {	.name		= "mcbsp3",	.class		= &omap44xx_mcbsp_hwmod_class,	.clkdm_name	= "abe_clkdm",	.mpu_irqs	= omap44xx_mcbsp3_irqs,	.sdma_reqs	= omap44xx_mcbsp3_sdma_reqs,	.main_clk	= "mcbsp3_fck",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM1_ABE_MCBSP3_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_ABE_MCBSP3_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_SWCTRL,		},	},	.opt_clks	= mcbsp3_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(mcbsp3_opt_clks),};/* mcbsp4 */static struct omap_hwmod_irq_info omap44xx_mcbsp4_irqs[] = {	{ .name = "common", .irq = 16 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod_dma_info omap44xx_mcbsp4_sdma_reqs[] = {	{ .name = "tx", .dma_req = 30 + OMAP44XX_DMA_REQ_START },	{ .name = "rx", .dma_req = 31 + OMAP44XX_DMA_REQ_START },	{ .dma_req = -1 }};static struct omap_hwmod_opt_clk mcbsp4_opt_clks[] = {	{ .role = "pad_fck", .clk = "pad_clks_ck" },	{ .role = "prcm_fck", .clk = "mcbsp4_sync_mux_ck" },};static struct omap_hwmod omap44xx_mcbsp4_hwmod = {	.name		= "mcbsp4",	.class		= &omap44xx_mcbsp_hwmod_class,	.clkdm_name	= "l4_per_clkdm",	.mpu_irqs	= omap44xx_mcbsp4_irqs,	.sdma_reqs	= omap44xx_mcbsp4_sdma_reqs,	.main_clk	= "mcbsp4_fck",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_L4PER_MCBSP4_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_L4PER_MCBSP4_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_SWCTRL,		},	},	.opt_clks	= mcbsp4_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(mcbsp4_opt_clks),};/* * 'mcpdm' class * multi channel pdm controller (proprietary interface with phoenix power * ic) */static struct omap_hwmod_class_sysconfig omap44xx_mcpdm_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0010,	.sysc_flags	= (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |			   SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |			   SIDLE_SMART_WKUP),	.sysc_fields	= &omap_hwmod_sysc_type2,};static struct omap_hwmod_class omap44xx_mcpdm_hwmod_class = {	.name	= "mcpdm",	.sysc	= &omap44xx_mcpdm_sysc,};/* mcpdm */static struct omap_hwmod_irq_info omap44xx_mcpdm_irqs[] = {	{ .irq = 112 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod_dma_info omap44xx_mcpdm_sdma_reqs[] = {	{ .name = "up_link", .dma_req = 64 + OMAP44XX_DMA_REQ_START },	{ .name = "dn_link", .dma_req = 65 + OMAP44XX_DMA_REQ_START },	{ .dma_req = -1 }};static struct omap_hwmod omap44xx_mcpdm_hwmod = {	.name		= "mcpdm",	.class		= &omap44xx_mcpdm_hwmod_class,	.clkdm_name	= "abe_clkdm",	/*	 * It's suspected that the McPDM requires an off-chip main	 * functional clock, controlled via I2C.  This IP block is	 * currently reset very early during boot, before I2C is	 * available, so it doesn't seem that we have any choice in	 * the kernel other than to avoid resetting it.	 *	 * Also, McPDM needs to be configured to NO_IDLE mode when it	 * is in used otherwise vital clocks will be gated which	 * results 'slow motion' audio playback.	 */	.flags		= HWMOD_EXT_OPT_MAIN_CLK | HWMOD_SWSUP_SIDLE,	.mpu_irqs	= omap44xx_mcpdm_irqs,	.sdma_reqs	= omap44xx_mcpdm_sdma_reqs,	.main_clk	= "mcpdm_fck",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM1_ABE_PDM_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_ABE_PDM_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_SWCTRL,		},	},};/* * 'mcspi' class * multichannel serial port interface (mcspi) / master/slave synchronous serial * bus */static struct omap_hwmod_class_sysconfig omap44xx_mcspi_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0010,	.sysc_flags	= (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |			   SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |			   SIDLE_SMART_WKUP),	.sysc_fields	= &omap_hwmod_sysc_type2,};static struct omap_hwmod_class omap44xx_mcspi_hwmod_class = {	.name	= "mcspi",	.sysc	= &omap44xx_mcspi_sysc,	.rev	= OMAP4_MCSPI_REV,};/* mcspi1 */static struct omap_hwmod_irq_info omap44xx_mcspi1_irqs[] = {	{ .irq = 65 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod_dma_info omap44xx_mcspi1_sdma_reqs[] = {	{ .name = "tx0", .dma_req = 34 + OMAP44XX_DMA_REQ_START },	{ .name = "rx0", .dma_req = 35 + OMAP44XX_DMA_REQ_START },	{ .name = "tx1", .dma_req = 36 + OMAP44XX_DMA_REQ_START },	{ .name = "rx1", .dma_req = 37 + OMAP44XX_DMA_REQ_START },	{ .name = "tx2", .dma_req = 38 + OMAP44XX_DMA_REQ_START },	{ .name = "rx2", .dma_req = 39 + OMAP44XX_DMA_REQ_START },	{ .name = "tx3", .dma_req = 40 + OMAP44XX_DMA_REQ_START },	{ .name = "rx3", .dma_req = 41 + OMAP44XX_DMA_REQ_START },	{ .dma_req = -1 }};/* mcspi1 dev_attr */static struct omap2_mcspi_dev_attr mcspi1_dev_attr = {	.num_chipselect	= 4,};static struct omap_hwmod omap44xx_mcspi1_hwmod = {	.name		= "mcspi1",	.class		= &omap44xx_mcspi_hwmod_class,	.clkdm_name	= "l4_per_clkdm",	.mpu_irqs	= omap44xx_mcspi1_irqs,	.sdma_reqs	= omap44xx_mcspi1_sdma_reqs,	.main_clk	= "mcspi1_fck",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_L4PER_MCSPI1_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_L4PER_MCSPI1_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_SWCTRL,		},	},	.dev_attr	= &mcspi1_dev_attr,};/* mcspi2 */static struct omap_hwmod_irq_info omap44xx_mcspi2_irqs[] = {	{ .irq = 66 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod_dma_info omap44xx_mcspi2_sdma_reqs[] = {	{ .name = "tx0", .dma_req = 42 + OMAP44XX_DMA_REQ_START },	{ .name = "rx0", .dma_req = 43 + OMAP44XX_DMA_REQ_START },	{ .name = "tx1", .dma_req = 44 + OMAP44XX_DMA_REQ_START },	{ .name = "rx1", .dma_req = 45 + OMAP44XX_DMA_REQ_START },	{ .dma_req = -1 }};/* mcspi2 dev_attr */static struct omap2_mcspi_dev_attr mcspi2_dev_attr = {	.num_chipselect	= 2,};static struct omap_hwmod omap44xx_mcspi2_hwmod = {	.name		= "mcspi2",	.class		= &omap44xx_mcspi_hwmod_class,	.clkdm_name	= "l4_per_clkdm",	.mpu_irqs	= omap44xx_mcspi2_irqs,	.sdma_reqs	= omap44xx_mcspi2_sdma_reqs,	.main_clk	= "mcspi2_fck",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_L4PER_MCSPI2_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_L4PER_MCSPI2_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_SWCTRL,		},	},	.dev_attr	= &mcspi2_dev_attr,};/* mcspi3 */static struct omap_hwmod_irq_info omap44xx_mcspi3_irqs[] = {	{ .irq = 91 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod_dma_info omap44xx_mcspi3_sdma_reqs[] = {	{ .name = "tx0", .dma_req = 14 + OMAP44XX_DMA_REQ_START },	{ .name = "rx0", .dma_req = 15 + OMAP44XX_DMA_REQ_START },	{ .name = "tx1", .dma_req = 22 + OMAP44XX_DMA_REQ_START },	{ .name = "rx1", .dma_req = 23 + OMAP44XX_DMA_REQ_START },	{ .dma_req = -1 }};/* mcspi3 dev_attr */static struct omap2_mcspi_dev_attr mcspi3_dev_attr = {	.num_chipselect	= 2,};static struct omap_hwmod omap44xx_mcspi3_hwmod = {	.name		= "mcspi3",	.class		= &omap44xx_mcspi_hwmod_class,	.clkdm_name	= "l4_per_clkdm",	.mpu_irqs	= omap44xx_mcspi3_irqs,	.sdma_reqs	= omap44xx_mcspi3_sdma_reqs,	.main_clk	= "mcspi3_fck",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_L4PER_MCSPI3_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_L4PER_MCSPI3_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_SWCTRL,		},	},	.dev_attr	= &mcspi3_dev_attr,};/* mcspi4 */static struct omap_hwmod_irq_info omap44xx_mcspi4_irqs[] = {	{ .irq = 48 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod_dma_info omap44xx_mcspi4_sdma_reqs[] = {	{ .name = "tx0", .dma_req = 69 + OMAP44XX_DMA_REQ_START },	{ .name = "rx0", .dma_req = 70 + OMAP44XX_DMA_REQ_START },	{ .dma_req = -1 }};/* mcspi4 dev_attr */static struct omap2_mcspi_dev_attr mcspi4_dev_attr = {	.num_chipselect	= 1,};static struct omap_hwmod omap44xx_mcspi4_hwmod = {	.name		= "mcspi4",	.class		= &omap44xx_mcspi_hwmod_class,	.clkdm_name	= "l4_per_clkdm",	.mpu_irqs	= omap44xx_mcspi4_irqs,	.sdma_reqs	= omap44xx_mcspi4_sdma_reqs,	.main_clk	= "mcspi4_fck",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_L4PER_MCSPI4_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_L4PER_MCSPI4_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_SWCTRL,		},	},	.dev_attr	= &mcspi4_dev_attr,};/* * 'mmc' class * multimedia card high-speed/sd/sdio (mmc/sd/sdio) host controller */static struct omap_hwmod_class_sysconfig omap44xx_mmc_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0010,	.sysc_flags	= (SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |			   SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |			   SYSC_HAS_SOFTRESET),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |			   SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |			   MSTANDBY_SMART | MSTANDBY_SMART_WKUP),	.sysc_fields	= &omap_hwmod_sysc_type2,};static struct omap_hwmod_class omap44xx_mmc_hwmod_class = {	.name	= "mmc",	.sysc	= &omap44xx_mmc_sysc,};/* mmc1 */static struct omap_hwmod_irq_info omap44xx_mmc1_irqs[] = {	{ .irq = 83 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod_dma_info omap44xx_mmc1_sdma_reqs[] = {	{ .name = "tx", .dma_req = 60 + OMAP44XX_DMA_REQ_START },	{ .name = "rx", .dma_req = 61 + OMAP44XX_DMA_REQ_START },	{ .dma_req = -1 }};/* mmc1 dev_attr */static struct omap_mmc_dev_attr mmc1_dev_attr = {	.flags	= OMAP_HSMMC_SUPPORTS_DUAL_VOLT,};static struct omap_hwmod omap44xx_mmc1_hwmod = {	.name		= "mmc1",	.class		= &omap44xx_mmc_hwmod_class,	.clkdm_name	= "l3_init_clkdm",	.mpu_irqs	= omap44xx_mmc1_irqs,	.sdma_reqs	= omap44xx_mmc1_sdma_reqs,	.main_clk	= "mmc1_fck",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_L3INIT_MMC1_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_L3INIT_MMC1_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_SWCTRL,		},	},	.dev_attr	= &mmc1_dev_attr,};/* mmc2 */static struct omap_hwmod_irq_info omap44xx_mmc2_irqs[] = {	{ .irq = 86 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod_dma_info omap44xx_mmc2_sdma_reqs[] = {	{ .name = "tx", .dma_req = 46 + OMAP44XX_DMA_REQ_START },	{ .name = "rx", .dma_req = 47 + OMAP44XX_DMA_REQ_START },	{ .dma_req = -1 }};static struct omap_hwmod omap44xx_mmc2_hwmod = {	.name		= "mmc2",	.class		= &omap44xx_mmc_hwmod_class,	.clkdm_name	= "l3_init_clkdm",	.mpu_irqs	= omap44xx_mmc2_irqs,	.sdma_reqs	= omap44xx_mmc2_sdma_reqs,	.main_clk	= "mmc2_fck",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_L3INIT_MMC2_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_L3INIT_MMC2_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_SWCTRL,		},	},};/* mmc3 */static struct omap_hwmod_irq_info omap44xx_mmc3_irqs[] = {	{ .irq = 94 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod_dma_info omap44xx_mmc3_sdma_reqs[] = {	{ .name = "tx", .dma_req = 76 + OMAP44XX_DMA_REQ_START },	{ .name = "rx", .dma_req = 77 + OMAP44XX_DMA_REQ_START },	{ .dma_req = -1 }};static struct omap_hwmod omap44xx_mmc3_hwmod = {	.name		= "mmc3",	.class		= &omap44xx_mmc_hwmod_class,	.clkdm_name	= "l4_per_clkdm",	.mpu_irqs	= omap44xx_mmc3_irqs,	.sdma_reqs	= omap44xx_mmc3_sdma_reqs,	.main_clk	= "mmc3_fck",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_L4PER_MMCSD3_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_L4PER_MMCSD3_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_SWCTRL,		},	},};/* mmc4 */static struct omap_hwmod_irq_info omap44xx_mmc4_irqs[] = {	{ .irq = 96 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod_dma_info omap44xx_mmc4_sdma_reqs[] = {	{ .name = "tx", .dma_req = 56 + OMAP44XX_DMA_REQ_START },	{ .name = "rx", .dma_req = 57 + OMAP44XX_DMA_REQ_START },	{ .dma_req = -1 }};static struct omap_hwmod omap44xx_mmc4_hwmod = {	.name		= "mmc4",	.class		= &omap44xx_mmc_hwmod_class,	.clkdm_name	= "l4_per_clkdm",	.mpu_irqs	= omap44xx_mmc4_irqs,	.sdma_reqs	= omap44xx_mmc4_sdma_reqs,	.main_clk	= "mmc4_fck",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_L4PER_MMCSD4_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_L4PER_MMCSD4_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_SWCTRL,		},	},};/* mmc5 */static struct omap_hwmod_irq_info omap44xx_mmc5_irqs[] = {	{ .irq = 59 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod_dma_info omap44xx_mmc5_sdma_reqs[] = {	{ .name = "tx", .dma_req = 58 + OMAP44XX_DMA_REQ_START },	{ .name = "rx", .dma_req = 59 + OMAP44XX_DMA_REQ_START },	{ .dma_req = -1 }};static struct omap_hwmod omap44xx_mmc5_hwmod = {	.name		= "mmc5",	.class		= &omap44xx_mmc_hwmod_class,	.clkdm_name	= "l4_per_clkdm",	.mpu_irqs	= omap44xx_mmc5_irqs,	.sdma_reqs	= omap44xx_mmc5_sdma_reqs,	.main_clk	= "mmc5_fck",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_L4PER_MMCSD5_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_L4PER_MMCSD5_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_SWCTRL,		},	},};/* * 'mmu' class * The memory management unit performs virtual to physical address translation * for its requestors. */static struct omap_hwmod_class_sysconfig mmu_sysc = {	.rev_offs	= 0x000,	.sysc_offs	= 0x010,	.syss_offs	= 0x014,	.sysc_flags	= (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |			   SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),	.sysc_fields	= &omap_hwmod_sysc_type1,};static struct omap_hwmod_class omap44xx_mmu_hwmod_class = {	.name = "mmu",	.sysc = &mmu_sysc,};/* mmu ipu */static struct omap_mmu_dev_attr mmu_ipu_dev_attr = {	.da_start	= 0x0,	.da_end		= 0xfffff000,	.nr_tlb_entries = 32,};static struct omap_hwmod omap44xx_mmu_ipu_hwmod;static struct omap_hwmod_irq_info omap44xx_mmu_ipu_irqs[] = {	{ .irq = 100 + OMAP44XX_IRQ_GIC_START, },	{ .irq = -1 }};static struct omap_hwmod_rst_info omap44xx_mmu_ipu_resets[] = {	{ .name = "mmu_cache", .rst_shift = 2 },};static struct omap_hwmod_addr_space omap44xx_mmu_ipu_addrs[] = {	{		.pa_start	= 0x55082000,		.pa_end		= 0x550820ff,		.flags		= ADDR_TYPE_RT,	},	{ }};/* l3_main_2 -> mmu_ipu */static struct omap_hwmod_ocp_if omap44xx_l3_main_2__mmu_ipu = {	.master		= &omap44xx_l3_main_2_hwmod,	.slave		= &omap44xx_mmu_ipu_hwmod,	.clk		= "l3_div_ck",	.addr		= omap44xx_mmu_ipu_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};static struct omap_hwmod omap44xx_mmu_ipu_hwmod = {	.name		= "mmu_ipu",	.class		= &omap44xx_mmu_hwmod_class,	.clkdm_name	= "ducati_clkdm",	.mpu_irqs	= omap44xx_mmu_ipu_irqs,	.rst_lines	= omap44xx_mmu_ipu_resets,	.rst_lines_cnt	= ARRAY_SIZE(omap44xx_mmu_ipu_resets),	.main_clk	= "ducati_clk_mux_ck",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET,			.rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,			.context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_HWCTRL,		},	},	.dev_attr	= &mmu_ipu_dev_attr,};/* mmu dsp */static struct omap_mmu_dev_attr mmu_dsp_dev_attr = {	.da_start	= 0x0,	.da_end		= 0xfffff000,	.nr_tlb_entries = 32,};static struct omap_hwmod omap44xx_mmu_dsp_hwmod;static struct omap_hwmod_irq_info omap44xx_mmu_dsp_irqs[] = {	{ .irq = 28 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod_rst_info omap44xx_mmu_dsp_resets[] = {	{ .name = "mmu_cache", .rst_shift = 1 },};static struct omap_hwmod_addr_space omap44xx_mmu_dsp_addrs[] = {	{		.pa_start	= 0x4a066000,		.pa_end		= 0x4a0660ff,		.flags		= ADDR_TYPE_RT,	},	{ }};/* l4_cfg -> dsp */static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mmu_dsp = {	.master		= &omap44xx_l4_cfg_hwmod,	.slave		= &omap44xx_mmu_dsp_hwmod,	.clk		= "l4_div_ck",	.addr		= omap44xx_mmu_dsp_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};static struct omap_hwmod omap44xx_mmu_dsp_hwmod = {	.name		= "mmu_dsp",	.class		= &omap44xx_mmu_hwmod_class,	.clkdm_name	= "tesla_clkdm",	.mpu_irqs	= omap44xx_mmu_dsp_irqs,	.rst_lines	= omap44xx_mmu_dsp_resets,	.rst_lines_cnt	= ARRAY_SIZE(omap44xx_mmu_dsp_resets),	.main_clk	= "dpll_iva_m4x2_ck",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET,			.rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,			.context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_HWCTRL,		},	},	.dev_attr	= &mmu_dsp_dev_attr,};/* * 'mpu' class * mpu sub-system */static struct omap_hwmod_class omap44xx_mpu_hwmod_class = {	.name	= "mpu",};/* mpu */static struct omap_hwmod_irq_info omap44xx_mpu_irqs[] = {	{ .name = "pmu0", .irq = 54 + OMAP44XX_IRQ_GIC_START },	{ .name = "pmu1", .irq = 55 + OMAP44XX_IRQ_GIC_START },	{ .name = "pl310", .irq = 0 + OMAP44XX_IRQ_GIC_START },	{ .name = "cti0", .irq = 1 + OMAP44XX_IRQ_GIC_START },	{ .name = "cti1", .irq = 2 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod omap44xx_mpu_hwmod = {	.name		= "mpu",	.class		= &omap44xx_mpu_hwmod_class,	.clkdm_name	= "mpuss_clkdm",	.flags		= HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,	.mpu_irqs	= omap44xx_mpu_irqs,	.main_clk	= "dpll_mpu_m2_ck",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_MPU_MPU_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_MPU_MPU_CONTEXT_OFFSET,		},	},};/* * 'ocmc_ram' class * top-level core on-chip ram */static struct omap_hwmod_class omap44xx_ocmc_ram_hwmod_class = {	.name	= "ocmc_ram",};/* ocmc_ram */static struct omap_hwmod omap44xx_ocmc_ram_hwmod = {	.name		= "ocmc_ram",	.class		= &omap44xx_ocmc_ram_hwmod_class,	.clkdm_name	= "l3_2_clkdm",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_L3_2_OCMC_RAM_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_L3_2_OCMC_RAM_CONTEXT_OFFSET,		},	},};/* * 'ocp2scp' class * bridge to transform ocp interface protocol to scp (serial control port) * protocol */static struct omap_hwmod_class_sysconfig omap44xx_ocp2scp_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0010,	.syss_offs	= 0x0014,	.sysc_flags	= (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |			   SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),	.sysc_fields	= &omap_hwmod_sysc_type1,};static struct omap_hwmod_class omap44xx_ocp2scp_hwmod_class = {	.name	= "ocp2scp",	.sysc	= &omap44xx_ocp2scp_sysc,};/* ocp2scp dev_attr */static struct resource omap44xx_usb_phy_and_pll_addrs[] = {	{		.name		= "usb_phy",		.start		= 0x4a0ad080,		.end		= 0x4a0ae000,		.flags		= IORESOURCE_MEM,	},	{		/* XXX: Remove this once control module driver is in place */		.name		= "ctrl_dev",		.start		= 0x4a002300,		.end		= 0x4a002303,		.flags		= IORESOURCE_MEM,	},	{ }};static struct omap_ocp2scp_dev ocp2scp_dev_attr[] = {	{		.drv_name       = "omap-usb2",		.res		= omap44xx_usb_phy_and_pll_addrs,	},	{ }};/* ocp2scp_usb_phy */static struct omap_hwmod omap44xx_ocp2scp_usb_phy_hwmod = {	.name		= "ocp2scp_usb_phy",	.class		= &omap44xx_ocp2scp_hwmod_class,	.clkdm_name	= "l3_init_clkdm",	.main_clk	= "ocp2scp_usb_phy_phy_48m",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_L3INIT_USBPHYOCP2SCP_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_HWCTRL,		},	},	.dev_attr	= ocp2scp_dev_attr,};/* * 'prcm' class * power and reset manager (part of the prcm infrastructure) + clock manager 2 * + clock manager 1 (in always on power domain) + local prm in mpu */static struct omap_hwmod_class omap44xx_prcm_hwmod_class = {	.name	= "prcm",};/* prcm_mpu */static struct omap_hwmod omap44xx_prcm_mpu_hwmod = {	.name		= "prcm_mpu",	.class		= &omap44xx_prcm_hwmod_class,	.clkdm_name	= "l4_wkup_clkdm",	.flags		= HWMOD_NO_IDLEST,	.prcm = {		.omap4 = {			.flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,		},	},};/* cm_core_aon */static struct omap_hwmod omap44xx_cm_core_aon_hwmod = {	.name		= "cm_core_aon",	.class		= &omap44xx_prcm_hwmod_class,	.flags		= HWMOD_NO_IDLEST,	.prcm = {		.omap4 = {			.flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,		},	},};/* cm_core */static struct omap_hwmod omap44xx_cm_core_hwmod = {	.name		= "cm_core",	.class		= &omap44xx_prcm_hwmod_class,	.flags		= HWMOD_NO_IDLEST,	.prcm = {		.omap4 = {			.flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,		},	},};/* prm */static struct omap_hwmod_irq_info omap44xx_prm_irqs[] = {	{ .irq = 11 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod_rst_info omap44xx_prm_resets[] = {	{ .name = "rst_global_warm_sw", .rst_shift = 0 },	{ .name = "rst_global_cold_sw", .rst_shift = 1 },};static struct omap_hwmod omap44xx_prm_hwmod = {	.name		= "prm",	.class		= &omap44xx_prcm_hwmod_class,	.mpu_irqs	= omap44xx_prm_irqs,	.rst_lines	= omap44xx_prm_resets,	.rst_lines_cnt	= ARRAY_SIZE(omap44xx_prm_resets),};/* * 'scrm' class * system clock and reset manager */static struct omap_hwmod_class omap44xx_scrm_hwmod_class = {	.name	= "scrm",};/* scrm */static struct omap_hwmod omap44xx_scrm_hwmod = {	.name		= "scrm",	.class		= &omap44xx_scrm_hwmod_class,	.clkdm_name	= "l4_wkup_clkdm",	.prcm = {		.omap4 = {			.flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,		},	},};/* * 'sl2if' class * shared level 2 memory interface */static struct omap_hwmod_class omap44xx_sl2if_hwmod_class = {	.name	= "sl2if",};/* sl2if */static struct omap_hwmod omap44xx_sl2if_hwmod = {	.name		= "sl2if",	.class		= &omap44xx_sl2if_hwmod_class,	.clkdm_name	= "ivahd_clkdm",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_IVAHD_SL2_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_IVAHD_SL2_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_HWCTRL,		},	},};/* * 'slimbus' class * bidirectional, multi-drop, multi-channel two-line serial interface between * the device and external components */static struct omap_hwmod_class_sysconfig omap44xx_slimbus_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0010,	.sysc_flags	= (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |			   SYSC_HAS_SOFTRESET),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |			   SIDLE_SMART_WKUP),	.sysc_fields	= &omap_hwmod_sysc_type2,};static struct omap_hwmod_class omap44xx_slimbus_hwmod_class = {	.name	= "slimbus",	.sysc	= &omap44xx_slimbus_sysc,};/* slimbus1 */static struct omap_hwmod_irq_info omap44xx_slimbus1_irqs[] = {	{ .irq = 97 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod_dma_info omap44xx_slimbus1_sdma_reqs[] = {	{ .name = "tx0", .dma_req = 84 + OMAP44XX_DMA_REQ_START },	{ .name = "tx1", .dma_req = 85 + OMAP44XX_DMA_REQ_START },	{ .name = "tx2", .dma_req = 86 + OMAP44XX_DMA_REQ_START },	{ .name = "tx3", .dma_req = 87 + OMAP44XX_DMA_REQ_START },	{ .name = "rx0", .dma_req = 88 + OMAP44XX_DMA_REQ_START },	{ .name = "rx1", .dma_req = 89 + OMAP44XX_DMA_REQ_START },	{ .name = "rx2", .dma_req = 90 + OMAP44XX_DMA_REQ_START },	{ .name = "rx3", .dma_req = 91 + OMAP44XX_DMA_REQ_START },	{ .dma_req = -1 }};static struct omap_hwmod_opt_clk slimbus1_opt_clks[] = {	{ .role = "fclk_1", .clk = "slimbus1_fclk_1" },	{ .role = "fclk_0", .clk = "slimbus1_fclk_0" },	{ .role = "fclk_2", .clk = "slimbus1_fclk_2" },	{ .role = "slimbus_clk", .clk = "slimbus1_slimbus_clk" },};static struct omap_hwmod omap44xx_slimbus1_hwmod = {	.name		= "slimbus1",	.class		= &omap44xx_slimbus_hwmod_class,	.clkdm_name	= "abe_clkdm",	.mpu_irqs	= omap44xx_slimbus1_irqs,	.sdma_reqs	= omap44xx_slimbus1_sdma_reqs,	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM1_ABE_SLIMBUS_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_ABE_SLIMBUS_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_SWCTRL,		},	},	.opt_clks	= slimbus1_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(slimbus1_opt_clks),};/* slimbus2 */static struct omap_hwmod_irq_info omap44xx_slimbus2_irqs[] = {	{ .irq = 98 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod_dma_info omap44xx_slimbus2_sdma_reqs[] = {	{ .name = "tx0", .dma_req = 92 + OMAP44XX_DMA_REQ_START },	{ .name = "tx1", .dma_req = 93 + OMAP44XX_DMA_REQ_START },	{ .name = "tx2", .dma_req = 94 + OMAP44XX_DMA_REQ_START },	{ .name = "tx3", .dma_req = 95 + OMAP44XX_DMA_REQ_START },	{ .name = "rx0", .dma_req = 96 + OMAP44XX_DMA_REQ_START },	{ .name = "rx1", .dma_req = 97 + OMAP44XX_DMA_REQ_START },	{ .name = "rx2", .dma_req = 98 + OMAP44XX_DMA_REQ_START },	{ .name = "rx3", .dma_req = 99 + OMAP44XX_DMA_REQ_START },	{ .dma_req = -1 }};static struct omap_hwmod_opt_clk slimbus2_opt_clks[] = {	{ .role = "fclk_1", .clk = "slimbus2_fclk_1" },	{ .role = "fclk_0", .clk = "slimbus2_fclk_0" },	{ .role = "slimbus_clk", .clk = "slimbus2_slimbus_clk" },};static struct omap_hwmod omap44xx_slimbus2_hwmod = {	.name		= "slimbus2",	.class		= &omap44xx_slimbus_hwmod_class,	.clkdm_name	= "l4_per_clkdm",	.mpu_irqs	= omap44xx_slimbus2_irqs,	.sdma_reqs	= omap44xx_slimbus2_sdma_reqs,	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_L4PER_SLIMBUS2_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_L4PER_SLIMBUS2_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_SWCTRL,		},	},	.opt_clks	= slimbus2_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(slimbus2_opt_clks),};/* * 'smartreflex' class * smartreflex module (monitor silicon performance and outputs a measure of * performance error) *//* The IP is not compliant to type1 / type2 scheme */static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_smartreflex = {	.sidle_shift	= 24,	.enwkup_shift	= 26,};static struct omap_hwmod_class_sysconfig omap44xx_smartreflex_sysc = {	.sysc_offs	= 0x0038,	.sysc_flags	= (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |			   SIDLE_SMART_WKUP),	.sysc_fields	= &omap_hwmod_sysc_type_smartreflex,};static struct omap_hwmod_class omap44xx_smartreflex_hwmod_class = {	.name	= "smartreflex",	.sysc	= &omap44xx_smartreflex_sysc,	.rev	= 2,};/* smartreflex_core */static struct omap_smartreflex_dev_attr smartreflex_core_dev_attr = {	.sensor_voltdm_name   = "core",};static struct omap_hwmod_irq_info omap44xx_smartreflex_core_irqs[] = {	{ .irq = 19 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod omap44xx_smartreflex_core_hwmod = {	.name		= "smartreflex_core",	.class		= &omap44xx_smartreflex_hwmod_class,	.clkdm_name	= "l4_ao_clkdm",	.mpu_irqs	= omap44xx_smartreflex_core_irqs,	.main_clk	= "smartreflex_core_fck",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_ALWON_SR_CORE_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_ALWON_SR_CORE_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_SWCTRL,		},	},	.dev_attr	= &smartreflex_core_dev_attr,};/* smartreflex_iva */static struct omap_smartreflex_dev_attr smartreflex_iva_dev_attr = {	.sensor_voltdm_name	= "iva",};static struct omap_hwmod_irq_info omap44xx_smartreflex_iva_irqs[] = {	{ .irq = 102 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod omap44xx_smartreflex_iva_hwmod = {	.name		= "smartreflex_iva",	.class		= &omap44xx_smartreflex_hwmod_class,	.clkdm_name	= "l4_ao_clkdm",	.mpu_irqs	= omap44xx_smartreflex_iva_irqs,	.main_clk	= "smartreflex_iva_fck",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_ALWON_SR_IVA_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_ALWON_SR_IVA_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_SWCTRL,		},	},	.dev_attr	= &smartreflex_iva_dev_attr,};/* smartreflex_mpu */static struct omap_smartreflex_dev_attr smartreflex_mpu_dev_attr = {	.sensor_voltdm_name	= "mpu",};static struct omap_hwmod_irq_info omap44xx_smartreflex_mpu_irqs[] = {	{ .irq = 18 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod omap44xx_smartreflex_mpu_hwmod = {	.name		= "smartreflex_mpu",	.class		= &omap44xx_smartreflex_hwmod_class,	.clkdm_name	= "l4_ao_clkdm",	.mpu_irqs	= omap44xx_smartreflex_mpu_irqs,	.main_clk	= "smartreflex_mpu_fck",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_ALWON_SR_MPU_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_ALWON_SR_MPU_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_SWCTRL,		},	},	.dev_attr	= &smartreflex_mpu_dev_attr,};/* * 'spinlock' class * spinlock provides hardware assistance for synchronizing the processes * running on multiple processors */static struct omap_hwmod_class_sysconfig omap44xx_spinlock_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0010,	.syss_offs	= 0x0014,	.sysc_flags	= (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |			   SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |			   SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |			   SIDLE_SMART_WKUP),	.sysc_fields	= &omap_hwmod_sysc_type1,};static struct omap_hwmod_class omap44xx_spinlock_hwmod_class = {	.name	= "spinlock",	.sysc	= &omap44xx_spinlock_sysc,};/* spinlock */static struct omap_hwmod omap44xx_spinlock_hwmod = {	.name		= "spinlock",	.class		= &omap44xx_spinlock_hwmod_class,	.clkdm_name	= "l4_cfg_clkdm",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_L4CFG_HW_SEM_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_L4CFG_HW_SEM_CONTEXT_OFFSET,		},	},};/* * 'timer' class * general purpose timer module with accurate 1ms tick * This class contains several variants: ['timer_1ms', 'timer'] */static struct omap_hwmod_class_sysconfig omap44xx_timer_1ms_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0010,	.syss_offs	= 0x0014,	.sysc_flags	= (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |			   SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |			   SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |			   SYSS_HAS_RESET_STATUS),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),	.clockact	= CLOCKACT_TEST_ICLK,	.sysc_fields	= &omap_hwmod_sysc_type1,};static struct omap_hwmod_class omap44xx_timer_1ms_hwmod_class = {	.name	= "timer",	.sysc	= &omap44xx_timer_1ms_sysc,};static struct omap_hwmod_class_sysconfig omap44xx_timer_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0010,	.sysc_flags	= (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |			   SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |			   SIDLE_SMART_WKUP),	.sysc_fields	= &omap_hwmod_sysc_type2,};static struct omap_hwmod_class omap44xx_timer_hwmod_class = {	.name	= "timer",	.sysc	= &omap44xx_timer_sysc,};/* always-on timers dev attribute */static struct omap_timer_capability_dev_attr capability_alwon_dev_attr = {	.timer_capability	= OMAP_TIMER_ALWON,};/* pwm timers dev attribute */static struct omap_timer_capability_dev_attr capability_pwm_dev_attr = {	.timer_capability	= OMAP_TIMER_HAS_PWM,};/* timers with DSP interrupt dev attribute */static struct omap_timer_capability_dev_attr capability_dsp_dev_attr = {	.timer_capability       = OMAP_TIMER_HAS_DSP_IRQ,};/* pwm timers with DSP interrupt dev attribute */static struct omap_timer_capability_dev_attr capability_dsp_pwm_dev_attr = {	.timer_capability       = OMAP_TIMER_HAS_DSP_IRQ | OMAP_TIMER_HAS_PWM,};/* timer1 */static struct omap_hwmod_irq_info omap44xx_timer1_irqs[] = {	{ .irq = 37 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod omap44xx_timer1_hwmod = {	.name		= "timer1",	.class		= &omap44xx_timer_1ms_hwmod_class,	.clkdm_name	= "l4_wkup_clkdm",	.flags		= HWMOD_SET_DEFAULT_CLOCKACT,	.mpu_irqs	= omap44xx_timer1_irqs,	.main_clk	= "timer1_fck",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_WKUP_TIMER1_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_WKUP_TIMER1_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_SWCTRL,		},	},	.dev_attr	= &capability_alwon_dev_attr,};/* timer2 */static struct omap_hwmod_irq_info omap44xx_timer2_irqs[] = {	{ .irq = 38 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod omap44xx_timer2_hwmod = {	.name		= "timer2",	.class		= &omap44xx_timer_1ms_hwmod_class,	.clkdm_name	= "l4_per_clkdm",	.flags		= HWMOD_SET_DEFAULT_CLOCKACT,	.mpu_irqs	= omap44xx_timer2_irqs,	.main_clk	= "timer2_fck",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_L4PER_DMTIMER2_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_L4PER_DMTIMER2_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_SWCTRL,		},	},};/* timer3 */static struct omap_hwmod_irq_info omap44xx_timer3_irqs[] = {	{ .irq = 39 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod omap44xx_timer3_hwmod = {	.name		= "timer3",	.class		= &omap44xx_timer_hwmod_class,	.clkdm_name	= "l4_per_clkdm",	.mpu_irqs	= omap44xx_timer3_irqs,	.main_clk	= "timer3_fck",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_L4PER_DMTIMER3_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_L4PER_DMTIMER3_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_SWCTRL,		},	},};/* timer4 */static struct omap_hwmod_irq_info omap44xx_timer4_irqs[] = {	{ .irq = 40 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod omap44xx_timer4_hwmod = {	.name		= "timer4",	.class		= &omap44xx_timer_hwmod_class,	.clkdm_name	= "l4_per_clkdm",	.mpu_irqs	= omap44xx_timer4_irqs,	.main_clk	= "timer4_fck",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_L4PER_DMTIMER4_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_L4PER_DMTIMER4_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_SWCTRL,		},	},};/* timer5 */static struct omap_hwmod_irq_info omap44xx_timer5_irqs[] = {	{ .irq = 41 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod omap44xx_timer5_hwmod = {	.name		= "timer5",	.class		= &omap44xx_timer_hwmod_class,	.clkdm_name	= "abe_clkdm",	.mpu_irqs	= omap44xx_timer5_irqs,	.main_clk	= "timer5_fck",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM1_ABE_TIMER5_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_ABE_TIMER5_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_SWCTRL,		},	},	.dev_attr	= &capability_dsp_dev_attr,};/* timer6 */static struct omap_hwmod_irq_info omap44xx_timer6_irqs[] = {	{ .irq = 42 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod omap44xx_timer6_hwmod = {	.name		= "timer6",	.class		= &omap44xx_timer_hwmod_class,	.clkdm_name	= "abe_clkdm",	.mpu_irqs	= omap44xx_timer6_irqs,	.main_clk	= "timer6_fck",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM1_ABE_TIMER6_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_ABE_TIMER6_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_SWCTRL,		},	},	.dev_attr	= &capability_dsp_dev_attr,};/* timer7 */static struct omap_hwmod_irq_info omap44xx_timer7_irqs[] = {	{ .irq = 43 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod omap44xx_timer7_hwmod = {	.name		= "timer7",	.class		= &omap44xx_timer_hwmod_class,	.clkdm_name	= "abe_clkdm",	.mpu_irqs	= omap44xx_timer7_irqs,	.main_clk	= "timer7_fck",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM1_ABE_TIMER7_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_ABE_TIMER7_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_SWCTRL,		},	},	.dev_attr	= &capability_dsp_dev_attr,};/* timer8 */static struct omap_hwmod_irq_info omap44xx_timer8_irqs[] = {	{ .irq = 44 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod omap44xx_timer8_hwmod = {	.name		= "timer8",	.class		= &omap44xx_timer_hwmod_class,	.clkdm_name	= "abe_clkdm",	.mpu_irqs	= omap44xx_timer8_irqs,	.main_clk	= "timer8_fck",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM1_ABE_TIMER8_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_ABE_TIMER8_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_SWCTRL,		},	},	.dev_attr	= &capability_dsp_pwm_dev_attr,};/* timer9 */static struct omap_hwmod_irq_info omap44xx_timer9_irqs[] = {	{ .irq = 45 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod omap44xx_timer9_hwmod = {	.name		= "timer9",	.class		= &omap44xx_timer_hwmod_class,	.clkdm_name	= "l4_per_clkdm",	.mpu_irqs	= omap44xx_timer9_irqs,	.main_clk	= "timer9_fck",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_L4PER_DMTIMER9_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_L4PER_DMTIMER9_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_SWCTRL,		},	},	.dev_attr	= &capability_pwm_dev_attr,};/* timer10 */static struct omap_hwmod_irq_info omap44xx_timer10_irqs[] = {	{ .irq = 46 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod omap44xx_timer10_hwmod = {	.name		= "timer10",	.class		= &omap44xx_timer_1ms_hwmod_class,	.clkdm_name	= "l4_per_clkdm",	.flags		= HWMOD_SET_DEFAULT_CLOCKACT,	.mpu_irqs	= omap44xx_timer10_irqs,	.main_clk	= "timer10_fck",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_L4PER_DMTIMER10_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_L4PER_DMTIMER10_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_SWCTRL,		},	},	.dev_attr	= &capability_pwm_dev_attr,};/* timer11 */static struct omap_hwmod_irq_info omap44xx_timer11_irqs[] = {	{ .irq = 47 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod omap44xx_timer11_hwmod = {	.name		= "timer11",	.class		= &omap44xx_timer_hwmod_class,	.clkdm_name	= "l4_per_clkdm",	.mpu_irqs	= omap44xx_timer11_irqs,	.main_clk	= "timer11_fck",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_L4PER_DMTIMER11_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_L4PER_DMTIMER11_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_SWCTRL,		},	},	.dev_attr	= &capability_pwm_dev_attr,};/* * 'uart' class * universal asynchronous receiver/transmitter (uart) */static struct omap_hwmod_class_sysconfig omap44xx_uart_sysc = {	.rev_offs	= 0x0050,	.sysc_offs	= 0x0054,	.syss_offs	= 0x0058,	.sysc_flags	= (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |			   SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |			   SYSS_HAS_RESET_STATUS),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |			   SIDLE_SMART_WKUP),	.sysc_fields	= &omap_hwmod_sysc_type1,};static struct omap_hwmod_class omap44xx_uart_hwmod_class = {	.name	= "uart",	.sysc	= &omap44xx_uart_sysc,};/* uart1 */static struct omap_hwmod_irq_info omap44xx_uart1_irqs[] = {	{ .irq = 72 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod_dma_info omap44xx_uart1_sdma_reqs[] = {	{ .name = "tx", .dma_req = 48 + OMAP44XX_DMA_REQ_START },	{ .name = "rx", .dma_req = 49 + OMAP44XX_DMA_REQ_START },	{ .dma_req = -1 }};static struct omap_hwmod omap44xx_uart1_hwmod = {	.name		= "uart1",	.class		= &omap44xx_uart_hwmod_class,	.clkdm_name	= "l4_per_clkdm",	.mpu_irqs	= omap44xx_uart1_irqs,	.sdma_reqs	= omap44xx_uart1_sdma_reqs,	.main_clk	= "uart1_fck",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_L4PER_UART1_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_L4PER_UART1_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_SWCTRL,		},	},};/* uart2 */static struct omap_hwmod_irq_info omap44xx_uart2_irqs[] = {	{ .irq = 73 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod_dma_info omap44xx_uart2_sdma_reqs[] = {	{ .name = "tx", .dma_req = 50 + OMAP44XX_DMA_REQ_START },	{ .name = "rx", .dma_req = 51 + OMAP44XX_DMA_REQ_START },	{ .dma_req = -1 }};static struct omap_hwmod omap44xx_uart2_hwmod = {	.name		= "uart2",	.class		= &omap44xx_uart_hwmod_class,	.clkdm_name	= "l4_per_clkdm",	.mpu_irqs	= omap44xx_uart2_irqs,	.sdma_reqs	= omap44xx_uart2_sdma_reqs,	.main_clk	= "uart2_fck",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_L4PER_UART2_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_L4PER_UART2_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_SWCTRL,		},	},};/* uart3 */static struct omap_hwmod_irq_info omap44xx_uart3_irqs[] = {	{ .irq = 74 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod_dma_info omap44xx_uart3_sdma_reqs[] = {	{ .name = "tx", .dma_req = 52 + OMAP44XX_DMA_REQ_START },	{ .name = "rx", .dma_req = 53 + OMAP44XX_DMA_REQ_START },	{ .dma_req = -1 }};static struct omap_hwmod omap44xx_uart3_hwmod = {	.name		= "uart3",	.class		= &omap44xx_uart_hwmod_class,	.clkdm_name	= "l4_per_clkdm",	.flags		= HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,	.mpu_irqs	= omap44xx_uart3_irqs,	.sdma_reqs	= omap44xx_uart3_sdma_reqs,	.main_clk	= "uart3_fck",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_L4PER_UART3_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_L4PER_UART3_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_SWCTRL,		},	},};/* uart4 */static struct omap_hwmod_irq_info omap44xx_uart4_irqs[] = {	{ .irq = 70 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod_dma_info omap44xx_uart4_sdma_reqs[] = {	{ .name = "tx", .dma_req = 54 + OMAP44XX_DMA_REQ_START },	{ .name = "rx", .dma_req = 55 + OMAP44XX_DMA_REQ_START },	{ .dma_req = -1 }};static struct omap_hwmod omap44xx_uart4_hwmod = {	.name		= "uart4",	.class		= &omap44xx_uart_hwmod_class,	.clkdm_name	= "l4_per_clkdm",	.mpu_irqs	= omap44xx_uart4_irqs,	.sdma_reqs	= omap44xx_uart4_sdma_reqs,	.main_clk	= "uart4_fck",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_L4PER_UART4_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_L4PER_UART4_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_SWCTRL,		},	},};/* * 'usb_host_fs' class * full-speed usb host controller *//* The IP is not compliant to type1 / type2 scheme */static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_usb_host_fs = {	.midle_shift	= 4,	.sidle_shift	= 2,	.srst_shift	= 1,};static struct omap_hwmod_class_sysconfig omap44xx_usb_host_fs_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0210,	.sysc_flags	= (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |			   SYSC_HAS_SOFTRESET),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |			   SIDLE_SMART_WKUP),	.sysc_fields	= &omap_hwmod_sysc_type_usb_host_fs,};static struct omap_hwmod_class omap44xx_usb_host_fs_hwmod_class = {	.name	= "usb_host_fs",	.sysc	= &omap44xx_usb_host_fs_sysc,};/* usb_host_fs */static struct omap_hwmod_irq_info omap44xx_usb_host_fs_irqs[] = {	{ .name = "std", .irq = 89 + OMAP44XX_IRQ_GIC_START },	{ .name = "smi", .irq = 90 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod omap44xx_usb_host_fs_hwmod = {	.name		= "usb_host_fs",	.class		= &omap44xx_usb_host_fs_hwmod_class,	.clkdm_name	= "l3_init_clkdm",	.mpu_irqs	= omap44xx_usb_host_fs_irqs,	.main_clk	= "usb_host_fs_fck",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_FS_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_L3INIT_USB_HOST_FS_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_SWCTRL,		},	},};/* * 'usb_host_hs' class * high-speed multi-port usb host controller */static struct omap_hwmod_class_sysconfig omap44xx_usb_host_hs_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0010,	.syss_offs	= 0x0014,	.sysc_flags	= (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |			   SYSC_HAS_SOFTRESET),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |			   SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |			   MSTANDBY_SMART | MSTANDBY_SMART_WKUP),	.sysc_fields	= &omap_hwmod_sysc_type2,};static struct omap_hwmod_class omap44xx_usb_host_hs_hwmod_class = {	.name	= "usb_host_hs",	.sysc	= &omap44xx_usb_host_hs_sysc,};/* usb_host_hs */static struct omap_hwmod_irq_info omap44xx_usb_host_hs_irqs[] = {	{ .name = "ohci-irq", .irq = 76 + OMAP44XX_IRQ_GIC_START },	{ .name = "ehci-irq", .irq = 77 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod omap44xx_usb_host_hs_hwmod = {	.name		= "usb_host_hs",	.class		= &omap44xx_usb_host_hs_hwmod_class,	.clkdm_name	= "l3_init_clkdm",	.main_clk	= "usb_host_hs_fck",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_L3INIT_USB_HOST_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_SWCTRL,		},	},	.mpu_irqs	= omap44xx_usb_host_hs_irqs,	/*	 * Errata: USBHOST Configured In Smart-Idle Can Lead To a Deadlock	 * id: i660	 *	 * Description:	 * In the following configuration :	 * - USBHOST module is set to smart-idle mode	 * - PRCM asserts idle_req to the USBHOST module ( This typically	 *   happens when the system is going to a low power mode : all ports	 *   have been suspended, the master part of the USBHOST module has	 *   entered the standby state, and SW has cut the functional clocks)	 * - an USBHOST interrupt occurs before the module is able to answer	 *   idle_ack, typically a remote wakeup IRQ.	 * Then the USB HOST module will enter a deadlock situation where it	 * is no more accessible nor functional.	 *	 * Workaround:	 * Don't use smart idle; use only force idle, hence HWMOD_SWSUP_SIDLE	 */	/*	 * Errata: USB host EHCI may stall when entering smart-standby mode	 * Id: i571	 *	 * Description:	 * When the USBHOST module is set to smart-standby mode, and when it is	 * ready to enter the standby state (i.e. all ports are suspended and	 * all attached devices are in suspend mode), then it can wrongly assert	 * the Mstandby signal too early while there are still some residual OCP	 * transactions ongoing. If this condition occurs, the internal state	 * machine may go to an undefined state and the USB link may be stuck	 * upon the next resume.	 *	 * Workaround:	 * Don't use smart standby; use only force standby,	 * hence HWMOD_SWSUP_MSTANDBY	 */	/*	 * During system boot; If the hwmod framework resets the module	 * the module will have smart idle settings; which can lead to deadlock	 * (above Errata Id:i660); so, dont reset the module during boot;	 * Use HWMOD_INIT_NO_RESET.	 */	.flags		= HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY |			  HWMOD_INIT_NO_RESET,};/* * 'usb_otg_hs' class * high-speed on-the-go universal serial bus (usb_otg_hs) controller */static struct omap_hwmod_class_sysconfig omap44xx_usb_otg_hs_sysc = {	.rev_offs	= 0x0400,	.sysc_offs	= 0x0404,	.syss_offs	= 0x0408,	.sysc_flags	= (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |			   SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |			   SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |			   SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |			   MSTANDBY_SMART),	.sysc_fields	= &omap_hwmod_sysc_type1,};static struct omap_hwmod_class omap44xx_usb_otg_hs_hwmod_class = {	.name	= "usb_otg_hs",	.sysc	= &omap44xx_usb_otg_hs_sysc,};/* usb_otg_hs */static struct omap_hwmod_irq_info omap44xx_usb_otg_hs_irqs[] = {	{ .name = "mc", .irq = 92 + OMAP44XX_IRQ_GIC_START },	{ .name = "dma", .irq = 93 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod_opt_clk usb_otg_hs_opt_clks[] = {	{ .role = "xclk", .clk = "usb_otg_hs_xclk" },};static struct omap_hwmod omap44xx_usb_otg_hs_hwmod = {	.name		= "usb_otg_hs",	.class		= &omap44xx_usb_otg_hs_hwmod_class,	.clkdm_name	= "l3_init_clkdm",	.flags		= HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,	.mpu_irqs	= omap44xx_usb_otg_hs_irqs,	.main_clk	= "usb_otg_hs_ick",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_L3INIT_USB_OTG_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_L3INIT_USB_OTG_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_HWCTRL,		},	},	.opt_clks	= usb_otg_hs_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(usb_otg_hs_opt_clks),};/* * 'usb_tll_hs' class * usb_tll_hs module is the adapter on the usb_host_hs ports */static struct omap_hwmod_class_sysconfig omap44xx_usb_tll_hs_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0010,	.syss_offs	= 0x0014,	.sysc_flags	= (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |			   SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |			   SYSC_HAS_AUTOIDLE),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),	.sysc_fields	= &omap_hwmod_sysc_type1,};static struct omap_hwmod_class omap44xx_usb_tll_hs_hwmod_class = {	.name	= "usb_tll_hs",	.sysc	= &omap44xx_usb_tll_hs_sysc,};static struct omap_hwmod_irq_info omap44xx_usb_tll_hs_irqs[] = {	{ .name = "tll-irq", .irq = 78 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod omap44xx_usb_tll_hs_hwmod = {	.name		= "usb_tll_hs",	.class		= &omap44xx_usb_tll_hs_hwmod_class,	.clkdm_name	= "l3_init_clkdm",	.mpu_irqs	= omap44xx_usb_tll_hs_irqs,	.main_clk	= "usb_tll_hs_ick",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_L3INIT_USB_TLL_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_L3INIT_USB_TLL_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_HWCTRL,		},	},};/* * 'wd_timer' class * 32-bit watchdog upward counter that generates a pulse on the reset pin on * overflow condition */static struct omap_hwmod_class_sysconfig omap44xx_wd_timer_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0010,	.syss_offs	= 0x0014,	.sysc_flags	= (SYSC_HAS_EMUFREE | SYSC_HAS_SIDLEMODE |			   SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |			   SIDLE_SMART_WKUP),	.sysc_fields	= &omap_hwmod_sysc_type1,};static struct omap_hwmod_class omap44xx_wd_timer_hwmod_class = {	.name		= "wd_timer",	.sysc		= &omap44xx_wd_timer_sysc,	.pre_shutdown	= &omap2_wd_timer_disable,	.reset		= &omap2_wd_timer_reset,};/* wd_timer2 */static struct omap_hwmod_irq_info omap44xx_wd_timer2_irqs[] = {	{ .irq = 80 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod omap44xx_wd_timer2_hwmod = {	.name		= "wd_timer2",	.class		= &omap44xx_wd_timer_hwmod_class,	.clkdm_name	= "l4_wkup_clkdm",	.mpu_irqs	= omap44xx_wd_timer2_irqs,	.main_clk	= "wd_timer2_fck",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM_WKUP_WDT2_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_WKUP_WDT2_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_SWCTRL,		},	},};/* wd_timer3 */static struct omap_hwmod_irq_info omap44xx_wd_timer3_irqs[] = {	{ .irq = 36 + OMAP44XX_IRQ_GIC_START },	{ .irq = -1 }};static struct omap_hwmod omap44xx_wd_timer3_hwmod = {	.name		= "wd_timer3",	.class		= &omap44xx_wd_timer_hwmod_class,	.clkdm_name	= "abe_clkdm",	.mpu_irqs	= omap44xx_wd_timer3_irqs,	.main_clk	= "wd_timer3_fck",	.prcm = {		.omap4 = {			.clkctrl_offs = OMAP4_CM1_ABE_WDT3_CLKCTRL_OFFSET,			.context_offs = OMAP4_RM_ABE_WDT3_CONTEXT_OFFSET,			.modulemode   = MODULEMODE_SWCTRL,		},	},};/* * interfaces */static struct omap_hwmod_addr_space omap44xx_c2c_target_fw_addrs[] = {	{		.pa_start	= 0x4a204000,		.pa_end		= 0x4a2040ff,		.flags		= ADDR_TYPE_RT	},	{ }};/* c2c -> c2c_target_fw */static struct omap_hwmod_ocp_if omap44xx_c2c__c2c_target_fw = {	.master		= &omap44xx_c2c_hwmod,	.slave		= &omap44xx_c2c_target_fw_hwmod,	.clk		= "div_core_ck",	.addr		= omap44xx_c2c_target_fw_addrs,	.user		= OCP_USER_MPU,};/* l4_cfg -> c2c_target_fw */static struct omap_hwmod_ocp_if omap44xx_l4_cfg__c2c_target_fw = {	.master		= &omap44xx_l4_cfg_hwmod,	.slave		= &omap44xx_c2c_target_fw_hwmod,	.clk		= "l4_div_ck",	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* l3_main_1 -> dmm */static struct omap_hwmod_ocp_if omap44xx_l3_main_1__dmm = {	.master		= &omap44xx_l3_main_1_hwmod,	.slave		= &omap44xx_dmm_hwmod,	.clk		= "l3_div_ck",	.user		= OCP_USER_SDMA,};static struct omap_hwmod_addr_space omap44xx_dmm_addrs[] = {	{		.pa_start	= 0x4e000000,		.pa_end		= 0x4e0007ff,		.flags		= ADDR_TYPE_RT	},	{ }};/* mpu -> dmm */static struct omap_hwmod_ocp_if omap44xx_mpu__dmm = {	.master		= &omap44xx_mpu_hwmod,	.slave		= &omap44xx_dmm_hwmod,	.clk		= "l3_div_ck",	.addr		= omap44xx_dmm_addrs,	.user		= OCP_USER_MPU,};/* c2c -> emif_fw */static struct omap_hwmod_ocp_if omap44xx_c2c__emif_fw = {	.master		= &omap44xx_c2c_hwmod,	.slave		= &omap44xx_emif_fw_hwmod,	.clk		= "div_core_ck",	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* dmm -> emif_fw */static struct omap_hwmod_ocp_if omap44xx_dmm__emif_fw = {	.master		= &omap44xx_dmm_hwmod,	.slave		= &omap44xx_emif_fw_hwmod,	.clk		= "l3_div_ck",	.user		= OCP_USER_MPU | OCP_USER_SDMA,};static struct omap_hwmod_addr_space omap44xx_emif_fw_addrs[] = {	{		.pa_start	= 0x4a20c000,		.pa_end		= 0x4a20c0ff,		.flags		= ADDR_TYPE_RT	},	{ }};/* l4_cfg -> emif_fw */static struct omap_hwmod_ocp_if omap44xx_l4_cfg__emif_fw = {	.master		= &omap44xx_l4_cfg_hwmod,	.slave		= &omap44xx_emif_fw_hwmod,	.clk		= "l4_div_ck",	.addr		= omap44xx_emif_fw_addrs,	.user		= OCP_USER_MPU,};/* iva -> l3_instr */static struct omap_hwmod_ocp_if omap44xx_iva__l3_instr = {	.master		= &omap44xx_iva_hwmod,	.slave		= &omap44xx_l3_instr_hwmod,	.clk		= "l3_div_ck",	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* l3_main_3 -> l3_instr */static struct omap_hwmod_ocp_if omap44xx_l3_main_3__l3_instr = {	.master		= &omap44xx_l3_main_3_hwmod,	.slave		= &omap44xx_l3_instr_hwmod,	.clk		= "l3_div_ck",	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* ocp_wp_noc -> l3_instr */static struct omap_hwmod_ocp_if omap44xx_ocp_wp_noc__l3_instr = {	.master		= &omap44xx_ocp_wp_noc_hwmod,	.slave		= &omap44xx_l3_instr_hwmod,	.clk		= "l3_div_ck",	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* dsp -> l3_main_1 */static struct omap_hwmod_ocp_if omap44xx_dsp__l3_main_1 = {	.master		= &omap44xx_dsp_hwmod,	.slave		= &omap44xx_l3_main_1_hwmod,	.clk		= "l3_div_ck",	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* dss -> l3_main_1 */static struct omap_hwmod_ocp_if omap44xx_dss__l3_main_1 = {	.master		= &omap44xx_dss_hwmod,	.slave		= &omap44xx_l3_main_1_hwmod,	.clk		= "l3_div_ck",	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* l3_main_2 -> l3_main_1 */static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_1 = {	.master		= &omap44xx_l3_main_2_hwmod,	.slave		= &omap44xx_l3_main_1_hwmod,	.clk		= "l3_div_ck",	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* l4_cfg -> l3_main_1 */static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_1 = {	.master		= &omap44xx_l4_cfg_hwmod,	.slave		= &omap44xx_l3_main_1_hwmod,	.clk		= "l4_div_ck",	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* mmc1 -> l3_main_1 */static struct omap_hwmod_ocp_if omap44xx_mmc1__l3_main_1 = {	.master		= &omap44xx_mmc1_hwmod,	.slave		= &omap44xx_l3_main_1_hwmod,	.clk		= "l3_div_ck",	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* mmc2 -> l3_main_1 */static struct omap_hwmod_ocp_if omap44xx_mmc2__l3_main_1 = {	.master		= &omap44xx_mmc2_hwmod,	.slave		= &omap44xx_l3_main_1_hwmod,	.clk		= "l3_div_ck",	.user		= OCP_USER_MPU | OCP_USER_SDMA,};static struct omap_hwmod_addr_space omap44xx_l3_main_1_addrs[] = {	{		.pa_start	= 0x44000000,		.pa_end		= 0x44000fff,		.flags		= ADDR_TYPE_RT	},	{ }};/* mpu -> l3_main_1 */static struct omap_hwmod_ocp_if omap44xx_mpu__l3_main_1 = {	.master		= &omap44xx_mpu_hwmod,	.slave		= &omap44xx_l3_main_1_hwmod,	.clk		= "l3_div_ck",	.addr		= omap44xx_l3_main_1_addrs,	.user		= OCP_USER_MPU,};/* c2c_target_fw -> l3_main_2 */static struct omap_hwmod_ocp_if omap44xx_c2c_target_fw__l3_main_2 = {	.master		= &omap44xx_c2c_target_fw_hwmod,	.slave		= &omap44xx_l3_main_2_hwmod,	.clk		= "l3_div_ck",	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* debugss -> l3_main_2 */static struct omap_hwmod_ocp_if omap44xx_debugss__l3_main_2 = {	.master		= &omap44xx_debugss_hwmod,	.slave		= &omap44xx_l3_main_2_hwmod,	.clk		= "dbgclk_mux_ck",	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* dma_system -> l3_main_2 */static struct omap_hwmod_ocp_if omap44xx_dma_system__l3_main_2 = {	.master		= &omap44xx_dma_system_hwmod,	.slave		= &omap44xx_l3_main_2_hwmod,	.clk		= "l3_div_ck",	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* fdif -> l3_main_2 */static struct omap_hwmod_ocp_if omap44xx_fdif__l3_main_2 = {	.master		= &omap44xx_fdif_hwmod,	.slave		= &omap44xx_l3_main_2_hwmod,	.clk		= "l3_div_ck",	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* gpu -> l3_main_2 */static struct omap_hwmod_ocp_if omap44xx_gpu__l3_main_2 = {	.master		= &omap44xx_gpu_hwmod,	.slave		= &omap44xx_l3_main_2_hwmod,	.clk		= "l3_div_ck",	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* hsi -> l3_main_2 */static struct omap_hwmod_ocp_if omap44xx_hsi__l3_main_2 = {	.master		= &omap44xx_hsi_hwmod,	.slave		= &omap44xx_l3_main_2_hwmod,	.clk		= "l3_div_ck",	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* ipu -> l3_main_2 */static struct omap_hwmod_ocp_if omap44xx_ipu__l3_main_2 = {	.master		= &omap44xx_ipu_hwmod,	.slave		= &omap44xx_l3_main_2_hwmod,	.clk		= "l3_div_ck",	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* iss -> l3_main_2 */static struct omap_hwmod_ocp_if omap44xx_iss__l3_main_2 = {	.master		= &omap44xx_iss_hwmod,	.slave		= &omap44xx_l3_main_2_hwmod,	.clk		= "l3_div_ck",	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* iva -> l3_main_2 */static struct omap_hwmod_ocp_if omap44xx_iva__l3_main_2 = {	.master		= &omap44xx_iva_hwmod,	.slave		= &omap44xx_l3_main_2_hwmod,	.clk		= "l3_div_ck",	.user		= OCP_USER_MPU | OCP_USER_SDMA,};static struct omap_hwmod_addr_space omap44xx_l3_main_2_addrs[] = {	{		.pa_start	= 0x44800000,		.pa_end		= 0x44801fff,		.flags		= ADDR_TYPE_RT	},	{ }};/* l3_main_1 -> l3_main_2 */static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_2 = {	.master		= &omap44xx_l3_main_1_hwmod,	.slave		= &omap44xx_l3_main_2_hwmod,	.clk		= "l3_div_ck",	.addr		= omap44xx_l3_main_2_addrs,	.user		= OCP_USER_MPU,};/* l4_cfg -> l3_main_2 */static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_2 = {	.master		= &omap44xx_l4_cfg_hwmod,	.slave		= &omap44xx_l3_main_2_hwmod,	.clk		= "l4_div_ck",	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* usb_host_fs -> l3_main_2 */static struct omap_hwmod_ocp_if __maybe_unused omap44xx_usb_host_fs__l3_main_2 = {	.master		= &omap44xx_usb_host_fs_hwmod,	.slave		= &omap44xx_l3_main_2_hwmod,	.clk		= "l3_div_ck",	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* usb_host_hs -> l3_main_2 */static struct omap_hwmod_ocp_if omap44xx_usb_host_hs__l3_main_2 = {	.master		= &omap44xx_usb_host_hs_hwmod,	.slave		= &omap44xx_l3_main_2_hwmod,	.clk		= "l3_div_ck",	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* usb_otg_hs -> l3_main_2 */static struct omap_hwmod_ocp_if omap44xx_usb_otg_hs__l3_main_2 = {	.master		= &omap44xx_usb_otg_hs_hwmod,	.slave		= &omap44xx_l3_main_2_hwmod,	.clk		= "l3_div_ck",	.user		= OCP_USER_MPU | OCP_USER_SDMA,};static struct omap_hwmod_addr_space omap44xx_l3_main_3_addrs[] = {	{		.pa_start	= 0x45000000,		.pa_end		= 0x45000fff,		.flags		= ADDR_TYPE_RT	},	{ }};/* l3_main_1 -> l3_main_3 */static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_3 = {	.master		= &omap44xx_l3_main_1_hwmod,	.slave		= &omap44xx_l3_main_3_hwmod,	.clk		= "l3_div_ck",	.addr		= omap44xx_l3_main_3_addrs,	.user		= OCP_USER_MPU,};/* l3_main_2 -> l3_main_3 */static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_3 = {	.master		= &omap44xx_l3_main_2_hwmod,	.slave		= &omap44xx_l3_main_3_hwmod,	.clk		= "l3_div_ck",	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* l4_cfg -> l3_main_3 */static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_3 = {	.master		= &omap44xx_l4_cfg_hwmod,	.slave		= &omap44xx_l3_main_3_hwmod,	.clk		= "l4_div_ck",	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* aess -> l4_abe */static struct omap_hwmod_ocp_if __maybe_unused omap44xx_aess__l4_abe = {	.master		= &omap44xx_aess_hwmod,	.slave		= &omap44xx_l4_abe_hwmod,	.clk		= "ocp_abe_iclk",	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* dsp -> l4_abe */static struct omap_hwmod_ocp_if omap44xx_dsp__l4_abe = {	.master		= &omap44xx_dsp_hwmod,	.slave		= &omap44xx_l4_abe_hwmod,	.clk		= "ocp_abe_iclk",	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* l3_main_1 -> l4_abe */static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_abe = {	.master		= &omap44xx_l3_main_1_hwmod,	.slave		= &omap44xx_l4_abe_hwmod,	.clk		= "l3_div_ck",	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* mpu -> l4_abe */static struct omap_hwmod_ocp_if omap44xx_mpu__l4_abe = {	.master		= &omap44xx_mpu_hwmod,	.slave		= &omap44xx_l4_abe_hwmod,	.clk		= "ocp_abe_iclk",	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* l3_main_1 -> l4_cfg */static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_cfg = {	.master		= &omap44xx_l3_main_1_hwmod,	.slave		= &omap44xx_l4_cfg_hwmod,	.clk		= "l3_div_ck",	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* l3_main_2 -> l4_per */static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l4_per = {	.master		= &omap44xx_l3_main_2_hwmod,	.slave		= &omap44xx_l4_per_hwmod,	.clk		= "l3_div_ck",	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* l4_cfg -> l4_wkup */static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l4_wkup = {	.master		= &omap44xx_l4_cfg_hwmod,	.slave		= &omap44xx_l4_wkup_hwmod,	.clk		= "l4_div_ck",	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* mpu -> mpu_private */static struct omap_hwmod_ocp_if omap44xx_mpu__mpu_private = {	.master		= &omap44xx_mpu_hwmod,	.slave		= &omap44xx_mpu_private_hwmod,	.clk		= "l3_div_ck",	.user		= OCP_USER_MPU | OCP_USER_SDMA,};static struct omap_hwmod_addr_space omap44xx_ocp_wp_noc_addrs[] = {	{		.pa_start	= 0x4a102000,		.pa_end		= 0x4a10207f,		.flags		= ADDR_TYPE_RT	},	{ }};/* l4_cfg -> ocp_wp_noc */static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ocp_wp_noc = {	.master		= &omap44xx_l4_cfg_hwmod,	.slave		= &omap44xx_ocp_wp_noc_hwmod,	.clk		= "l4_div_ck",	.addr		= omap44xx_ocp_wp_noc_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};static struct omap_hwmod_addr_space omap44xx_aess_addrs[] = {	{		.pa_start	= 0x401f1000,		.pa_end		= 0x401f13ff,		.flags		= ADDR_TYPE_RT	},	{ }};/* l4_abe -> aess */static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_abe__aess = {	.master		= &omap44xx_l4_abe_hwmod,	.slave		= &omap44xx_aess_hwmod,	.clk		= "ocp_abe_iclk",	.addr		= omap44xx_aess_addrs,	.user		= OCP_USER_MPU,};static struct omap_hwmod_addr_space omap44xx_aess_dma_addrs[] = {	{		.pa_start	= 0x490f1000,		.pa_end		= 0x490f13ff,		.flags		= ADDR_TYPE_RT	},	{ }};/* l4_abe -> aess (dma) */static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_abe__aess_dma = {	.master		= &omap44xx_l4_abe_hwmod,	.slave		= &omap44xx_aess_hwmod,	.clk		= "ocp_abe_iclk",	.addr		= omap44xx_aess_dma_addrs,	.user		= OCP_USER_SDMA,};/* l3_main_2 -> c2c */static struct omap_hwmod_ocp_if omap44xx_l3_main_2__c2c = {	.master		= &omap44xx_l3_main_2_hwmod,	.slave		= &omap44xx_c2c_hwmod,	.clk		= "l3_div_ck",	.user		= OCP_USER_MPU | OCP_USER_SDMA,};static struct omap_hwmod_addr_space omap44xx_counter_32k_addrs[] = {	{		.pa_start	= 0x4a304000,		.pa_end		= 0x4a30401f,		.flags		= ADDR_TYPE_RT	},	{ }};/* l4_wkup -> counter_32k */static struct omap_hwmod_ocp_if omap44xx_l4_wkup__counter_32k = {	.master		= &omap44xx_l4_wkup_hwmod,	.slave		= &omap44xx_counter_32k_hwmod,	.clk		= "l4_wkup_clk_mux_ck",	.addr		= omap44xx_counter_32k_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};static struct omap_hwmod_addr_space omap44xx_ctrl_module_core_addrs[] = {	{		.pa_start	= 0x4a002000,		.pa_end		= 0x4a0027ff,		.flags		= ADDR_TYPE_RT	},	{ }};/* l4_cfg -> ctrl_module_core */static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ctrl_module_core = {	.master		= &omap44xx_l4_cfg_hwmod,	.slave		= &omap44xx_ctrl_module_core_hwmod,	.clk		= "l4_div_ck",	.addr		= omap44xx_ctrl_module_core_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};static struct omap_hwmod_addr_space omap44xx_ctrl_module_pad_core_addrs[] = {	{		.pa_start	= 0x4a100000,		.pa_end		= 0x4a1007ff,		.flags		= ADDR_TYPE_RT	},	{ }};/* l4_cfg -> ctrl_module_pad_core */static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ctrl_module_pad_core = {	.master		= &omap44xx_l4_cfg_hwmod,	.slave		= &omap44xx_ctrl_module_pad_core_hwmod,	.clk		= "l4_div_ck",	.addr		= omap44xx_ctrl_module_pad_core_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};static struct omap_hwmod_addr_space omap44xx_ctrl_module_wkup_addrs[] = {	{		.pa_start	= 0x4a30c000,		.pa_end		= 0x4a30c7ff,		.flags		= ADDR_TYPE_RT	},	{ }};/* l4_wkup -> ctrl_module_wkup */static struct omap_hwmod_ocp_if omap44xx_l4_wkup__ctrl_module_wkup = {	.master		= &omap44xx_l4_wkup_hwmod,	.slave		= &omap44xx_ctrl_module_wkup_hwmod,	.clk		= "l4_wkup_clk_mux_ck",	.addr		= omap44xx_ctrl_module_wkup_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};static struct omap_hwmod_addr_space omap44xx_ctrl_module_pad_wkup_addrs[] = {	{		.pa_start	= 0x4a31e000,		.pa_end		= 0x4a31e7ff,		.flags		= ADDR_TYPE_RT	},	{ }};/* l4_wkup -> ctrl_module_pad_wkup */static struct omap_hwmod_ocp_if omap44xx_l4_wkup__ctrl_module_pad_wkup = {	.master		= &omap44xx_l4_wkup_hwmod,	.slave		= &omap44xx_ctrl_module_pad_wkup_hwmod,	.clk		= "l4_wkup_clk_mux_ck",	.addr		= omap44xx_ctrl_module_pad_wkup_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};static struct omap_hwmod_addr_space omap44xx_debugss_addrs[] = {	{		.pa_start	= 0x54160000,		.pa_end		= 0x54167fff,		.flags		= ADDR_TYPE_RT	},	{ }};/* l3_instr -> debugss */static struct omap_hwmod_ocp_if omap44xx_l3_instr__debugss = {	.master		= &omap44xx_l3_instr_hwmod,	.slave		= &omap44xx_debugss_hwmod,	.clk		= "l3_div_ck",	.addr		= omap44xx_debugss_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};static struct omap_hwmod_addr_space omap44xx_dma_system_addrs[] = {	{		.pa_start	= 0x4a056000,		.pa_end		= 0x4a056fff,		.flags		= ADDR_TYPE_RT	},	{ }};/* l4_cfg -> dma_system */static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dma_system = {	.master		= &omap44xx_l4_cfg_hwmod,	.slave		= &omap44xx_dma_system_hwmod,	.clk		= "l4_div_ck",	.addr		= omap44xx_dma_system_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};static struct omap_hwmod_addr_space omap44xx_dmic_addrs[] = {	{		.name		= "mpu",		.pa_start	= 0x4012e000,		.pa_end		= 0x4012e07f,		.flags		= ADDR_TYPE_RT	},	{ }};/* l4_abe -> dmic */static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic = {	.master		= &omap44xx_l4_abe_hwmod,	.slave		= &omap44xx_dmic_hwmod,	.clk		= "ocp_abe_iclk",	.addr		= omap44xx_dmic_addrs,	.user		= OCP_USER_MPU,};static struct omap_hwmod_addr_space omap44xx_dmic_dma_addrs[] = {	{		.name		= "dma",		.pa_start	= 0x4902e000,		.pa_end		= 0x4902e07f,		.flags		= ADDR_TYPE_RT	},	{ }};/* l4_abe -> dmic (dma) */static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic_dma = {	.master		= &omap44xx_l4_abe_hwmod,	.slave		= &omap44xx_dmic_hwmod,	.clk		= "ocp_abe_iclk",	.addr		= omap44xx_dmic_dma_addrs,	.user		= OCP_USER_SDMA,};/* dsp -> iva */static struct omap_hwmod_ocp_if omap44xx_dsp__iva = {	.master		= &omap44xx_dsp_hwmod,	.slave		= &omap44xx_iva_hwmod,	.clk		= "dpll_iva_m5x2_ck",	.user		= OCP_USER_DSP,};/* dsp -> sl2if */static struct omap_hwmod_ocp_if __maybe_unused omap44xx_dsp__sl2if = {	.master		= &omap44xx_dsp_hwmod,	.slave		= &omap44xx_sl2if_hwmod,	.clk		= "dpll_iva_m5x2_ck",	.user		= OCP_USER_DSP,};/* l4_cfg -> dsp */static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dsp = {	.master		= &omap44xx_l4_cfg_hwmod,	.slave		= &omap44xx_dsp_hwmod,	.clk		= "l4_div_ck",	.user		= OCP_USER_MPU | OCP_USER_SDMA,};static struct omap_hwmod_addr_space omap44xx_dss_dma_addrs[] = {	{		.pa_start	= 0x58000000,		.pa_end		= 0x5800007f,		.flags		= ADDR_TYPE_RT	},	{ }};/* l3_main_2 -> dss */static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss = {	.master		= &omap44xx_l3_main_2_hwmod,	.slave		= &omap44xx_dss_hwmod,	.clk		= "dss_fck",	.addr		= omap44xx_dss_dma_addrs,	.user		= OCP_USER_SDMA,};static struct omap_hwmod_addr_space omap44xx_dss_addrs[] = {	{		.pa_start	= 0x48040000,		.pa_end		= 0x4804007f,		.flags		= ADDR_TYPE_RT	},	{ }};/* l4_per -> dss */static struct omap_hwmod_ocp_if omap44xx_l4_per__dss = {	.master		= &omap44xx_l4_per_hwmod,	.slave		= &omap44xx_dss_hwmod,	.clk		= "l4_div_ck",	.addr		= omap44xx_dss_addrs,	.user		= OCP_USER_MPU,};static struct omap_hwmod_addr_space omap44xx_dss_dispc_dma_addrs[] = {	{		.pa_start	= 0x58001000,		.pa_end		= 0x58001fff,		.flags		= ADDR_TYPE_RT	},	{ }};/* l3_main_2 -> dss_dispc */static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dispc = {	.master		= &omap44xx_l3_main_2_hwmod,	.slave		= &omap44xx_dss_dispc_hwmod,	.clk		= "dss_fck",	.addr		= omap44xx_dss_dispc_dma_addrs,	.user		= OCP_USER_SDMA,};static struct omap_hwmod_addr_space omap44xx_dss_dispc_addrs[] = {	{		.pa_start	= 0x48041000,		.pa_end		= 0x48041fff,		.flags		= ADDR_TYPE_RT	},	{ }};/* l4_per -> dss_dispc */static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dispc = {	.master		= &omap44xx_l4_per_hwmod,	.slave		= &omap44xx_dss_dispc_hwmod,	.clk		= "l4_div_ck",	.addr		= omap44xx_dss_dispc_addrs,	.user		= OCP_USER_MPU,};static struct omap_hwmod_addr_space omap44xx_dss_dsi1_dma_addrs[] = {	{		.pa_start	= 0x58004000,		.pa_end		= 0x580041ff,		.flags		= ADDR_TYPE_RT	},	{ }};/* l3_main_2 -> dss_dsi1 */static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi1 = {	.master		= &omap44xx_l3_main_2_hwmod,	.slave		= &omap44xx_dss_dsi1_hwmod,	.clk		= "dss_fck",	.addr		= omap44xx_dss_dsi1_dma_addrs,	.user		= OCP_USER_SDMA,};static struct omap_hwmod_addr_space omap44xx_dss_dsi1_addrs[] = {	{		.pa_start	= 0x48044000,		.pa_end		= 0x480441ff,		.flags		= ADDR_TYPE_RT	},	{ }};/* l4_per -> dss_dsi1 */static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi1 = {	.master		= &omap44xx_l4_per_hwmod,	.slave		= &omap44xx_dss_dsi1_hwmod,	.clk		= "l4_div_ck",	.addr		= omap44xx_dss_dsi1_addrs,	.user		= OCP_USER_MPU,};static struct omap_hwmod_addr_space omap44xx_dss_dsi2_dma_addrs[] = {	{		.pa_start	= 0x58005000,		.pa_end		= 0x580051ff,		.flags		= ADDR_TYPE_RT	},	{ }};/* l3_main_2 -> dss_dsi2 */static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi2 = {	.master		= &omap44xx_l3_main_2_hwmod,	.slave		= &omap44xx_dss_dsi2_hwmod,	.clk		= "dss_fck",	.addr		= omap44xx_dss_dsi2_dma_addrs,	.user		= OCP_USER_SDMA,};static struct omap_hwmod_addr_space omap44xx_dss_dsi2_addrs[] = {	{		.pa_start	= 0x48045000,		.pa_end		= 0x480451ff,		.flags		= ADDR_TYPE_RT	},	{ }};/* l4_per -> dss_dsi2 */static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi2 = {	.master		= &omap44xx_l4_per_hwmod,	.slave		= &omap44xx_dss_dsi2_hwmod,	.clk		= "l4_div_ck",	.addr		= omap44xx_dss_dsi2_addrs,	.user		= OCP_USER_MPU,};static struct omap_hwmod_addr_space omap44xx_dss_hdmi_dma_addrs[] = {	{		.pa_start	= 0x58006000,		.pa_end		= 0x58006fff,		.flags		= ADDR_TYPE_RT	},	{ }};/* l3_main_2 -> dss_hdmi */static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_hdmi = {	.master		= &omap44xx_l3_main_2_hwmod,	.slave		= &omap44xx_dss_hdmi_hwmod,	.clk		= "dss_fck",	.addr		= omap44xx_dss_hdmi_dma_addrs,	.user		= OCP_USER_SDMA,};static struct omap_hwmod_addr_space omap44xx_dss_hdmi_addrs[] = {	{		.pa_start	= 0x48046000,		.pa_end		= 0x48046fff,		.flags		= ADDR_TYPE_RT	},	{ }};/* l4_per -> dss_hdmi */static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_hdmi = {	.master		= &omap44xx_l4_per_hwmod,	.slave		= &omap44xx_dss_hdmi_hwmod,	.clk		= "l4_div_ck",	.addr		= omap44xx_dss_hdmi_addrs,	.user		= OCP_USER_MPU,};static struct omap_hwmod_addr_space omap44xx_dss_rfbi_dma_addrs[] = {	{		.pa_start	= 0x58002000,		.pa_end		= 0x580020ff,		.flags		= ADDR_TYPE_RT	},	{ }};/* l3_main_2 -> dss_rfbi */static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_rfbi = {	.master		= &omap44xx_l3_main_2_hwmod,	.slave		= &omap44xx_dss_rfbi_hwmod,	.clk		= "dss_fck",	.addr		= omap44xx_dss_rfbi_dma_addrs,	.user		= OCP_USER_SDMA,};static struct omap_hwmod_addr_space omap44xx_dss_rfbi_addrs[] = {	{		.pa_start	= 0x48042000,		.pa_end		= 0x480420ff,		.flags		= ADDR_TYPE_RT	},	{ }};/* l4_per -> dss_rfbi */static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_rfbi = {	.master		= &omap44xx_l4_per_hwmod,	.slave		= &omap44xx_dss_rfbi_hwmod,	.clk		= "l4_div_ck",	.addr		= omap44xx_dss_rfbi_addrs,	.user		= OCP_USER_MPU,};static struct omap_hwmod_addr_space omap44xx_dss_venc_dma_addrs[] = {	{		.pa_start	= 0x58003000,		.pa_end		= 0x580030ff,		.flags		= ADDR_TYPE_RT	},	{ }};/* l3_main_2 -> dss_venc */static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_venc = {	.master		= &omap44xx_l3_main_2_hwmod,	.slave		= &omap44xx_dss_venc_hwmod,	.clk		= "dss_fck",	.addr		= omap44xx_dss_venc_dma_addrs,	.user		= OCP_USER_SDMA,};static struct omap_hwmod_addr_space omap44xx_dss_venc_addrs[] = {	{		.pa_start	= 0x48043000,		.pa_end		= 0x480430ff,		.flags		= ADDR_TYPE_RT	},	{ }};/* l4_per -> dss_venc */static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_venc = {	.master		= &omap44xx_l4_per_hwmod,	.slave		= &omap44xx_dss_venc_hwmod,	.clk		= "l4_div_ck",	.addr		= omap44xx_dss_venc_addrs,	.user		= OCP_USER_MPU,};static struct omap_hwmod_addr_space omap44xx_elm_addrs[] = {	{		.pa_start	= 0x48078000,		.pa_end		= 0x48078fff,		.flags		= ADDR_TYPE_RT	},	{ }};/* l4_per -> elm */static struct omap_hwmod_ocp_if omap44xx_l4_per__elm = {	.master		= &omap44xx_l4_per_hwmod,	.slave		= &omap44xx_elm_hwmod,	.clk		= "l4_div_ck",	.addr		= omap44xx_elm_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};static struct omap_hwmod_addr_space omap44xx_emif1_addrs[] = {	{		.pa_start	= 0x4c000000,		.pa_end		= 0x4c0000ff,		.flags		= ADDR_TYPE_RT	},	{ }};/* emif_fw -> emif1 */static struct omap_hwmod_ocp_if omap44xx_emif_fw__emif1 = {	.master		= &omap44xx_emif_fw_hwmod,	.slave		= &omap44xx_emif1_hwmod,	.clk		= "l3_div_ck",	.addr		= omap44xx_emif1_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};static struct omap_hwmod_addr_space omap44xx_emif2_addrs[] = {	{		.pa_start	= 0x4d000000,		.pa_end		= 0x4d0000ff,		.flags		= ADDR_TYPE_RT	},	{ }};/* emif_fw -> emif2 */static struct omap_hwmod_ocp_if omap44xx_emif_fw__emif2 = {	.master		= &omap44xx_emif_fw_hwmod,	.slave		= &omap44xx_emif2_hwmod,	.clk		= "l3_div_ck",	.addr		= omap44xx_emif2_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};static struct omap_hwmod_addr_space omap44xx_fdif_addrs[] = {	{		.pa_start	= 0x4a10a000,		.pa_end		= 0x4a10a1ff,		.flags		= ADDR_TYPE_RT	},	{ }};/* l4_cfg -> fdif */static struct omap_hwmod_ocp_if omap44xx_l4_cfg__fdif = {	.master		= &omap44xx_l4_cfg_hwmod,	.slave		= &omap44xx_fdif_hwmod,	.clk		= "l4_div_ck",	.addr		= omap44xx_fdif_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};static struct omap_hwmod_addr_space omap44xx_gpio1_addrs[] = {	{		.pa_start	= 0x4a310000,		.pa_end		= 0x4a3101ff,		.flags		= ADDR_TYPE_RT	},	{ }};/* l4_wkup -> gpio1 */static struct omap_hwmod_ocp_if omap44xx_l4_wkup__gpio1 = {	.master		= &omap44xx_l4_wkup_hwmod,	.slave		= &omap44xx_gpio1_hwmod,	.clk		= "l4_wkup_clk_mux_ck",	.addr		= omap44xx_gpio1_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};static struct omap_hwmod_addr_space omap44xx_gpio2_addrs[] = {	{		.pa_start	= 0x48055000,		.pa_end		= 0x480551ff,		.flags		= ADDR_TYPE_RT	},	{ }};/* l4_per -> gpio2 */static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio2 = {	.master		= &omap44xx_l4_per_hwmod,	.slave		= &omap44xx_gpio2_hwmod,	.clk		= "l4_div_ck",	.addr		= omap44xx_gpio2_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};static struct omap_hwmod_addr_space omap44xx_gpio3_addrs[] = {	{		.pa_start	= 0x48057000,		.pa_end		= 0x480571ff,		.flags		= ADDR_TYPE_RT	},	{ }};/* l4_per -> gpio3 */static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio3 = {	.master		= &omap44xx_l4_per_hwmod,	.slave		= &omap44xx_gpio3_hwmod,	.clk		= "l4_div_ck",	.addr		= omap44xx_gpio3_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};static struct omap_hwmod_addr_space omap44xx_gpio4_addrs[] = {	{		.pa_start	= 0x48059000,		.pa_end		= 0x480591ff,		.flags		= ADDR_TYPE_RT	},	{ }};/* l4_per -> gpio4 */static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio4 = {	.master		= &omap44xx_l4_per_hwmod,	.slave		= &omap44xx_gpio4_hwmod,	.clk		= "l4_div_ck",	.addr		= omap44xx_gpio4_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};static struct omap_hwmod_addr_space omap44xx_gpio5_addrs[] = {	{		.pa_start	= 0x4805b000,		.pa_end		= 0x4805b1ff,		.flags		= ADDR_TYPE_RT	},	{ }};/* l4_per -> gpio5 */static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio5 = {	.master		= &omap44xx_l4_per_hwmod,	.slave		= &omap44xx_gpio5_hwmod,	.clk		= "l4_div_ck",	.addr		= omap44xx_gpio5_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};static struct omap_hwmod_addr_space omap44xx_gpio6_addrs[] = {	{		.pa_start	= 0x4805d000,		.pa_end		= 0x4805d1ff,		.flags		= ADDR_TYPE_RT	},	{ }};/* l4_per -> gpio6 */static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio6 = {	.master		= &omap44xx_l4_per_hwmod,	.slave		= &omap44xx_gpio6_hwmod,	.clk		= "l4_div_ck",	.addr		= omap44xx_gpio6_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};static struct omap_hwmod_addr_space omap44xx_gpmc_addrs[] = {	{		.pa_start	= 0x50000000,		.pa_end		= 0x500003ff,		.flags		= ADDR_TYPE_RT	},	{ }};/* l3_main_2 -> gpmc */static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpmc = {	.master		= &omap44xx_l3_main_2_hwmod,	.slave		= &omap44xx_gpmc_hwmod,	.clk		= "l3_div_ck",	.addr		= omap44xx_gpmc_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};static struct omap_hwmod_addr_space omap44xx_gpu_addrs[] = {	{		.pa_start	= 0x56000000,		.pa_end		= 0x5600ffff,		.flags		= ADDR_TYPE_RT	},	{ }};/* l3_main_2 -> gpu */static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpu = {	.master		= &omap44xx_l3_main_2_hwmod,	.slave		= &omap44xx_gpu_hwmod,	.clk		= "l3_div_ck",	.addr		= omap44xx_gpu_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};static struct omap_hwmod_addr_space omap44xx_hdq1w_addrs[] = {	{		.pa_start	= 0x480b2000,		.pa_end		= 0x480b201f,		.flags		= ADDR_TYPE_RT	},	{ }};/* l4_per -> hdq1w */static struct omap_hwmod_ocp_if omap44xx_l4_per__hdq1w = {	.master		= &omap44xx_l4_per_hwmod,	.slave		= &omap44xx_hdq1w_hwmod,	.clk		= "l4_div_ck",	.addr		= omap44xx_hdq1w_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};static struct omap_hwmod_addr_space omap44xx_hsi_addrs[] = {	{		.pa_start	= 0x4a058000,		.pa_end		= 0x4a05bfff,		.flags		= ADDR_TYPE_RT	},	{ }};/* l4_cfg -> hsi */static struct omap_hwmod_ocp_if omap44xx_l4_cfg__hsi = {	.master		= &omap44xx_l4_cfg_hwmod,	.slave		= &omap44xx_hsi_hwmod,	.clk		= "l4_div_ck",	.addr		= omap44xx_hsi_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};static struct omap_hwmod_addr_space omap44xx_i2c1_addrs[] = {	{		.pa_start	= 0x48070000,		.pa_end		= 0x480700ff,		.flags		= ADDR_TYPE_RT	},	{ }};/* l4_per -> i2c1 */static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c1 = {	.master		= &omap44xx_l4_per_hwmod,	.slave		= &omap44xx_i2c1_hwmod,	.clk		= "l4_div_ck",	.addr		= omap44xx_i2c1_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};static struct omap_hwmod_addr_space omap44xx_i2c2_addrs[] = {	{		.pa_start	= 0x48072000,		.pa_end		= 0x480720ff,		.flags		= ADDR_TYPE_RT	},	{ }};/* l4_per -> i2c2 */static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c2 = {	.master		= &omap44xx_l4_per_hwmod,	.slave		= &omap44xx_i2c2_hwmod,	.clk		= "l4_div_ck",	.addr		= omap44xx_i2c2_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};static struct omap_hwmod_addr_space omap44xx_i2c3_addrs[] = {	{		.pa_start	= 0x48060000,		.pa_end		= 0x480600ff,		.flags		= ADDR_TYPE_RT	},	{ }};/* l4_per -> i2c3 */static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c3 = {	.master		= &omap44xx_l4_per_hwmod,	.slave		= &omap44xx_i2c3_hwmod,	.clk		= "l4_div_ck",	.addr		= omap44xx_i2c3_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};static struct omap_hwmod_addr_space omap44xx_i2c4_addrs[] = {	{		.pa_start	= 0x48350000,		.pa_end		= 0x483500ff,		.flags		= ADDR_TYPE_RT	},	{ }};/* l4_per -> i2c4 */static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c4 = {	.master		= &omap44xx_l4_per_hwmod,	.slave		= &omap44xx_i2c4_hwmod,	.clk		= "l4_div_ck",	.addr		= omap44xx_i2c4_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* l3_main_2 -> ipu */static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ipu = {	.master		= &omap44xx_l3_main_2_hwmod,	.slave		= &omap44xx_ipu_hwmod,	.clk		= "l3_div_ck",	.user		= OCP_USER_MPU | OCP_USER_SDMA,};static struct omap_hwmod_addr_space omap44xx_iss_addrs[] = {	{		.pa_start	= 0x52000000,		.pa_end		= 0x520000ff,		.flags		= ADDR_TYPE_RT	},	{ }};/* l3_main_2 -> iss */static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iss = {	.master		= &omap44xx_l3_main_2_hwmod,	.slave		= &omap44xx_iss_hwmod,	.clk		= "l3_div_ck",	.addr		= omap44xx_iss_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* iva -> sl2if */static struct omap_hwmod_ocp_if __maybe_unused omap44xx_iva__sl2if = {	.master		= &omap44xx_iva_hwmod,	.slave		= &omap44xx_sl2if_hwmod,	.clk		= "dpll_iva_m5x2_ck",	.user		= OCP_USER_IVA,};static struct omap_hwmod_addr_space omap44xx_iva_addrs[] = {	{		.pa_start	= 0x5a000000,		.pa_end		= 0x5a07ffff,		.flags		= ADDR_TYPE_RT	},	{ }};/* l3_main_2 -> iva */static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iva = {	.master		= &omap44xx_l3_main_2_hwmod,	.slave		= &omap44xx_iva_hwmod,	.clk		= "l3_div_ck",	.addr		= omap44xx_iva_addrs,	.user		= OCP_USER_MPU,};static struct omap_hwmod_addr_space omap44xx_kbd_addrs[] = {	{		.pa_start	= 0x4a31c000,		.pa_end		= 0x4a31c07f,		.flags		= ADDR_TYPE_RT	},	{ }};/* l4_wkup -> kbd */static struct omap_hwmod_ocp_if omap44xx_l4_wkup__kbd = {	.master		= &omap44xx_l4_wkup_hwmod,	.slave		= &omap44xx_kbd_hwmod,	.clk		= "l4_wkup_clk_mux_ck",	.addr		= omap44xx_kbd_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};static struct omap_hwmod_addr_space omap44xx_mailbox_addrs[] = {	{		.pa_start	= 0x4a0f4000,		.pa_end		= 0x4a0f41ff,		.flags		= ADDR_TYPE_RT	},	{ }};/* l4_cfg -> mailbox */static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mailbox = {	.master		= &omap44xx_l4_cfg_hwmod,	.slave		= &omap44xx_mailbox_hwmod,	.clk		= "l4_div_ck",	.addr		= omap44xx_mailbox_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};static struct omap_hwmod_addr_space omap44xx_mcasp_addrs[] = {	{		.pa_start	= 0x40128000,		.pa_end		= 0x401283ff,		.flags		= ADDR_TYPE_RT	},	{ }};/* l4_abe -> mcasp */static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcasp = {	.master		= &omap44xx_l4_abe_hwmod,	.slave		= &omap44xx_mcasp_hwmod,	.clk		= "ocp_abe_iclk",	.addr		= omap44xx_mcasp_addrs,	.user		= OCP_USER_MPU,};static struct omap_hwmod_addr_space omap44xx_mcasp_dma_addrs[] = {	{		.pa_start	= 0x49028000,		.pa_end		= 0x490283ff,		.flags		= ADDR_TYPE_RT	},	{ }};/* l4_abe -> mcasp (dma) */static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcasp_dma = {	.master		= &omap44xx_l4_abe_hwmod,	.slave		= &omap44xx_mcasp_hwmod,	.clk		= "ocp_abe_iclk",	.addr		= omap44xx_mcasp_dma_addrs,	.user		= OCP_USER_SDMA,};static struct omap_hwmod_addr_space omap44xx_mcbsp1_addrs[] = {	{		.name		= "mpu",		.pa_start	= 0x40122000,		.pa_end		= 0x401220ff,		.flags		= ADDR_TYPE_RT	},	{ }};/* l4_abe -> mcbsp1 */static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1 = {	.master		= &omap44xx_l4_abe_hwmod,	.slave		= &omap44xx_mcbsp1_hwmod,	.clk		= "ocp_abe_iclk",	.addr		= omap44xx_mcbsp1_addrs,	.user		= OCP_USER_MPU,};static struct omap_hwmod_addr_space omap44xx_mcbsp1_dma_addrs[] = {	{		.name		= "dma",		.pa_start	= 0x49022000,		.pa_end		= 0x490220ff,		.flags		= ADDR_TYPE_RT	},	{ }};/* l4_abe -> mcbsp1 (dma) */static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1_dma = {	.master		= &omap44xx_l4_abe_hwmod,	.slave		= &omap44xx_mcbsp1_hwmod,	.clk		= "ocp_abe_iclk",	.addr		= omap44xx_mcbsp1_dma_addrs,	.user		= OCP_USER_SDMA,};static struct omap_hwmod_addr_space omap44xx_mcbsp2_addrs[] = {	{		.name		= "mpu",		.pa_start	= 0x40124000,		.pa_end		= 0x401240ff,		.flags		= ADDR_TYPE_RT	},	{ }};/* l4_abe -> mcbsp2 */static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2 = {	.master		= &omap44xx_l4_abe_hwmod,	.slave		= &omap44xx_mcbsp2_hwmod,	.clk		= "ocp_abe_iclk",	.addr		= omap44xx_mcbsp2_addrs,	.user		= OCP_USER_MPU,};static struct omap_hwmod_addr_space omap44xx_mcbsp2_dma_addrs[] = {	{		.name		= "dma",		.pa_start	= 0x49024000,		.pa_end		= 0x490240ff,		.flags		= ADDR_TYPE_RT	},	{ }};/* l4_abe -> mcbsp2 (dma) */static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2_dma = {	.master		= &omap44xx_l4_abe_hwmod,	.slave		= &omap44xx_mcbsp2_hwmod,	.clk		= "ocp_abe_iclk",	.addr		= omap44xx_mcbsp2_dma_addrs,	.user		= OCP_USER_SDMA,};static struct omap_hwmod_addr_space omap44xx_mcbsp3_addrs[] = {	{		.name		= "mpu",		.pa_start	= 0x40126000,		.pa_end		= 0x401260ff,		.flags		= ADDR_TYPE_RT	},	{ }};/* l4_abe -> mcbsp3 */static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3 = {	.master		= &omap44xx_l4_abe_hwmod,	.slave		= &omap44xx_mcbsp3_hwmod,	.clk		= "ocp_abe_iclk",	.addr		= omap44xx_mcbsp3_addrs,	.user		= OCP_USER_MPU,};static struct omap_hwmod_addr_space omap44xx_mcbsp3_dma_addrs[] = {	{		.name		= "dma",		.pa_start	= 0x49026000,		.pa_end		= 0x490260ff,		.flags		= ADDR_TYPE_RT	},	{ }};/* l4_abe -> mcbsp3 (dma) */static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3_dma = {	.master		= &omap44xx_l4_abe_hwmod,	.slave		= &omap44xx_mcbsp3_hwmod,	.clk		= "ocp_abe_iclk",	.addr		= omap44xx_mcbsp3_dma_addrs,	.user		= OCP_USER_SDMA,};static struct omap_hwmod_addr_space omap44xx_mcbsp4_addrs[] = {	{		.pa_start	= 0x48096000,		.pa_end		= 0x480960ff,		.flags		= ADDR_TYPE_RT	},	{ }};/* l4_per -> mcbsp4 */static struct omap_hwmod_ocp_if omap44xx_l4_per__mcbsp4 = {	.master		= &omap44xx_l4_per_hwmod,	.slave		= &omap44xx_mcbsp4_hwmod,	.clk		= "l4_div_ck",	.addr		= omap44xx_mcbsp4_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};static struct omap_hwmod_addr_space omap44xx_mcpdm_addrs[] = {	{		.name		= "mpu",		.pa_start	= 0x40132000,		.pa_end		= 0x4013207f,		.flags		= ADDR_TYPE_RT	},	{ }};/* l4_abe -> mcpdm */static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm = {	.master		= &omap44xx_l4_abe_hwmod,	.slave		= &omap44xx_mcpdm_hwmod,	.clk		= "ocp_abe_iclk",	.addr		= omap44xx_mcpdm_addrs,	.user		= OCP_USER_MPU,};
 |