| 123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301 | /* * DO NOT EDIT THIS FILE * This file is under version control at *   svn://sources.blackfin.uclinux.org/toolchain/trunk/proc-defs/header-frags/ * and can be replaced with that version at any time * DO NOT EDIT THIS FILE * * Copyright 2004-2011 Analog Devices Inc. * Licensed under the Clear BSD license. *//* This file should be up to date with: *  - Revision K, 05/23/2011; ADSP-BF542/BF544/BF547/BF548/BF549 Blackfin Processor Anomaly List */#ifndef _MACH_ANOMALY_H_#define _MACH_ANOMALY_H_/* We do not support 0.0 or 0.1 silicon - sorry */#if __SILICON_REVISION__ < 2# error will not work on BF548 silicon version 0.0, or 0.1#endif/* Multi-Issue Instruction with dsp32shiftimm in slot1 and P-reg Store in slot2 Not Supported */#define ANOMALY_05000074 (1)/* DMA_RUN Bit Is Not Valid after a Peripheral Receive Channel DMA Stops */#define ANOMALY_05000119 (1)/* Rx.H Cannot Be Used to Access 16-bit System MMR Registers */#define ANOMALY_05000122 (1)/* Data Corruption/Core Hang with L2/L3 Configured in Writeback Cache Mode */#define ANOMALY_05000220 (__SILICON_REVISION__ < 4)/* False Hardware Error from an Access in the Shadow of a Conditional Branch */#define ANOMALY_05000245 (1)/* Sensitivity To Noise with Slow Input Edge Rates on External SPORT TX and RX Clocks */#define ANOMALY_05000265 (1)/* Certain Data Cache Writethrough Modes Fail for Vddint <= 0.9V */#define ANOMALY_05000272 (1)/* False Hardware Errors Caused by Fetches at the Boundary of Reserved Memory */#define ANOMALY_05000310 (1)/* FIFO Boot Mode Not Functional */#define ANOMALY_05000325 (__SILICON_REVISION__ < 2)/* bfrom_SysControl() Firmware Function Performs Improper System Reset *//* * Note: anomaly sheet says this is fixed with bf54x-0.2+, but testing *       shows that the fix itself does not cover all cases. */#define ANOMALY_05000353 (1)/* Serial Port (SPORT) Multichannel Transmit Failure when Channel 0 Is Disabled */#define ANOMALY_05000357 (1)/* External Memory Read Access Hangs Core With PLL Bypass */#define ANOMALY_05000360 (1)/* DMAs that Go Urgent during Tight Core Writes to External Memory Are Blocked */#define ANOMALY_05000365 (1)/* Addressing Conflict between Boot ROM and Asynchronous Memory */#define ANOMALY_05000369 (1)/* Possible RETS Register Corruption when Subroutine Is under 5 Cycles in Duration */#define ANOMALY_05000371 (__SILICON_REVISION__ < 2)/* Security/Authentication Speedpath Causes Authentication To Fail To Initiate */#define ANOMALY_05000378 (__SILICON_REVISION__ < 2)/* 16-Bit NAND FLASH Boot Mode Is Not Functional */#define ANOMALY_05000379 (1)/* Lockbox SESR Disallows Certain User Interrupts */#define ANOMALY_05000404 (__SILICON_REVISION__ < 2)/* Lockbox SESR Firmware Does Not Save/Restore Full Context */#define ANOMALY_05000405 (1)/* Lockbox SESR Argument Checking Does Not Check L2 Memory Protection Range */#define ANOMALY_05000406 (__SILICON_REVISION__ < 2)/* Lockbox SESR Firmware Arguments Are Not Retained After First Initialization */#define ANOMALY_05000407 (__SILICON_REVISION__ < 2)/* Lockbox Firmware Memory Cleanup Routine Does not Clear Registers */#define ANOMALY_05000408 (1)/* Lockbox firmware leaves MDMA0 channel enabled */#define ANOMALY_05000409 (__SILICON_REVISION__ < 2)/* bfrom_SysControl() Firmware Function Cannot be Used to Enter Power Saving Modes */#define ANOMALY_05000411 (__SILICON_REVISION__ < 2)/* NAND Boot Mode Not Compatible With Some NAND Flash Devices */#define ANOMALY_05000413 (__SILICON_REVISION__ < 2)/* OTP_CHECK_FOR_PREV_WRITE Bit is Not Functional in bfrom_OtpWrite() API */#define ANOMALY_05000414 (__SILICON_REVISION__ < 2)/* Speculative Fetches Can Cause Undesired External FIFO Operations */#define ANOMALY_05000416 (1)/* Multichannel SPORT Channel Misalignment Under Specific Configuration */#define ANOMALY_05000425 (__SILICON_REVISION__ < 4)/* Speculative Fetches of Indirect-Pointer Instructions Can Cause False Hardware Errors */#define ANOMALY_05000426 (1)/* CORE_EPPI_PRIO bit and SYS_EPPI_PRIO bit in the HMDMA1_CONTROL register are not functional */#define ANOMALY_05000427 (__SILICON_REVISION__ < 2)/* WB_EDGE Bit in NFC_IRQSTAT Incorrectly Reflects Buffer Status Instead of IRQ Status */#define ANOMALY_05000429 (__SILICON_REVISION__ < 2)/* Software System Reset Corrupts PLL_LOCKCNT Register */#define ANOMALY_05000430 (__SILICON_REVISION__ >= 2)/* Incorrect Use of Stack in Lockbox Firmware During Authentication */#define ANOMALY_05000431 (__SILICON_REVISION__ < 3)/* SW Breakpoints Ignored Upon Return From Lockbox Authentication */#define ANOMALY_05000434 (1)/* IFLUSH Instruction at End of Hardware Loop Causes Infinite Stall */#define ANOMALY_05000443 (1)/* CDMAPRIO and L2DMAPRIO Bits in the SYSCR Register Are Not Functional */#define ANOMALY_05000446 (1)/* UART IrDA Receiver Fails on Extended Bit Pulses */#define ANOMALY_05000447 (1)/* DDR Clock Duty Cycle Spec Violation (tCH, tCL) */#define ANOMALY_05000448 (__SILICON_REVISION__ == 1)/* Reduced Timing Margins on DDR Output Setup and Hold (tDS and tDH) */#define ANOMALY_05000449 (__SILICON_REVISION__ == 1)/* USB DMA Short Packet Data Corruption */#define ANOMALY_05000450 (1)/* USB Receive Interrupt Is Not Generated in DMA Mode 1 */#define ANOMALY_05000456 (1)/* Host DMA Port Responds to Certain Bus Activity Without HOST_CE Assertion */#define ANOMALY_05000457 (1)/* USB DMA Mode 1 Failure When Multiple USB DMA Channels Are Concurrently Enabled */#define ANOMALY_05000460 (__SILICON_REVISION__ < 4)/* False Hardware Error when RETI Points to Invalid Memory */#define ANOMALY_05000461 (1)/* Synchronization Problem at Startup May Cause SPORT Transmit Channels to Misalign */#define ANOMALY_05000462 (__SILICON_REVISION__ < 4)/* USB DMA RX Data Corruption */#define ANOMALY_05000463 (__SILICON_REVISION__ < 4)/* USB TX DMA Hang */#define ANOMALY_05000464 (__SILICON_REVISION__ < 4)/* USB Rx DMA Hang */#define ANOMALY_05000465 (1)/* TxPktRdy Bit Not Set for Transmit Endpoint When Core and DMA Access USB Endpoint FIFOs Simultaneously */#define ANOMALY_05000466 (__SILICON_REVISION__ < 4)/* Possible USB RX Data Corruption When Control & Data EP FIFOs are Accessed via the Core */#define ANOMALY_05000467 (__SILICON_REVISION__ < 4)/* Interrupted SPORT Receive Data Register Read Results In Underflow when SLEN > 15 */#define ANOMALY_05000473 (1)/* Access to DDR SDRAM Causes System Hang with Certain PLL Settings */#define ANOMALY_05000474 (__SILICON_REVISION__ < 4)/* TESTSET Instruction Cannot Be Interrupted */#define ANOMALY_05000477 (1)/* Reads of ITEST_COMMAND and ITEST_DATA Registers Cause Cache Corruption */#define ANOMALY_05000481 (1)/* Possible USB Data Corruption When Multiple Endpoints Are Accessed by the Core */#define ANOMALY_05000483 (1)/* DDR Trim May Not Be Performed for Certain VLEV Values in OTP Page PBS00L */#define ANOMALY_05000484 (__SILICON_REVISION__ < 3)/* PLL_CTL Change Using bfrom_SysControl() Can Result in Processor Overclocking */#define ANOMALY_05000485 (__SILICON_REVISION__ > 1 && __SILICON_REVISION__ < 4)/* PLL May Latch Incorrect Values Coming Out of Reset */#define ANOMALY_05000489 (1)/* SPI Master Boot Can Fail Under Certain Conditions */#define ANOMALY_05000490 (1)/* Instruction Memory Stalls Can Cause IFLUSH to Fail */#define ANOMALY_05000491 (1)/* EXCPT Instruction May Be Lost If NMI Happens Simultaneously */#define ANOMALY_05000494 (1)/* CNT_COMMAND Functionality Depends on CNT_IMASK Configuration */#define ANOMALY_05000498 (1)/* Nand Flash Controller Hangs When the AMC Requests the Async Pins During the last 16 Bytes of a Page Write Operation. */#define ANOMALY_05000500 (1)/* RXS Bit in SPI_STAT May Become Stuck In RX DMA Modes */#define ANOMALY_05000501 (1)/* Async Memory Writes May Be Skipped When Using Odd Clock Ratios */#define ANOMALY_05000502 (1)/* * These anomalies have been "phased" out of analog.com anomaly sheets and are * here to show running on older silicon just isn't feasible. *//* False Hardware Error when ISR Context Is Not Restored */#define ANOMALY_05000281 (__SILICON_REVISION__ < 1)/* SSYNCs After Writes To CAN/DMA MMR Registers Are Not Always Handled Correctly */#define ANOMALY_05000304 (__SILICON_REVISION__ < 1)/* Errors when SSYNC, CSYNC, or Loads to LT, LB and LC Registers Are Interrupted */#define ANOMALY_05000312 (__SILICON_REVISION__ < 1)/* TWI Slave Boot Mode Is Not Functional */#define ANOMALY_05000324 (__SILICON_REVISION__ < 1)/* Data Lost When Core and DMA Accesses Are Made to the USB FIFO Simultaneously */#define ANOMALY_05000327 (__SILICON_REVISION__ < 1)/* Incorrect Access of OTP_STATUS During otp_write() Function */#define ANOMALY_05000328 (__SILICON_REVISION__ < 1)/* Synchronous Burst Flash Boot Mode Is Not Functional */#define ANOMALY_05000329 (__SILICON_REVISION__ < 1)/* Host DMA Boot Modes Are Not Functional */#define ANOMALY_05000330 (__SILICON_REVISION__ < 1)/* Inadequate Timing Margins on DDR DQS to DQ and DQM Skew */#define ANOMALY_05000334 (__SILICON_REVISION__ < 1)/* Inadequate Rotary Debounce Logic Duration */#define ANOMALY_05000335 (__SILICON_REVISION__ < 1)/* Phantom Interrupt Occurs After First Configuration of Host DMA Port */#define ANOMALY_05000336 (__SILICON_REVISION__ < 1)/* Disallowed Configuration Prevents Subsequent Allowed Configuration on Host DMA Port */#define ANOMALY_05000337 (__SILICON_REVISION__ < 1)/* Slave-Mode SPI0 MISO Failure With CPHA = 0 */#define ANOMALY_05000338 (__SILICON_REVISION__ < 1)/* If Memory Reads Are Enabled on SDH or HOSTDP, Other DMAC1 Peripherals Cannot Read */#define ANOMALY_05000340 (__SILICON_REVISION__ < 1)/* Boot Host Wait (HWAIT) and Boot Host Wait Alternate (HWAITA) Signals Are Swapped */#define ANOMALY_05000344 (__SILICON_REVISION__ < 1)/* USB Calibration Value Is Not Initialized */#define ANOMALY_05000346 (__SILICON_REVISION__ < 1)/* USB Calibration Value to use */#define ANOMALY_05000346_value 0x5411/* Preboot Routine Incorrectly Alters Reset Value of USB Register */#define ANOMALY_05000347 (__SILICON_REVISION__ < 1)/* Data Lost when Core Reads SDH Data FIFO */#define ANOMALY_05000349 (__SILICON_REVISION__ < 1)/* PLL Status Register Is Inaccurate */#define ANOMALY_05000351 (__SILICON_REVISION__ < 1)/* Regulator Programming Blocked when Hibernate Wakeup Source Remains Active */#define ANOMALY_05000355 (__SILICON_REVISION__ < 1)/* System Stalled During A Core Access To AMC While A Core Access To NFC FIFO Is Required */#define ANOMALY_05000356 (__SILICON_REVISION__ < 1)/* WURESET Bit In SYSCR Register Does Not Properly Indicate Hibernate Wake-Up */#define ANOMALY_05000367 (__SILICON_REVISION__ < 1)/* Default PLL MSEL and SSEL Settings Can Cause 400MHz Product To Violate Specifications */#define ANOMALY_05000370 (__SILICON_REVISION__ < 1)/* USB DP/DM Data Pins May Lose State When Entering Hibernate */#define ANOMALY_05000372 (__SILICON_REVISION__ < 1)/* 8-Bit NAND Flash Boot Mode Not Functional */#define ANOMALY_05000382 (__SILICON_REVISION__ < 1)/* Boot from OTP Memory Not Functional */#define ANOMALY_05000385 (__SILICON_REVISION__ < 1)/* bfrom_SysControl() Firmware Routine Not Functional */#define ANOMALY_05000386 (__SILICON_REVISION__ < 1)/* Programmable Preboot Settings Not Functional */#define ANOMALY_05000387 (__SILICON_REVISION__ < 1)/* CRC32 Checksum Support Not Functional */#define ANOMALY_05000388 (__SILICON_REVISION__ < 1)/* Reset Vector Must Not Be in SDRAM Memory Space */#define ANOMALY_05000389 (__SILICON_REVISION__ < 1)/* Changed Meaning of BCODE Field in SYSCR Register */#define ANOMALY_05000390 (__SILICON_REVISION__ < 1)/* Repeated Boot from Page-Mode or Burst-Mode Flash Memory May Fail */#define ANOMALY_05000391 (__SILICON_REVISION__ < 1)/* pTempCurrent Not Present in ADI_BOOT_DATA Structure */#define ANOMALY_05000392 (__SILICON_REVISION__ < 1)/* Deprecated Value of dTempByteCount in ADI_BOOT_DATA Structure */#define ANOMALY_05000393 (__SILICON_REVISION__ < 1)/* Log Buffer Not Functional */#define ANOMALY_05000394 (__SILICON_REVISION__ < 1)/* Hook Routine Not Functional */#define ANOMALY_05000395 (__SILICON_REVISION__ < 1)/* Header Indirect Bit Not Functional */#define ANOMALY_05000396 (__SILICON_REVISION__ < 1)/* BK_ONES, BK_ZEROS, and BK_DATECODE Constants Not Functional */#define ANOMALY_05000397 (__SILICON_REVISION__ < 1)/* OTP Write Accesses Not Supported */#define ANOMALY_05000442 (__SILICON_REVISION__ < 1)/* Incorrect Default Hysteresis Setting for RESET, NMI, and BMODE Signals */#define ANOMALY_05000452 (__SILICON_REVISION__ < 1)/* Anomalies that don't exist on this proc */#define ANOMALY_05000099 (0)#define ANOMALY_05000120 (0)#define ANOMALY_05000125 (0)#define ANOMALY_05000149 (0)#define ANOMALY_05000158 (0)#define ANOMALY_05000171 (0)#define ANOMALY_05000179 (0)#define ANOMALY_05000182 (0)#define ANOMALY_05000183 (0)#define ANOMALY_05000189 (0)#define ANOMALY_05000198 (0)#define ANOMALY_05000202 (0)#define ANOMALY_05000215 (0)#define ANOMALY_05000219 (0)#define ANOMALY_05000227 (0)#define ANOMALY_05000230 (0)#define ANOMALY_05000231 (0)#define ANOMALY_05000233 (0)#define ANOMALY_05000234 (0)#define ANOMALY_05000242 (0)#define ANOMALY_05000244 (0)#define ANOMALY_05000248 (0)#define ANOMALY_05000250 (0)#define ANOMALY_05000254 (0)#define ANOMALY_05000257 (0)#define ANOMALY_05000261 (0)#define ANOMALY_05000263 (0)#define ANOMALY_05000266 (0)#define ANOMALY_05000273 (0)#define ANOMALY_05000274 (0)#define ANOMALY_05000278 (0)#define ANOMALY_05000283 (0)#define ANOMALY_05000287 (0)#define ANOMALY_05000301 (0)#define ANOMALY_05000305 (0)#define ANOMALY_05000307 (0)#define ANOMALY_05000311 (0)#define ANOMALY_05000315 (0)#define ANOMALY_05000323 (0)#define ANOMALY_05000362 (1)#define ANOMALY_05000363 (0)#define ANOMALY_05000364 (0)#define ANOMALY_05000380 (0)#define ANOMALY_05000400 (0)#define ANOMALY_05000402 (0)#define ANOMALY_05000412 (0)#define ANOMALY_05000432 (0)#define ANOMALY_05000435 (0)#define ANOMALY_05000440 (0)#define ANOMALY_05000475 (0)#define ANOMALY_05000480 (0)#define ANOMALY_16000030 (0)#endif
 |