commandProcessing.h 117 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405
  1. /*
  2. * Copyright 2011 Analog Devices Inc.
  3. *
  4. * Licensed under the Clear BSD license or the GPL-2 (or later)
  5. */
  6. #ifndef _DEF_BF60X_H
  7. #define _DEF_BF60X_H
  8. /* ************************************************************** */
  9. /* SYSTEM & MMR ADDRESS DEFINITIONS COMMON TO ALL ADSP-BF60x */
  10. /* ************************************************************** */
  11. /* =========================
  12. CNT Registers
  13. ========================= */
  14. /* =========================
  15. CNT0
  16. ========================= */
  17. #define CNT_CONFIG 0xFFC00400 /* CNT0 Configuration Register */
  18. #define CNT_IMASK 0xFFC00404 /* CNT0 Interrupt Mask Register */
  19. #define CNT_STATUS 0xFFC00408 /* CNT0 Status Register */
  20. #define CNT_COMMAND 0xFFC0040C /* CNT0 Command Register */
  21. #define CNT_DEBOUNCE 0xFFC00410 /* CNT0 Debounce Register */
  22. #define CNT_COUNTER 0xFFC00414 /* CNT0 Counter Register */
  23. #define CNT_MAX 0xFFC00418 /* CNT0 Maximum Count Register */
  24. #define CNT_MIN 0xFFC0041C /* CNT0 Minimum Count Register */
  25. /* =========================
  26. RSI Registers
  27. ========================= */
  28. #define RSI_CLK_CONTROL 0xFFC00604 /* RSI0 Clock Control Register */
  29. #define RSI_ARGUMENT 0xFFC00608 /* RSI0 Argument Register */
  30. #define RSI_COMMAND 0xFFC0060C /* RSI0 Command Register */
  31. #define RSI_RESP_CMD 0xFFC00610 /* RSI0 Response Command Register */
  32. #define RSI_RESPONSE0 0xFFC00614 /* RSI0 Response 0 Register */
  33. #define RSI_RESPONSE1 0xFFC00618 /* RSI0 Response 1 Register */
  34. #define RSI_RESPONSE2 0xFFC0061C /* RSI0 Response 2 Register */
  35. #define RSI_RESPONSE3 0xFFC00620 /* RSI0 Response 3 Register */
  36. #define RSI_DATA_TIMER 0xFFC00624 /* RSI0 Data Timer Register */
  37. #define RSI_DATA_LGTH 0xFFC00628 /* RSI0 Data Length Register */
  38. #define RSI_DATA_CONTROL 0xFFC0062C /* RSI0 Data Control Register */
  39. #define RSI_DATA_CNT 0xFFC00630 /* RSI0 Data Count Register */
  40. #define RSI_STATUS 0xFFC00634 /* RSI0 Status Register */
  41. #define RSI_STATUSCL 0xFFC00638 /* RSI0 Status Clear Register */
  42. #define RSI_MASK0 0xFFC0063C /* RSI0 Interrupt 0 Mask Register */
  43. #define RSI_MASK1 0xFFC00640 /* RSI0 Interrupt 1 Mask Register */
  44. #define RSI_FIFO_CNT 0xFFC00648 /* RSI0 FIFO Counter Register */
  45. #define RSI_CEATA_CONTROL 0xFFC0064C /* RSI0 This register contains bit to dis CCS gen */
  46. #define RSI_BOOT_TCNTR 0xFFC00650 /* RSI0 Boot Timing Counter Register */
  47. #define RSI_BACK_TOUT 0xFFC00654 /* RSI0 Boot Acknowledge Timeout Register */
  48. #define RSI_SLP_WKUP_TOUT 0xFFC00658 /* RSI0 Sleep Wakeup Timeout Register */
  49. #define RSI_BLKSZ 0xFFC0065C /* RSI0 Block Size Register */
  50. #define RSI_FIFO 0xFFC00680 /* RSI0 Data FIFO Register */
  51. #define RSI_ESTAT 0xFFC006C0 /* RSI0 Exception Status Register */
  52. #define RSI_EMASK 0xFFC006C4 /* RSI0 Exception Mask Register */
  53. #define RSI_CONFIG 0xFFC006C8 /* RSI0 Configuration Register */
  54. #define RSI_RD_WAIT_EN 0xFFC006CC /* RSI0 Read Wait Enable Register */
  55. #define RSI_PID0 0xFFC006D0 /* RSI0 Peripheral Identification Register */
  56. #define RSI_PID1 0xFFC006D4 /* RSI0 Peripheral Identification Register */
  57. #define RSI_PID2 0xFFC006D8 /* RSI0 Peripheral Identification Register */
  58. #define RSI_PID3 0xFFC006DC /* RSI0 Peripheral Identification Register */
  59. /* =========================
  60. CAN Registers
  61. ========================= */
  62. /* =========================
  63. CAN0
  64. ========================= */
  65. #define CAN0_MC1 0xFFC00A00 /* CAN0 Mailbox Configuration Register 1 */
  66. #define CAN0_MD1 0xFFC00A04 /* CAN0 Mailbox Direction Register 1 */
  67. #define CAN0_TRS1 0xFFC00A08 /* CAN0 Transmission Request Set Register 1 */
  68. #define CAN0_TRR1 0xFFC00A0C /* CAN0 Transmission Request Reset Register 1 */
  69. #define CAN0_TA1 0xFFC00A10 /* CAN0 Transmission Acknowledge Register 1 */
  70. #define CAN0_AA1 0xFFC00A14 /* CAN0 Abort Acknowledge Register 1 */
  71. #define CAN0_RMP1 0xFFC00A18 /* CAN0 Receive Message Pending Register 1 */
  72. #define CAN0_RML1 0xFFC00A1C /* CAN0 Receive Message Lost Register 1 */
  73. #define CAN0_MBTIF1 0xFFC00A20 /* CAN0 Mailbox Transmit Interrupt Flag Register 1 */
  74. #define CAN0_MBRIF1 0xFFC00A24 /* CAN0 Mailbox Receive Interrupt Flag Register 1 */
  75. #define CAN0_MBIM1 0xFFC00A28 /* CAN0 Mailbox Interrupt Mask Register 1 */
  76. #define CAN0_RFH1 0xFFC00A2C /* CAN0 Remote Frame Handling Register 1 */
  77. #define CAN0_OPSS1 0xFFC00A30 /* CAN0 Overwrite Protection/Single Shot Transmission Register 1 */
  78. #define CAN0_MC2 0xFFC00A40 /* CAN0 Mailbox Configuration Register 2 */
  79. #define CAN0_MD2 0xFFC00A44 /* CAN0 Mailbox Direction Register 2 */
  80. #define CAN0_TRS2 0xFFC00A48 /* CAN0 Transmission Request Set Register 2 */
  81. #define CAN0_TRR2 0xFFC00A4C /* CAN0 Transmission Request Reset Register 2 */
  82. #define CAN0_TA2 0xFFC00A50 /* CAN0 Transmission Acknowledge Register 2 */
  83. #define CAN0_AA2 0xFFC00A54 /* CAN0 Abort Acknowledge Register 2 */
  84. #define CAN0_RMP2 0xFFC00A58 /* CAN0 Receive Message Pending Register 2 */
  85. #define CAN0_RML2 0xFFC00A5C /* CAN0 Receive Message Lost Register 2 */
  86. #define CAN0_MBTIF2 0xFFC00A60 /* CAN0 Mailbox Transmit Interrupt Flag Register 2 */
  87. #define CAN0_MBRIF2 0xFFC00A64 /* CAN0 Mailbox Receive Interrupt Flag Register 2 */
  88. #define CAN0_MBIM2 0xFFC00A68 /* CAN0 Mailbox Interrupt Mask Register 2 */
  89. #define CAN0_RFH2 0xFFC00A6C /* CAN0 Remote Frame Handling Register 2 */
  90. #define CAN0_OPSS2 0xFFC00A70 /* CAN0 Overwrite Protection/Single Shot Transmission Register 2 */
  91. #define CAN0_CLOCK 0xFFC00A80 /* CAN0 Clock Register */
  92. #define CAN0_TIMING 0xFFC00A84 /* CAN0 Timing Register */
  93. #define CAN0_DEBUG 0xFFC00A88 /* CAN0 Debug Register */
  94. #define CAN0_STATUS 0xFFC00A8C /* CAN0 Status Register */
  95. #define CAN0_CEC 0xFFC00A90 /* CAN0 Error Counter Register */
  96. #define CAN0_GIS 0xFFC00A94 /* CAN0 Global CAN Interrupt Status */
  97. #define CAN0_GIM 0xFFC00A98 /* CAN0 Global CAN Interrupt Mask */
  98. #define CAN0_GIF 0xFFC00A9C /* CAN0 Global CAN Interrupt Flag */
  99. #define CAN0_CONTROL 0xFFC00AA0 /* CAN0 CAN Master Control Register */
  100. #define CAN0_INTR 0xFFC00AA4 /* CAN0 Interrupt Pending Register */
  101. #define CAN0_MBTD 0xFFC00AAC /* CAN0 Temporary Mailbox Disable Register */
  102. #define CAN0_EWR 0xFFC00AB0 /* CAN0 Error Counter Warning Level Register */
  103. #define CAN0_ESR 0xFFC00AB4 /* CAN0 Error Status Register */
  104. #define CAN0_UCCNT 0xFFC00AC4 /* CAN0 Universal Counter Register */
  105. #define CAN0_UCRC 0xFFC00AC8 /* CAN0 Universal Counter Reload/Capture Register */
  106. #define CAN0_UCCNF 0xFFC00ACC /* CAN0 Universal Counter Configuration Mode Register */
  107. #define CAN0_AM00L 0xFFC00B00 /* CAN0 Acceptance Mask Register (L) */
  108. #define CAN0_AM01L 0xFFC00B08 /* CAN0 Acceptance Mask Register (L) */
  109. #define CAN0_AM02L 0xFFC00B10 /* CAN0 Acceptance Mask Register (L) */
  110. #define CAN0_AM03L 0xFFC00B18 /* CAN0 Acceptance Mask Register (L) */
  111. #define CAN0_AM04L 0xFFC00B20 /* CAN0 Acceptance Mask Register (L) */
  112. #define CAN0_AM05L 0xFFC00B28 /* CAN0 Acceptance Mask Register (L) */
  113. #define CAN0_AM06L 0xFFC00B30 /* CAN0 Acceptance Mask Register (L) */
  114. #define CAN0_AM07L 0xFFC00B38 /* CAN0 Acceptance Mask Register (L) */
  115. #define CAN0_AM08L 0xFFC00B40 /* CAN0 Acceptance Mask Register (L) */
  116. #define CAN0_AM09L 0xFFC00B48 /* CAN0 Acceptance Mask Register (L) */
  117. #define CAN0_AM10L 0xFFC00B50 /* CAN0 Acceptance Mask Register (L) */
  118. #define CAN0_AM11L 0xFFC00B58 /* CAN0 Acceptance Mask Register (L) */
  119. #define CAN0_AM12L 0xFFC00B60 /* CAN0 Acceptance Mask Register (L) */
  120. #define CAN0_AM13L 0xFFC00B68 /* CAN0 Acceptance Mask Register (L) */
  121. #define CAN0_AM14L 0xFFC00B70 /* CAN0 Acceptance Mask Register (L) */
  122. #define CAN0_AM15L 0xFFC00B78 /* CAN0 Acceptance Mask Register (L) */
  123. #define CAN0_AM16L 0xFFC00B80 /* CAN0 Acceptance Mask Register (L) */
  124. #define CAN0_AM17L 0xFFC00B88 /* CAN0 Acceptance Mask Register (L) */
  125. #define CAN0_AM18L 0xFFC00B90 /* CAN0 Acceptance Mask Register (L) */
  126. #define CAN0_AM19L 0xFFC00B98 /* CAN0 Acceptance Mask Register (L) */
  127. #define CAN0_AM20L 0xFFC00BA0 /* CAN0 Acceptance Mask Register (L) */
  128. #define CAN0_AM21L 0xFFC00BA8 /* CAN0 Acceptance Mask Register (L) */
  129. #define CAN0_AM22L 0xFFC00BB0 /* CAN0 Acceptance Mask Register (L) */
  130. #define CAN0_AM23L 0xFFC00BB8 /* CAN0 Acceptance Mask Register (L) */
  131. #define CAN0_AM24L 0xFFC00BC0 /* CAN0 Acceptance Mask Register (L) */
  132. #define CAN0_AM25L 0xFFC00BC8 /* CAN0 Acceptance Mask Register (L) */
  133. #define CAN0_AM26L 0xFFC00BD0 /* CAN0 Acceptance Mask Register (L) */
  134. #define CAN0_AM27L 0xFFC00BD8 /* CAN0 Acceptance Mask Register (L) */
  135. #define CAN0_AM28L 0xFFC00BE0 /* CAN0 Acceptance Mask Register (L) */
  136. #define CAN0_AM29L 0xFFC00BE8 /* CAN0 Acceptance Mask Register (L) */
  137. #define CAN0_AM30L 0xFFC00BF0 /* CAN0 Acceptance Mask Register (L) */
  138. #define CAN0_AM31L 0xFFC00BF8 /* CAN0 Acceptance Mask Register (L) */
  139. #define CAN0_AM00H 0xFFC00B04 /* CAN0 Acceptance Mask Register (H) */
  140. #define CAN0_AM01H 0xFFC00B0C /* CAN0 Acceptance Mask Register (H) */
  141. #define CAN0_AM02H 0xFFC00B14 /* CAN0 Acceptance Mask Register (H) */
  142. #define CAN0_AM03H 0xFFC00B1C /* CAN0 Acceptance Mask Register (H) */
  143. #define CAN0_AM04H 0xFFC00B24 /* CAN0 Acceptance Mask Register (H) */
  144. #define CAN0_AM05H 0xFFC00B2C /* CAN0 Acceptance Mask Register (H) */
  145. #define CAN0_AM06H 0xFFC00B34 /* CAN0 Acceptance Mask Register (H) */
  146. #define CAN0_AM07H 0xFFC00B3C /* CAN0 Acceptance Mask Register (H) */
  147. #define CAN0_AM08H 0xFFC00B44 /* CAN0 Acceptance Mask Register (H) */
  148. #define CAN0_AM09H 0xFFC00B4C /* CAN0 Acceptance Mask Register (H) */
  149. #define CAN0_AM10H 0xFFC00B54 /* CAN0 Acceptance Mask Register (H) */
  150. #define CAN0_AM11H 0xFFC00B5C /* CAN0 Acceptance Mask Register (H) */
  151. #define CAN0_AM12H 0xFFC00B64 /* CAN0 Acceptance Mask Register (H) */
  152. #define CAN0_AM13H 0xFFC00B6C /* CAN0 Acceptance Mask Register (H) */
  153. #define CAN0_AM14H 0xFFC00B74 /* CAN0 Acceptance Mask Register (H) */
  154. #define CAN0_AM15H 0xFFC00B7C /* CAN0 Acceptance Mask Register (H) */
  155. #define CAN0_AM16H 0xFFC00B84 /* CAN0 Acceptance Mask Register (H) */
  156. #define CAN0_AM17H 0xFFC00B8C /* CAN0 Acceptance Mask Register (H) */
  157. #define CAN0_AM18H 0xFFC00B94 /* CAN0 Acceptance Mask Register (H) */
  158. #define CAN0_AM19H 0xFFC00B9C /* CAN0 Acceptance Mask Register (H) */
  159. #define CAN0_AM20H 0xFFC00BA4 /* CAN0 Acceptance Mask Register (H) */
  160. #define CAN0_AM21H 0xFFC00BAC /* CAN0 Acceptance Mask Register (H) */
  161. #define CAN0_AM22H 0xFFC00BB4 /* CAN0 Acceptance Mask Register (H) */
  162. #define CAN0_AM23H 0xFFC00BBC /* CAN0 Acceptance Mask Register (H) */
  163. #define CAN0_AM24H 0xFFC00BC4 /* CAN0 Acceptance Mask Register (H) */
  164. #define CAN0_AM25H 0xFFC00BCC /* CAN0 Acceptance Mask Register (H) */
  165. #define CAN0_AM26H 0xFFC00BD4 /* CAN0 Acceptance Mask Register (H) */
  166. #define CAN0_AM27H 0xFFC00BDC /* CAN0 Acceptance Mask Register (H) */
  167. #define CAN0_AM28H 0xFFC00BE4 /* CAN0 Acceptance Mask Register (H) */
  168. #define CAN0_AM29H 0xFFC00BEC /* CAN0 Acceptance Mask Register (H) */
  169. #define CAN0_AM30H 0xFFC00BF4 /* CAN0 Acceptance Mask Register (H) */
  170. #define CAN0_AM31H 0xFFC00BFC /* CAN0 Acceptance Mask Register (H) */
  171. #define CAN0_MB00_DATA0 0xFFC00C00 /* CAN0 Mailbox Word 0 Register */
  172. #define CAN0_MB01_DATA0 0xFFC00C20 /* CAN0 Mailbox Word 0 Register */
  173. #define CAN0_MB02_DATA0 0xFFC00C40 /* CAN0 Mailbox Word 0 Register */
  174. #define CAN0_MB03_DATA0 0xFFC00C60 /* CAN0 Mailbox Word 0 Register */
  175. #define CAN0_MB04_DATA0 0xFFC00C80 /* CAN0 Mailbox Word 0 Register */
  176. #define CAN0_MB05_DATA0 0xFFC00CA0 /* CAN0 Mailbox Word 0 Register */
  177. #define CAN0_MB06_DATA0 0xFFC00CC0 /* CAN0 Mailbox Word 0 Register */
  178. #define CAN0_MB07_DATA0 0xFFC00CE0 /* CAN0 Mailbox Word 0 Register */
  179. #define CAN0_MB08_DATA0 0xFFC00D00 /* CAN0 Mailbox Word 0 Register */
  180. #define CAN0_MB09_DATA0 0xFFC00D20 /* CAN0 Mailbox Word 0 Register */
  181. #define CAN0_MB10_DATA0 0xFFC00D40 /* CAN0 Mailbox Word 0 Register */
  182. #define CAN0_MB11_DATA0 0xFFC00D60 /* CAN0 Mailbox Word 0 Register */
  183. #define CAN0_MB12_DATA0 0xFFC00D80 /* CAN0 Mailbox Word 0 Register */
  184. #define CAN0_MB13_DATA0 0xFFC00DA0 /* CAN0 Mailbox Word 0 Register */
  185. #define CAN0_MB14_DATA0 0xFFC00DC0 /* CAN0 Mailbox Word 0 Register */
  186. #define CAN0_MB15_DATA0 0xFFC00DE0 /* CAN0 Mailbox Word 0 Register */
  187. #define CAN0_MB16_DATA0 0xFFC00E00 /* CAN0 Mailbox Word 0 Register */
  188. #define CAN0_MB17_DATA0 0xFFC00E20 /* CAN0 Mailbox Word 0 Register */
  189. #define CAN0_MB18_DATA0 0xFFC00E40 /* CAN0 Mailbox Word 0 Register */
  190. #define CAN0_MB19_DATA0 0xFFC00E60 /* CAN0 Mailbox Word 0 Register */
  191. #define CAN0_MB20_DATA0 0xFFC00E80 /* CAN0 Mailbox Word 0 Register */
  192. #define CAN0_MB21_DATA0 0xFFC00EA0 /* CAN0 Mailbox Word 0 Register */
  193. #define CAN0_MB22_DATA0 0xFFC00EC0 /* CAN0 Mailbox Word 0 Register */
  194. #define CAN0_MB23_DATA0 0xFFC00EE0 /* CAN0 Mailbox Word 0 Register */
  195. #define CAN0_MB24_DATA0 0xFFC00F00 /* CAN0 Mailbox Word 0 Register */
  196. #define CAN0_MB25_DATA0 0xFFC00F20 /* CAN0 Mailbox Word 0 Register */
  197. #define CAN0_MB26_DATA0 0xFFC00F40 /* CAN0 Mailbox Word 0 Register */
  198. #define CAN0_MB27_DATA0 0xFFC00F60 /* CAN0 Mailbox Word 0 Register */
  199. #define CAN0_MB28_DATA0 0xFFC00F80 /* CAN0 Mailbox Word 0 Register */
  200. #define CAN0_MB29_DATA0 0xFFC00FA0 /* CAN0 Mailbox Word 0 Register */
  201. #define CAN0_MB30_DATA0 0xFFC00FC0 /* CAN0 Mailbox Word 0 Register */
  202. #define CAN0_MB31_DATA0 0xFFC00FE0 /* CAN0 Mailbox Word 0 Register */
  203. #define CAN0_MB00_DATA1 0xFFC00C04 /* CAN0 Mailbox Word 1 Register */
  204. #define CAN0_MB01_DATA1 0xFFC00C24 /* CAN0 Mailbox Word 1 Register */
  205. #define CAN0_MB02_DATA1 0xFFC00C44 /* CAN0 Mailbox Word 1 Register */
  206. #define CAN0_MB03_DATA1 0xFFC00C64 /* CAN0 Mailbox Word 1 Register */
  207. #define CAN0_MB04_DATA1 0xFFC00C84 /* CAN0 Mailbox Word 1 Register */
  208. #define CAN0_MB05_DATA1 0xFFC00CA4 /* CAN0 Mailbox Word 1 Register */
  209. #define CAN0_MB06_DATA1 0xFFC00CC4 /* CAN0 Mailbox Word 1 Register */
  210. #define CAN0_MB07_DATA1 0xFFC00CE4 /* CAN0 Mailbox Word 1 Register */
  211. #define CAN0_MB08_DATA1 0xFFC00D04 /* CAN0 Mailbox Word 1 Register */
  212. #define CAN0_MB09_DATA1 0xFFC00D24 /* CAN0 Mailbox Word 1 Register */
  213. #define CAN0_MB10_DATA1 0xFFC00D44 /* CAN0 Mailbox Word 1 Register */
  214. #define CAN0_MB11_DATA1 0xFFC00D64 /* CAN0 Mailbox Word 1 Register */
  215. #define CAN0_MB12_DATA1 0xFFC00D84 /* CAN0 Mailbox Word 1 Register */
  216. #define CAN0_MB13_DATA1 0xFFC00DA4 /* CAN0 Mailbox Word 1 Register */
  217. #define CAN0_MB14_DATA1 0xFFC00DC4 /* CAN0 Mailbox Word 1 Register */
  218. #define CAN0_MB15_DATA1 0xFFC00DE4 /* CAN0 Mailbox Word 1 Register */
  219. #define CAN0_MB16_DATA1 0xFFC00E04 /* CAN0 Mailbox Word 1 Register */
  220. #define CAN0_MB17_DATA1 0xFFC00E24 /* CAN0 Mailbox Word 1 Register */
  221. #define CAN0_MB18_DATA1 0xFFC00E44 /* CAN0 Mailbox Word 1 Register */
  222. #define CAN0_MB19_DATA1 0xFFC00E64 /* CAN0 Mailbox Word 1 Register */
  223. #define CAN0_MB20_DATA1 0xFFC00E84 /* CAN0 Mailbox Word 1 Register */
  224. #define CAN0_MB21_DATA1 0xFFC00EA4 /* CAN0 Mailbox Word 1 Register */
  225. #define CAN0_MB22_DATA1 0xFFC00EC4 /* CAN0 Mailbox Word 1 Register */
  226. #define CAN0_MB23_DATA1 0xFFC00EE4 /* CAN0 Mailbox Word 1 Register */
  227. #define CAN0_MB24_DATA1 0xFFC00F04 /* CAN0 Mailbox Word 1 Register */
  228. #define CAN0_MB25_DATA1 0xFFC00F24 /* CAN0 Mailbox Word 1 Register */
  229. #define CAN0_MB26_DATA1 0xFFC00F44 /* CAN0 Mailbox Word 1 Register */
  230. #define CAN0_MB27_DATA1 0xFFC00F64 /* CAN0 Mailbox Word 1 Register */
  231. #define CAN0_MB28_DATA1 0xFFC00F84 /* CAN0 Mailbox Word 1 Register */
  232. #define CAN0_MB29_DATA1 0xFFC00FA4 /* CAN0 Mailbox Word 1 Register */
  233. #define CAN0_MB30_DATA1 0xFFC00FC4 /* CAN0 Mailbox Word 1 Register */
  234. #define CAN0_MB31_DATA1 0xFFC00FE4 /* CAN0 Mailbox Word 1 Register */
  235. #define CAN0_MB00_DATA2 0xFFC00C08 /* CAN0 Mailbox Word 2 Register */
  236. #define CAN0_MB01_DATA2 0xFFC00C28 /* CAN0 Mailbox Word 2 Register */
  237. #define CAN0_MB02_DATA2 0xFFC00C48 /* CAN0 Mailbox Word 2 Register */
  238. #define CAN0_MB03_DATA2 0xFFC00C68 /* CAN0 Mailbox Word 2 Register */
  239. #define CAN0_MB04_DATA2 0xFFC00C88 /* CAN0 Mailbox Word 2 Register */
  240. #define CAN0_MB05_DATA2 0xFFC00CA8 /* CAN0 Mailbox Word 2 Register */
  241. #define CAN0_MB06_DATA2 0xFFC00CC8 /* CAN0 Mailbox Word 2 Register */
  242. #define CAN0_MB07_DATA2 0xFFC00CE8 /* CAN0 Mailbox Word 2 Register */
  243. #define CAN0_MB08_DATA2 0xFFC00D08 /* CAN0 Mailbox Word 2 Register */
  244. #define CAN0_MB09_DATA2 0xFFC00D28 /* CAN0 Mailbox Word 2 Register */
  245. #define CAN0_MB10_DATA2 0xFFC00D48 /* CAN0 Mailbox Word 2 Register */
  246. #define CAN0_MB11_DATA2 0xFFC00D68 /* CAN0 Mailbox Word 2 Register */
  247. #define CAN0_MB12_DATA2 0xFFC00D88 /* CAN0 Mailbox Word 2 Register */
  248. #define CAN0_MB13_DATA2 0xFFC00DA8 /* CAN0 Mailbox Word 2 Register */
  249. #define CAN0_MB14_DATA2 0xFFC00DC8 /* CAN0 Mailbox Word 2 Register */
  250. #define CAN0_MB15_DATA2 0xFFC00DE8 /* CAN0 Mailbox Word 2 Register */
  251. #define CAN0_MB16_DATA2 0xFFC00E08 /* CAN0 Mailbox Word 2 Register */
  252. #define CAN0_MB17_DATA2 0xFFC00E28 /* CAN0 Mailbox Word 2 Register */
  253. #define CAN0_MB18_DATA2 0xFFC00E48 /* CAN0 Mailbox Word 2 Register */
  254. #define CAN0_MB19_DATA2 0xFFC00E68 /* CAN0 Mailbox Word 2 Register */
  255. #define CAN0_MB20_DATA2 0xFFC00E88 /* CAN0 Mailbox Word 2 Register */
  256. #define CAN0_MB21_DATA2 0xFFC00EA8 /* CAN0 Mailbox Word 2 Register */
  257. #define CAN0_MB22_DATA2 0xFFC00EC8 /* CAN0 Mailbox Word 2 Register */
  258. #define CAN0_MB23_DATA2 0xFFC00EE8 /* CAN0 Mailbox Word 2 Register */
  259. #define CAN0_MB24_DATA2 0xFFC00F08 /* CAN0 Mailbox Word 2 Register */
  260. #define CAN0_MB25_DATA2 0xFFC00F28 /* CAN0 Mailbox Word 2 Register */
  261. #define CAN0_MB26_DATA2 0xFFC00F48 /* CAN0 Mailbox Word 2 Register */
  262. #define CAN0_MB27_DATA2 0xFFC00F68 /* CAN0 Mailbox Word 2 Register */
  263. #define CAN0_MB28_DATA2 0xFFC00F88 /* CAN0 Mailbox Word 2 Register */
  264. #define CAN0_MB29_DATA2 0xFFC00FA8 /* CAN0 Mailbox Word 2 Register */
  265. #define CAN0_MB30_DATA2 0xFFC00FC8 /* CAN0 Mailbox Word 2 Register */
  266. #define CAN0_MB31_DATA2 0xFFC00FE8 /* CAN0 Mailbox Word 2 Register */
  267. #define CAN0_MB00_DATA3 0xFFC00C0C /* CAN0 Mailbox Word 3 Register */
  268. #define CAN0_MB01_DATA3 0xFFC00C2C /* CAN0 Mailbox Word 3 Register */
  269. #define CAN0_MB02_DATA3 0xFFC00C4C /* CAN0 Mailbox Word 3 Register */
  270. #define CAN0_MB03_DATA3 0xFFC00C6C /* CAN0 Mailbox Word 3 Register */
  271. #define CAN0_MB04_DATA3 0xFFC00C8C /* CAN0 Mailbox Word 3 Register */
  272. #define CAN0_MB05_DATA3 0xFFC00CAC /* CAN0 Mailbox Word 3 Register */
  273. #define CAN0_MB06_DATA3 0xFFC00CCC /* CAN0 Mailbox Word 3 Register */
  274. #define CAN0_MB07_DATA3 0xFFC00CEC /* CAN0 Mailbox Word 3 Register */
  275. #define CAN0_MB08_DATA3 0xFFC00D0C /* CAN0 Mailbox Word 3 Register */
  276. #define CAN0_MB09_DATA3 0xFFC00D2C /* CAN0 Mailbox Word 3 Register */
  277. #define CAN0_MB10_DATA3 0xFFC00D4C /* CAN0 Mailbox Word 3 Register */
  278. #define CAN0_MB11_DATA3 0xFFC00D6C /* CAN0 Mailbox Word 3 Register */
  279. #define CAN0_MB12_DATA3 0xFFC00D8C /* CAN0 Mailbox Word 3 Register */
  280. #define CAN0_MB13_DATA3 0xFFC00DAC /* CAN0 Mailbox Word 3 Register */
  281. #define CAN0_MB14_DATA3 0xFFC00DCC /* CAN0 Mailbox Word 3 Register */
  282. #define CAN0_MB15_DATA3 0xFFC00DEC /* CAN0 Mailbox Word 3 Register */
  283. #define CAN0_MB16_DATA3 0xFFC00E0C /* CAN0 Mailbox Word 3 Register */
  284. #define CAN0_MB17_DATA3 0xFFC00E2C /* CAN0 Mailbox Word 3 Register */
  285. #define CAN0_MB18_DATA3 0xFFC00E4C /* CAN0 Mailbox Word 3 Register */
  286. #define CAN0_MB19_DATA3 0xFFC00E6C /* CAN0 Mailbox Word 3 Register */
  287. #define CAN0_MB20_DATA3 0xFFC00E8C /* CAN0 Mailbox Word 3 Register */
  288. #define CAN0_MB21_DATA3 0xFFC00EAC /* CAN0 Mailbox Word 3 Register */
  289. #define CAN0_MB22_DATA3 0xFFC00ECC /* CAN0 Mailbox Word 3 Register */
  290. #define CAN0_MB23_DATA3 0xFFC00EEC /* CAN0 Mailbox Word 3 Register */
  291. #define CAN0_MB24_DATA3 0xFFC00F0C /* CAN0 Mailbox Word 3 Register */
  292. #define CAN0_MB25_DATA3 0xFFC00F2C /* CAN0 Mailbox Word 3 Register */
  293. #define CAN0_MB26_DATA3 0xFFC00F4C /* CAN0 Mailbox Word 3 Register */
  294. #define CAN0_MB27_DATA3 0xFFC00F6C /* CAN0 Mailbox Word 3 Register */
  295. #define CAN0_MB28_DATA3 0xFFC00F8C /* CAN0 Mailbox Word 3 Register */
  296. #define CAN0_MB29_DATA3 0xFFC00FAC /* CAN0 Mailbox Word 3 Register */
  297. #define CAN0_MB30_DATA3 0xFFC00FCC /* CAN0 Mailbox Word 3 Register */
  298. #define CAN0_MB31_DATA3 0xFFC00FEC /* CAN0 Mailbox Word 3 Register */
  299. #define CAN0_MB00_LENGTH 0xFFC00C10 /* CAN0 Mailbox Word 4 Register */
  300. #define CAN0_MB01_LENGTH 0xFFC00C30 /* CAN0 Mailbox Word 4 Register */
  301. #define CAN0_MB02_LENGTH 0xFFC00C50 /* CAN0 Mailbox Word 4 Register */
  302. #define CAN0_MB03_LENGTH 0xFFC00C70 /* CAN0 Mailbox Word 4 Register */
  303. #define CAN0_MB04_LENGTH 0xFFC00C90 /* CAN0 Mailbox Word 4 Register */
  304. #define CAN0_MB05_LENGTH 0xFFC00CB0 /* CAN0 Mailbox Word 4 Register */
  305. #define CAN0_MB06_LENGTH 0xFFC00CD0 /* CAN0 Mailbox Word 4 Register */
  306. #define CAN0_MB07_LENGTH 0xFFC00CF0 /* CAN0 Mailbox Word 4 Register */
  307. #define CAN0_MB08_LENGTH 0xFFC00D10 /* CAN0 Mailbox Word 4 Register */
  308. #define CAN0_MB09_LENGTH 0xFFC00D30 /* CAN0 Mailbox Word 4 Register */
  309. #define CAN0_MB10_LENGTH 0xFFC00D50 /* CAN0 Mailbox Word 4 Register */
  310. #define CAN0_MB11_LENGTH 0xFFC00D70 /* CAN0 Mailbox Word 4 Register */
  311. #define CAN0_MB12_LENGTH 0xFFC00D90 /* CAN0 Mailbox Word 4 Register */
  312. #define CAN0_MB13_LENGTH 0xFFC00DB0 /* CAN0 Mailbox Word 4 Register */
  313. #define CAN0_MB14_LENGTH 0xFFC00DD0 /* CAN0 Mailbox Word 4 Register */
  314. #define CAN0_MB15_LENGTH 0xFFC00DF0 /* CAN0 Mailbox Word 4 Register */
  315. #define CAN0_MB16_LENGTH 0xFFC00E10 /* CAN0 Mailbox Word 4 Register */
  316. #define CAN0_MB17_LENGTH 0xFFC00E30 /* CAN0 Mailbox Word 4 Register */
  317. #define CAN0_MB18_LENGTH 0xFFC00E50 /* CAN0 Mailbox Word 4 Register */
  318. #define CAN0_MB19_LENGTH 0xFFC00E70 /* CAN0 Mailbox Word 4 Register */
  319. #define CAN0_MB20_LENGTH 0xFFC00E90 /* CAN0 Mailbox Word 4 Register */
  320. #define CAN0_MB21_LENGTH 0xFFC00EB0 /* CAN0 Mailbox Word 4 Register */
  321. #define CAN0_MB22_LENGTH 0xFFC00ED0 /* CAN0 Mailbox Word 4 Register */
  322. #define CAN0_MB23_LENGTH 0xFFC00EF0 /* CAN0 Mailbox Word 4 Register */
  323. #define CAN0_MB24_LENGTH 0xFFC00F10 /* CAN0 Mailbox Word 4 Register */
  324. #define CAN0_MB25_LENGTH 0xFFC00F30 /* CAN0 Mailbox Word 4 Register */
  325. #define CAN0_MB26_LENGTH 0xFFC00F50 /* CAN0 Mailbox Word 4 Register */
  326. #define CAN0_MB27_LENGTH 0xFFC00F70 /* CAN0 Mailbox Word 4 Register */
  327. #define CAN0_MB28_LENGTH 0xFFC00F90 /* CAN0 Mailbox Word 4 Register */
  328. #define CAN0_MB29_LENGTH 0xFFC00FB0 /* CAN0 Mailbox Word 4 Register */
  329. #define CAN0_MB30_LENGTH 0xFFC00FD0 /* CAN0 Mailbox Word 4 Register */
  330. #define CAN0_MB31_LENGTH 0xFFC00FF0 /* CAN0 Mailbox Word 4 Register */
  331. #define CAN0_MB00_TIMESTAMP 0xFFC00C14 /* CAN0 Mailbox Word 5 Register */
  332. #define CAN0_MB01_TIMESTAMP 0xFFC00C34 /* CAN0 Mailbox Word 5 Register */
  333. #define CAN0_MB02_TIMESTAMP 0xFFC00C54 /* CAN0 Mailbox Word 5 Register */
  334. #define CAN0_MB03_TIMESTAMP 0xFFC00C74 /* CAN0 Mailbox Word 5 Register */
  335. #define CAN0_MB04_TIMESTAMP 0xFFC00C94 /* CAN0 Mailbox Word 5 Register */
  336. #define CAN0_MB05_TIMESTAMP 0xFFC00CB4 /* CAN0 Mailbox Word 5 Register */
  337. #define CAN0_MB06_TIMESTAMP 0xFFC00CD4 /* CAN0 Mailbox Word 5 Register */
  338. #define CAN0_MB07_TIMESTAMP 0xFFC00CF4 /* CAN0 Mailbox Word 5 Register */
  339. #define CAN0_MB08_TIMESTAMP 0xFFC00D14 /* CAN0 Mailbox Word 5 Register */
  340. #define CAN0_MB09_TIMESTAMP 0xFFC00D34 /* CAN0 Mailbox Word 5 Register */
  341. #define CAN0_MB10_TIMESTAMP 0xFFC00D54 /* CAN0 Mailbox Word 5 Register */
  342. #define CAN0_MB11_TIMESTAMP 0xFFC00D74 /* CAN0 Mailbox Word 5 Register */
  343. #define CAN0_MB12_TIMESTAMP 0xFFC00D94 /* CAN0 Mailbox Word 5 Register */
  344. #define CAN0_MB13_TIMESTAMP 0xFFC00DB4 /* CAN0 Mailbox Word 5 Register */
  345. #define CAN0_MB14_TIMESTAMP 0xFFC00DD4 /* CAN0 Mailbox Word 5 Register */
  346. #define CAN0_MB15_TIMESTAMP 0xFFC00DF4 /* CAN0 Mailbox Word 5 Register */
  347. #define CAN0_MB16_TIMESTAMP 0xFFC00E14 /* CAN0 Mailbox Word 5 Register */
  348. #define CAN0_MB17_TIMESTAMP 0xFFC00E34 /* CAN0 Mailbox Word 5 Register */
  349. #define CAN0_MB18_TIMESTAMP 0xFFC00E54 /* CAN0 Mailbox Word 5 Register */
  350. #define CAN0_MB19_TIMESTAMP 0xFFC00E74 /* CAN0 Mailbox Word 5 Register */
  351. #define CAN0_MB20_TIMESTAMP 0xFFC00E94 /* CAN0 Mailbox Word 5 Register */
  352. #define CAN0_MB21_TIMESTAMP 0xFFC00EB4 /* CAN0 Mailbox Word 5 Register */
  353. #define CAN0_MB22_TIMESTAMP 0xFFC00ED4 /* CAN0 Mailbox Word 5 Register */
  354. #define CAN0_MB23_TIMESTAMP 0xFFC00EF4 /* CAN0 Mailbox Word 5 Register */
  355. #define CAN0_MB24_TIMESTAMP 0xFFC00F14 /* CAN0 Mailbox Word 5 Register */
  356. #define CAN0_MB25_TIMESTAMP 0xFFC00F34 /* CAN0 Mailbox Word 5 Register */
  357. #define CAN0_MB26_TIMESTAMP 0xFFC00F54 /* CAN0 Mailbox Word 5 Register */
  358. #define CAN0_MB27_TIMESTAMP 0xFFC00F74 /* CAN0 Mailbox Word 5 Register */
  359. #define CAN0_MB28_TIMESTAMP 0xFFC00F94 /* CAN0 Mailbox Word 5 Register */
  360. #define CAN0_MB29_TIMESTAMP 0xFFC00FB4 /* CAN0 Mailbox Word 5 Register */
  361. #define CAN0_MB30_TIMESTAMP 0xFFC00FD4 /* CAN0 Mailbox Word 5 Register */
  362. #define CAN0_MB31_TIMESTAMP 0xFFC00FF4 /* CAN0 Mailbox Word 5 Register */
  363. #define CAN0_MB00_ID0 0xFFC00C18 /* CAN0 Mailbox Word 6 Register */
  364. #define CAN0_MB01_ID0 0xFFC00C38 /* CAN0 Mailbox Word 6 Register */
  365. #define CAN0_MB02_ID0 0xFFC00C58 /* CAN0 Mailbox Word 6 Register */
  366. #define CAN0_MB03_ID0 0xFFC00C78 /* CAN0 Mailbox Word 6 Register */
  367. #define CAN0_MB04_ID0 0xFFC00C98 /* CAN0 Mailbox Word 6 Register */
  368. #define CAN0_MB05_ID0 0xFFC00CB8 /* CAN0 Mailbox Word 6 Register */
  369. #define CAN0_MB06_ID0 0xFFC00CD8 /* CAN0 Mailbox Word 6 Register */
  370. #define CAN0_MB07_ID0 0xFFC00CF8 /* CAN0 Mailbox Word 6 Register */
  371. #define CAN0_MB08_ID0 0xFFC00D18 /* CAN0 Mailbox Word 6 Register */
  372. #define CAN0_MB09_ID0 0xFFC00D38 /* CAN0 Mailbox Word 6 Register */
  373. #define CAN0_MB10_ID0 0xFFC00D58 /* CAN0 Mailbox Word 6 Register */
  374. #define CAN0_MB11_ID0 0xFFC00D78 /* CAN0 Mailbox Word 6 Register */
  375. #define CAN0_MB12_ID0 0xFFC00D98 /* CAN0 Mailbox Word 6 Register */
  376. #define CAN0_MB13_ID0 0xFFC00DB8 /* CAN0 Mailbox Word 6 Register */
  377. #define CAN0_MB14_ID0 0xFFC00DD8 /* CAN0 Mailbox Word 6 Register */
  378. #define CAN0_MB15_ID0 0xFFC00DF8 /* CAN0 Mailbox Word 6 Register */
  379. #define CAN0_MB16_ID0 0xFFC00E18 /* CAN0 Mailbox Word 6 Register */
  380. #define CAN0_MB17_ID0 0xFFC00E38 /* CAN0 Mailbox Word 6 Register */
  381. #define CAN0_MB18_ID0 0xFFC00E58 /* CAN0 Mailbox Word 6 Register */
  382. #define CAN0_MB19_ID0 0xFFC00E78 /* CAN0 Mailbox Word 6 Register */
  383. #define CAN0_MB20_ID0 0xFFC00E98 /* CAN0 Mailbox Word 6 Register */
  384. #define CAN0_MB21_ID0 0xFFC00EB8 /* CAN0 Mailbox Word 6 Register */
  385. #define CAN0_MB22_ID0 0xFFC00ED8 /* CAN0 Mailbox Word 6 Register */
  386. #define CAN0_MB23_ID0 0xFFC00EF8 /* CAN0 Mailbox Word 6 Register */
  387. #define CAN0_MB24_ID0 0xFFC00F18 /* CAN0 Mailbox Word 6 Register */
  388. #define CAN0_MB25_ID0 0xFFC00F38 /* CAN0 Mailbox Word 6 Register */
  389. #define CAN0_MB26_ID0 0xFFC00F58 /* CAN0 Mailbox Word 6 Register */
  390. #define CAN0_MB27_ID0 0xFFC00F78 /* CAN0 Mailbox Word 6 Register */
  391. #define CAN0_MB28_ID0 0xFFC00F98 /* CAN0 Mailbox Word 6 Register */
  392. #define CAN0_MB29_ID0 0xFFC00FB8 /* CAN0 Mailbox Word 6 Register */
  393. #define CAN0_MB30_ID0 0xFFC00FD8 /* CAN0 Mailbox Word 6 Register */
  394. #define CAN0_MB31_ID0 0xFFC00FF8 /* CAN0 Mailbox Word 6 Register */
  395. #define CAN0_MB00_ID1 0xFFC00C1C /* CAN0 Mailbox Word 7 Register */
  396. #define CAN0_MB01_ID1 0xFFC00C3C /* CAN0 Mailbox Word 7 Register */
  397. #define CAN0_MB02_ID1 0xFFC00C5C /* CAN0 Mailbox Word 7 Register */
  398. #define CAN0_MB03_ID1 0xFFC00C7C /* CAN0 Mailbox Word 7 Register */
  399. #define CAN0_MB04_ID1 0xFFC00C9C /* CAN0 Mailbox Word 7 Register */
  400. #define CAN0_MB05_ID1 0xFFC00CBC /* CAN0 Mailbox Word 7 Register */
  401. #define CAN0_MB06_ID1 0xFFC00CDC /* CAN0 Mailbox Word 7 Register */
  402. #define CAN0_MB07_ID1 0xFFC00CFC /* CAN0 Mailbox Word 7 Register */
  403. #define CAN0_MB08_ID1 0xFFC00D1C /* CAN0 Mailbox Word 7 Register */
  404. #define CAN0_MB09_ID1 0xFFC00D3C /* CAN0 Mailbox Word 7 Register */
  405. #define CAN0_MB10_ID1 0xFFC00D5C /* CAN0 Mailbox Word 7 Register */
  406. #define CAN0_MB11_ID1 0xFFC00D7C /* CAN0 Mailbox Word 7 Register */
  407. #define CAN0_MB12_ID1 0xFFC00D9C /* CAN0 Mailbox Word 7 Register */
  408. #define CAN0_MB13_ID1 0xFFC00DBC /* CAN0 Mailbox Word 7 Register */
  409. #define CAN0_MB14_ID1 0xFFC00DDC /* CAN0 Mailbox Word 7 Register */
  410. #define CAN0_MB15_ID1 0xFFC00DFC /* CAN0 Mailbox Word 7 Register */
  411. #define CAN0_MB16_ID1 0xFFC00E1C /* CAN0 Mailbox Word 7 Register */
  412. #define CAN0_MB17_ID1 0xFFC00E3C /* CAN0 Mailbox Word 7 Register */
  413. #define CAN0_MB18_ID1 0xFFC00E5C /* CAN0 Mailbox Word 7 Register */
  414. #define CAN0_MB19_ID1 0xFFC00E7C /* CAN0 Mailbox Word 7 Register */
  415. #define CAN0_MB20_ID1 0xFFC00E9C /* CAN0 Mailbox Word 7 Register */
  416. #define CAN0_MB21_ID1 0xFFC00EBC /* CAN0 Mailbox Word 7 Register */
  417. #define CAN0_MB22_ID1 0xFFC00EDC /* CAN0 Mailbox Word 7 Register */
  418. #define CAN0_MB23_ID1 0xFFC00EFC /* CAN0 Mailbox Word 7 Register */
  419. #define CAN0_MB24_ID1 0xFFC00F1C /* CAN0 Mailbox Word 7 Register */
  420. #define CAN0_MB25_ID1 0xFFC00F3C /* CAN0 Mailbox Word 7 Register */
  421. #define CAN0_MB26_ID1 0xFFC00F5C /* CAN0 Mailbox Word 7 Register */
  422. #define CAN0_MB27_ID1 0xFFC00F7C /* CAN0 Mailbox Word 7 Register */
  423. #define CAN0_MB28_ID1 0xFFC00F9C /* CAN0 Mailbox Word 7 Register */
  424. #define CAN0_MB29_ID1 0xFFC00FBC /* CAN0 Mailbox Word 7 Register */
  425. #define CAN0_MB30_ID1 0xFFC00FDC /* CAN0 Mailbox Word 7 Register */
  426. #define CAN0_MB31_ID1 0xFFC00FFC /* CAN0 Mailbox Word 7 Register */
  427. /* =========================
  428. LINK PORT Registers
  429. ========================= */
  430. #define LP0_CTL 0xFFC01000 /* LP0 Control Register */
  431. #define LP0_STAT 0xFFC01004 /* LP0 Status Register */
  432. #define LP0_DIV 0xFFC01008 /* LP0 Clock Divider Value */
  433. #define LP0_CNT 0xFFC0100C /* LP0 Current Count Value of Clock Divider */
  434. #define LP0_TX 0xFFC01010 /* LP0 Transmit Buffer */
  435. #define LP0_RX 0xFFC01014 /* LP0 Receive Buffer */
  436. #define LP0_TXIN_SHDW 0xFFC01018 /* LP0 Shadow Input Transmit Buffer */
  437. #define LP0_TXOUT_SHDW 0xFFC0101C /* LP0 Shadow Output Transmit Buffer */
  438. #define LP1_CTL 0xFFC01100 /* LP1 Control Register */
  439. #define LP1_STAT 0xFFC01104 /* LP1 Status Register */
  440. #define LP1_DIV 0xFFC01108 /* LP1 Clock Divider Value */
  441. #define LP1_CNT 0xFFC0110C /* LP1 Current Count Value of Clock Divider */
  442. #define LP1_TX 0xFFC01110 /* LP1 Transmit Buffer */
  443. #define LP1_RX 0xFFC01114 /* LP1 Receive Buffer */
  444. #define LP1_TXIN_SHDW 0xFFC01118 /* LP1 Shadow Input Transmit Buffer */
  445. #define LP1_TXOUT_SHDW 0xFFC0111C /* LP1 Shadow Output Transmit Buffer */
  446. #define LP2_CTL 0xFFC01200 /* LP2 Control Register */
  447. #define LP2_STAT 0xFFC01204 /* LP2 Status Register */
  448. #define LP2_DIV 0xFFC01208 /* LP2 Clock Divider Value */
  449. #define LP2_CNT 0xFFC0120C /* LP2 Current Count Value of Clock Divider */
  450. #define LP2_TX 0xFFC01210 /* LP2 Transmit Buffer */
  451. #define LP2_RX 0xFFC01214 /* LP2 Receive Buffer */
  452. #define LP2_TXIN_SHDW 0xFFC01218 /* LP2 Shadow Input Transmit Buffer */
  453. #define LP2_TXOUT_SHDW 0xFFC0121C /* LP2 Shadow Output Transmit Buffer */
  454. #define LP3_CTL 0xFFC01300 /* LP3 Control Register */
  455. #define LP3_STAT 0xFFC01304 /* LP3 Status Register */
  456. #define LP3_DIV 0xFFC01308 /* LP3 Clock Divider Value */
  457. #define LP3_CNT 0xFFC0130C /* LP3 Current Count Value of Clock Divider */
  458. #define LP3_TX 0xFFC01310 /* LP3 Transmit Buffer */
  459. #define LP3_RX 0xFFC01314 /* LP3 Receive Buffer */
  460. #define LP3_TXIN_SHDW 0xFFC01318 /* LP3 Shadow Input Transmit Buffer */
  461. #define LP3_TXOUT_SHDW 0xFFC0131C /* LP3 Shadow Output Transmit Buffer */
  462. /* =========================
  463. TIMER Registers
  464. ========================= */
  465. #define TIMER_REVID 0xFFC01400 /* GPTIMER Timer IP Version ID */
  466. #define TIMER_RUN 0xFFC01404 /* GPTIMER Timer Run Register */
  467. #define TIMER_RUN_SET 0xFFC01408 /* GPTIMER Run Register Alias to Set */
  468. #define TIMER_RUN_CLR 0xFFC0140C /* GPTIMER Run Register Alias to Clear */
  469. #define TIMER_STOP_CFG 0xFFC01410 /* GPTIMER Stop Config Register */
  470. #define TIMER_STOP_CFG_SET 0xFFC01414 /* GPTIMER Stop Config Alias to Set */
  471. #define TIMER_STOP_CFG_CLR 0xFFC01418 /* GPTIMER Stop Config Alias to Clear */
  472. #define TIMER_DATA_IMSK 0xFFC0141C /* GPTIMER Data Interrupt Mask register */
  473. #define TIMER_STAT_IMSK 0xFFC01420 /* GPTIMER Status Interrupt Mask register */
  474. #define TIMER_TRG_MSK 0xFFC01424 /* GPTIMER Output Trigger Mask register */
  475. #define TIMER_TRG_IE 0xFFC01428 /* GPTIMER Slave Trigger Enable register */
  476. #define TIMER_DATA_ILAT 0xFFC0142C /* GPTIMER Data Interrupt Register */
  477. #define TIMER_STAT_ILAT 0xFFC01430 /* GPTIMER Status (Error) Interrupt Register */
  478. #define TIMER_ERR_TYPE 0xFFC01434 /* GPTIMER Register Indicating Type of Error */
  479. #define TIMER_BCAST_PER 0xFFC01438 /* GPTIMER Broadcast Period */
  480. #define TIMER_BCAST_WID 0xFFC0143C /* GPTIMER Broadcast Width */
  481. #define TIMER_BCAST_DLY 0xFFC01440 /* GPTIMER Broadcast Delay */
  482. /* =========================
  483. TIMER0~7
  484. ========================= */
  485. #define TIMER0_CONFIG 0xFFC01460 /* TIMER0 Per Timer Config Register */
  486. #define TIMER0_COUNTER 0xFFC01464 /* TIMER0 Per Timer Counter Register */
  487. #define TIMER0_PERIOD 0xFFC01468 /* TIMER0 Per Timer Period Register */
  488. #define TIMER0_WIDTH 0xFFC0146C /* TIMER0 Per Timer Width Register */
  489. #define TIMER0_DELAY 0xFFC01470 /* TIMER0 Per Timer Delay Register */
  490. #define TIMER1_CONFIG 0xFFC01480 /* TIMER1 Per Timer Config Register */
  491. #define TIMER1_COUNTER 0xFFC01484 /* TIMER1 Per Timer Counter Register */
  492. #define TIMER1_PERIOD 0xFFC01488 /* TIMER1 Per Timer Period Register */
  493. #define TIMER1_WIDTH 0xFFC0148C /* TIMER1 Per Timer Width Register */
  494. #define TIMER1_DELAY 0xFFC01490 /* TIMER1 Per Timer Delay Register */
  495. #define TIMER2_CONFIG 0xFFC014A0 /* TIMER2 Per Timer Config Register */
  496. #define TIMER2_COUNTER 0xFFC014A4 /* TIMER2 Per Timer Counter Register */
  497. #define TIMER2_PERIOD 0xFFC014A8 /* TIMER2 Per Timer Period Register */
  498. #define TIMER2_WIDTH 0xFFC014AC /* TIMER2 Per Timer Width Register */
  499. #define TIMER2_DELAY 0xFFC014B0 /* TIMER2 Per Timer Delay Register */
  500. #define TIMER3_CONFIG 0xFFC014C0 /* TIMER3 Per Timer Config Register */
  501. #define TIMER3_COUNTER 0xFFC014C4 /* TIMER3 Per Timer Counter Register */
  502. #define TIMER3_PERIOD 0xFFC014C8 /* TIMER3 Per Timer Period Register */
  503. #define TIMER3_WIDTH 0xFFC014CC /* TIMER3 Per Timer Width Register */
  504. #define TIMER3_DELAY 0xFFC014D0 /* TIMER3 Per Timer Delay Register */
  505. #define TIMER4_CONFIG 0xFFC014E0 /* TIMER4 Per Timer Config Register */
  506. #define TIMER4_COUNTER 0xFFC014E4 /* TIMER4 Per Timer Counter Register */
  507. #define TIMER4_PERIOD 0xFFC014E8 /* TIMER4 Per Timer Period Register */
  508. #define TIMER4_WIDTH 0xFFC014EC /* TIMER4 Per Timer Width Register */
  509. #define TIMER4_DELAY 0xFFC014F0 /* TIMER4 Per Timer Delay Register */
  510. #define TIMER5_CONFIG 0xFFC01500 /* TIMER5 Per Timer Config Register */
  511. #define TIMER5_COUNTER 0xFFC01504 /* TIMER5 Per Timer Counter Register */
  512. #define TIMER5_PERIOD 0xFFC01508 /* TIMER5 Per Timer Period Register */
  513. #define TIMER5_WIDTH 0xFFC0150C /* TIMER5 Per Timer Width Register */
  514. #define TIMER5_DELAY 0xFFC01510 /* TIMER5 Per Timer Delay Register */
  515. #define TIMER6_CONFIG 0xFFC01520 /* TIMER6 Per Timer Config Register */
  516. #define TIMER6_COUNTER 0xFFC01524 /* TIMER6 Per Timer Counter Register */
  517. #define TIMER6_PERIOD 0xFFC01528 /* TIMER6 Per Timer Period Register */
  518. #define TIMER6_WIDTH 0xFFC0152C /* TIMER6 Per Timer Width Register */
  519. #define TIMER6_DELAY 0xFFC01530 /* TIMER6 Per Timer Delay Register */
  520. #define TIMER7_CONFIG 0xFFC01540 /* TIMER7 Per Timer Config Register */
  521. #define TIMER7_COUNTER 0xFFC01544 /* TIMER7 Per Timer Counter Register */
  522. #define TIMER7_PERIOD 0xFFC01548 /* TIMER7 Per Timer Period Register */
  523. #define TIMER7_WIDTH 0xFFC0154C /* TIMER7 Per Timer Width Register */
  524. #define TIMER7_DELAY 0xFFC01550 /* TIMER7 Per Timer Delay Register */
  525. /* =========================
  526. CRC Registers
  527. ========================= */
  528. /* =========================
  529. CRC0
  530. ========================= */
  531. #define REG_CRC0_CTL 0xFFC01C00 /* CRC0 Control Register */
  532. #define REG_CRC0_DCNT 0xFFC01C04 /* CRC0 Data Word Count Register */
  533. #define REG_CRC0_DCNTRLD 0xFFC01C08 /* CRC0 Data Word Count Reload Register */
  534. #define REG_CRC0_COMP 0xFFC01C14 /* CRC0 DATA Compare Register */
  535. #define REG_CRC0_FILLVAL 0xFFC01C18 /* CRC0 Fill Value Register */
  536. #define REG_CRC0_DFIFO 0xFFC01C1C /* CRC0 DATA FIFO Register */
  537. #define REG_CRC0_INEN 0xFFC01C20 /* CRC0 Interrupt Enable Register */
  538. #define REG_CRC0_INEN_SET 0xFFC01C24 /* CRC0 Interrupt Enable Set Register */
  539. #define REG_CRC0_INEN_CLR 0xFFC01C28 /* CRC0 Interrupt Enable Clear Register */
  540. #define REG_CRC0_POLY 0xFFC01C2C /* CRC0 Polynomial Register */
  541. #define REG_CRC0_STAT 0xFFC01C40 /* CRC0 Status Register */
  542. #define REG_CRC0_DCNTCAP 0xFFC01C44 /* CRC0 DATA Count Capture Register */
  543. #define REG_CRC0_RESULT_FIN 0xFFC01C4C /* CRC0 Final CRC Result Register */
  544. #define REG_CRC0_RESULT_CUR 0xFFC01C50 /* CRC0 Current CRC Result Register */
  545. #define REG_CRC0_REVID 0xFFC01C60 /* CRC0 Revision ID Register */
  546. /* =========================
  547. CRC1
  548. ========================= */
  549. #define REG_CRC1_CTL 0xFFC01D00 /* CRC1 Control Register */
  550. #define REG_CRC1_DCNT 0xFFC01D04 /* CRC1 Data Word Count Register */
  551. #define REG_CRC1_DCNTRLD 0xFFC01D08 /* CRC1 Data Word Count Reload Register */
  552. #define REG_CRC1_COMP 0xFFC01D14 /* CRC1 DATA Compare Register */
  553. #define REG_CRC1_FILLVAL 0xFFC01D18 /* CRC1 Fill Value Register */
  554. #define REG_CRC1_DFIFO 0xFFC01D1C /* CRC1 DATA FIFO Register */
  555. #define REG_CRC1_INEN 0xFFC01D20 /* CRC1 Interrupt Enable Register */
  556. #define REG_CRC1_INEN_SET 0xFFC01D24 /* CRC1 Interrupt Enable Set Register */
  557. #define REG_CRC1_INEN_CLR 0xFFC01D28 /* CRC1 Interrupt Enable Clear Register */
  558. #define REG_CRC1_POLY 0xFFC01D2C /* CRC1 Polynomial Register */
  559. #define REG_CRC1_STAT 0xFFC01D40 /* CRC1 Status Register */
  560. #define REG_CRC1_DCNTCAP 0xFFC01D44 /* CRC1 DATA Count Capture Register */
  561. #define REG_CRC1_RESULT_FIN 0xFFC01D4C /* CRC1 Final CRC Result Register */
  562. #define REG_CRC1_RESULT_CUR 0xFFC01D50 /* CRC1 Current CRC Result Register */
  563. #define REG_CRC1_REVID 0xFFC01D60 /* CRC1 Revision ID Register */
  564. /* =========================
  565. TWI Registers
  566. ========================= */
  567. /* =========================
  568. TWI0
  569. ========================= */
  570. #define TWI0_CLKDIV 0xFFC01E00 /* TWI0 SCL Clock Divider */
  571. #define TWI0_CONTROL 0xFFC01E04 /* TWI0 Control Register */
  572. #define TWI0_SLAVE_CTL 0xFFC01E08 /* TWI0 Slave Mode Control Register */
  573. #define TWI0_SLAVE_STAT 0xFFC01E0C /* TWI0 Slave Mode Status Register */
  574. #define TWI0_SLAVE_ADDR 0xFFC01E10 /* TWI0 Slave Mode Address Register */
  575. #define TWI0_MASTER_CTL 0xFFC01E14 /* TWI0 Master Mode Control Registers */
  576. #define TWI0_MASTER_STAT 0xFFC01E18 /* TWI0 Master Mode Status Register */
  577. #define TWI0_MASTER_ADDR 0xFFC01E1C /* TWI0 Master Mode Address Register */
  578. #define TWI0_INT_STAT 0xFFC01E20 /* TWI0 Interrupt Status Register */
  579. #define TWI0_INT_MASK 0xFFC01E24 /* TWI0 Interrupt Mask Register */
  580. #define TWI0_FIFO_CTL 0xFFC01E28 /* TWI0 FIFO Control Register */
  581. #define TWI0_FIFO_STAT 0xFFC01E2C /* TWI0 FIFO Status Register */
  582. #define TWI0_XMT_DATA8 0xFFC01E80 /* TWI0 FIFO Transmit Data Single-Byte Register */
  583. #define TWI0_XMT_DATA16 0xFFC01E84 /* TWI0 FIFO Transmit Data Double-Byte Register */
  584. #define TWI0_RCV_DATA8 0xFFC01E88 /* TWI0 FIFO Transmit Data Single-Byte Register */
  585. #define TWI0_RCV_DATA16 0xFFC01E8C /* TWI0 FIFO Transmit Data Double-Byte Register */
  586. /* =========================
  587. TWI1
  588. ========================= */
  589. #define TWI1_CLKDIV 0xFFC01F00 /* TWI1 SCL Clock Divider */
  590. #define TWI1_CONTROL 0xFFC01F04 /* TWI1 Control Register */
  591. #define TWI1_SLAVE_CTL 0xFFC01F08 /* TWI1 Slave Mode Control Register */
  592. #define TWI1_SLAVE_STAT 0xFFC01F0C /* TWI1 Slave Mode Status Register */
  593. #define TWI1_SLAVE_ADDR 0xFFC01F10 /* TWI1 Slave Mode Address Register */
  594. #define TWI1_MASTER_CTL 0xFFC01F14 /* TWI1 Master Mode Control Registers */
  595. #define TWI1_MASTER_STAT 0xFFC01F18 /* TWI1 Master Mode Status Register */
  596. #define TWI1_MASTER_ADDR 0xFFC01F1C /* TWI1 Master Mode Address Register */
  597. #define TWI1_INT_STAT 0xFFC01F20 /* TWI1 Interrupt Status Register */
  598. #define TWI1_INT_MASK 0xFFC01F24 /* TWI1 Interrupt Mask Register */
  599. #define TWI1_FIFO_CTL 0xFFC01F28 /* TWI1 FIFO Control Register */
  600. #define TWI1_FIFO_STAT 0xFFC01F2C /* TWI1 FIFO Status Register */
  601. #define TWI1_XMT_DATA8 0xFFC01F80 /* TWI1 FIFO Transmit Data Single-Byte Register */
  602. #define TWI1_XMT_DATA16 0xFFC01F84 /* TWI1 FIFO Transmit Data Double-Byte Register */
  603. #define TWI1_RCV_DATA8 0xFFC01F88 /* TWI1 FIFO Transmit Data Single-Byte Register */
  604. #define TWI1_RCV_DATA16 0xFFC01F8C /* TWI1 FIFO Transmit Data Double-Byte Register */
  605. /* =========================
  606. UART Registers
  607. ========================= */
  608. /* =========================
  609. UART0
  610. ========================= */
  611. #define UART0_REVID 0xFFC02000 /* UART0 Revision ID Register */
  612. #define UART0_CTL 0xFFC02004 /* UART0 Control Register */
  613. #define UART0_STAT 0xFFC02008 /* UART0 Status Register */
  614. #define UART0_SCR 0xFFC0200C /* UART0 Scratch Register */
  615. #define UART0_CLK 0xFFC02010 /* UART0 Clock Rate Register */
  616. #define UART0_IER 0xFFC02014 /* UART0 Interrupt Mask Register */
  617. #define UART0_IER_SET 0xFFC02018 /* UART0 Interrupt Mask Set Register */
  618. #define UART0_IER_CLR 0xFFC0201C /* UART0 Interrupt Mask Clear Register */
  619. #define UART0_RBR 0xFFC02020 /* UART0 Receive Buffer Register */
  620. #define UART0_THR 0xFFC02024 /* UART0 Transmit Hold Register */
  621. #define UART0_TAIP 0xFFC02028 /* UART0 Transmit Address/Insert Pulse Register */
  622. #define UART0_TSR 0xFFC0202C /* UART0 Transmit Shift Register */
  623. #define UART0_RSR 0xFFC02030 /* UART0 Receive Shift Register */
  624. #define UART0_TXDIV 0xFFC02034 /* UART0 Transmit Clock Devider Register */
  625. #define UART0_RXDIV 0xFFC02038 /* UART0 Receive Clock Devider Register */
  626. /* =========================
  627. UART1
  628. ========================= */
  629. #define UART1_REVID 0xFFC02400 /* UART1 Revision ID Register */
  630. #define UART1_CTL 0xFFC02404 /* UART1 Control Register */
  631. #define UART1_STAT 0xFFC02408 /* UART1 Status Register */
  632. #define UART1_SCR 0xFFC0240C /* UART1 Scratch Register */
  633. #define UART1_CLK 0xFFC02410 /* UART1 Clock Rate Register */
  634. #define UART1_IER 0xFFC02414 /* UART1 Interrupt Mask Register */
  635. #define UART1_IER_SET 0xFFC02418 /* UART1 Interrupt Mask Set Register */
  636. #define UART1_IER_CLR 0xFFC0241C /* UART1 Interrupt Mask Clear Register */
  637. #define UART1_RBR 0xFFC02420 /* UART1 Receive Buffer Register */
  638. #define UART1_THR 0xFFC02424 /* UART1 Transmit Hold Register */
  639. #define UART1_TAIP 0xFFC02428 /* UART1 Transmit Address/Insert Pulse Register */
  640. #define UART1_TSR 0xFFC0242C /* UART1 Transmit Shift Register */
  641. #define UART1_RSR 0xFFC02430 /* UART1 Receive Shift Register */
  642. #define UART1_TXDIV 0xFFC02434 /* UART1 Transmit Clock Devider Register */
  643. #define UART1_RXDIV 0xFFC02438 /* UART1 Receive Clock Devider Register */
  644. /* =========================
  645. PORT Registers
  646. ========================= */
  647. /* =========================
  648. PORTA
  649. ========================= */
  650. #define PORTA_FER 0xFFC03000 /* PORTA Port x Function Enable Register */
  651. #define PORTA_FER_SET 0xFFC03004 /* PORTA Port x Function Enable Set Register */
  652. #define PORTA_FER_CLEAR 0xFFC03008 /* PORTA Port x Function Enable Clear Register */
  653. #define PORTA_DATA 0xFFC0300C /* PORTA Port x GPIO Data Register */
  654. #define PORTA_DATA_SET 0xFFC03010 /* PORTA Port x GPIO Data Set Register */
  655. #define PORTA_DATA_CLEAR 0xFFC03014 /* PORTA Port x GPIO Data Clear Register */
  656. #define PORTA_DIR 0xFFC03018 /* PORTA Port x GPIO Direction Register */
  657. #define PORTA_DIR_SET 0xFFC0301C /* PORTA Port x GPIO Direction Set Register */
  658. #define PORTA_DIR_CLEAR 0xFFC03020 /* PORTA Port x GPIO Direction Clear Register */
  659. #define PORTA_INEN 0xFFC03024 /* PORTA Port x GPIO Input Enable Register */
  660. #define PORTA_INEN_SET 0xFFC03028 /* PORTA Port x GPIO Input Enable Set Register */
  661. #define PORTA_INEN_CLEAR 0xFFC0302C /* PORTA Port x GPIO Input Enable Clear Register */
  662. #define PORTA_MUX 0xFFC03030 /* PORTA Port x Multiplexer Control Register */
  663. #define PORTA_DATA_TGL 0xFFC03034 /* PORTA Port x GPIO Input Enable Toggle Register */
  664. #define PORTA_POL 0xFFC03038 /* PORTA Port x GPIO Programming Inversion Register */
  665. #define PORTA_POL_SET 0xFFC0303C /* PORTA Port x GPIO Programming Inversion Set Register */
  666. #define PORTA_POL_CLEAR 0xFFC03040 /* PORTA Port x GPIO Programming Inversion Clear Register */
  667. #define PORTA_LOCK 0xFFC03044 /* PORTA Port x GPIO Lock Register */
  668. #define PORTA_REVID 0xFFC0307C /* PORTA Port x GPIO Revision ID */
  669. /* =========================
  670. PORTB
  671. ========================= */
  672. #define PORTB_FER 0xFFC03080 /* PORTB Port x Function Enable Register */
  673. #define PORTB_FER_SET 0xFFC03084 /* PORTB Port x Function Enable Set Register */
  674. #define PORTB_FER_CLEAR 0xFFC03088 /* PORTB Port x Function Enable Clear Register */
  675. #define PORTB_DATA 0xFFC0308C /* PORTB Port x GPIO Data Register */
  676. #define PORTB_DATA_SET 0xFFC03090 /* PORTB Port x GPIO Data Set Register */
  677. #define PORTB_DATA_CLEAR 0xFFC03094 /* PORTB Port x GPIO Data Clear Register */
  678. #define PORTB_DIR 0xFFC03098 /* PORTB Port x GPIO Direction Register */
  679. #define PORTB_DIR_SET 0xFFC0309C /* PORTB Port x GPIO Direction Set Register */
  680. #define PORTB_DIR_CLEAR 0xFFC030A0 /* PORTB Port x GPIO Direction Clear Register */
  681. #define PORTB_INEN 0xFFC030A4 /* PORTB Port x GPIO Input Enable Register */
  682. #define PORTB_INEN_SET 0xFFC030A8 /* PORTB Port x GPIO Input Enable Set Register */
  683. #define PORTB_INEN_CLEAR 0xFFC030AC /* PORTB Port x GPIO Input Enable Clear Register */
  684. #define PORTB_MUX 0xFFC030B0 /* PORTB Port x Multiplexer Control Register */
  685. #define PORTB_DATA_TGL 0xFFC030B4 /* PORTB Port x GPIO Input Enable Toggle Register */
  686. #define PORTB_POL 0xFFC030B8 /* PORTB Port x GPIO Programming Inversion Register */
  687. #define PORTB_POL_SET 0xFFC030BC /* PORTB Port x GPIO Programming Inversion Set Register */
  688. #define PORTB_POL_CLEAR 0xFFC030C0 /* PORTB Port x GPIO Programming Inversion Clear Register */
  689. #define PORTB_LOCK 0xFFC030C4 /* PORTB Port x GPIO Lock Register */
  690. #define PORTB_REVID 0xFFC030FC /* PORTB Port x GPIO Revision ID */
  691. /* =========================
  692. PORTC
  693. ========================= */
  694. #define PORTC_FER 0xFFC03100 /* PORTC Port x Function Enable Register */
  695. #define PORTC_FER_SET 0xFFC03104 /* PORTC Port x Function Enable Set Register */
  696. #define PORTC_FER_CLEAR 0xFFC03108 /* PORTC Port x Function Enable Clear Register */
  697. #define PORTC_DATA 0xFFC0310C /* PORTC Port x GPIO Data Register */
  698. #define PORTC_DATA_SET 0xFFC03110 /* PORTC Port x GPIO Data Set Register */
  699. #define PORTC_DATA_CLEAR 0xFFC03114 /* PORTC Port x GPIO Data Clear Register */
  700. #define PORTC_DIR 0xFFC03118 /* PORTC Port x GPIO Direction Register */
  701. #define PORTC_DIR_SET 0xFFC0311C /* PORTC Port x GPIO Direction Set Register */
  702. #define PORTC_DIR_CLEAR 0xFFC03120 /* PORTC Port x GPIO Direction Clear Register */
  703. #define PORTC_INEN 0xFFC03124 /* PORTC Port x GPIO Input Enable Register */
  704. #define PORTC_INEN_SET 0xFFC03128 /* PORTC Port x GPIO Input Enable Set Register */
  705. #define PORTC_INEN_CLEAR 0xFFC0312C /* PORTC Port x GPIO Input Enable Clear Register */
  706. #define PORTC_MUX 0xFFC03130 /* PORTC Port x Multiplexer Control Register */
  707. #define PORTC_DATA_TGL 0xFFC03134 /* PORTC Port x GPIO Input Enable Toggle Register */
  708. #define PORTC_POL 0xFFC03138 /* PORTC Port x GPIO Programming Inversion Register */
  709. #define PORTC_POL_SET 0xFFC0313C /* PORTC Port x GPIO Programming Inversion Set Register */
  710. #define PORTC_POL_CLEAR 0xFFC03140 /* PORTC Port x GPIO Programming Inversion Clear Register */
  711. #define PORTC_LOCK 0xFFC03144 /* PORTC Port x GPIO Lock Register */
  712. #define PORTC_REVID 0xFFC0317C /* PORTC Port x GPIO Revision ID */
  713. /* =========================
  714. PORTD
  715. ========================= */
  716. #define PORTD_FER 0xFFC03180 /* PORTD Port x Function Enable Register */
  717. #define PORTD_FER_SET 0xFFC03184 /* PORTD Port x Function Enable Set Register */
  718. #define PORTD_FER_CLEAR 0xFFC03188 /* PORTD Port x Function Enable Clear Register */
  719. #define PORTD_DATA 0xFFC0318C /* PORTD Port x GPIO Data Register */
  720. #define PORTD_DATA_SET 0xFFC03190 /* PORTD Port x GPIO Data Set Register */
  721. #define PORTD_DATA_CLEAR 0xFFC03194 /* PORTD Port x GPIO Data Clear Register */
  722. #define PORTD_DIR 0xFFC03198 /* PORTD Port x GPIO Direction Register */
  723. #define PORTD_DIR_SET 0xFFC0319C /* PORTD Port x GPIO Direction Set Register */
  724. #define PORTD_DIR_CLEAR 0xFFC031A0 /* PORTD Port x GPIO Direction Clear Register */
  725. #define PORTD_INEN 0xFFC031A4 /* PORTD Port x GPIO Input Enable Register */
  726. #define PORTD_INEN_SET 0xFFC031A8 /* PORTD Port x GPIO Input Enable Set Register */
  727. #define PORTD_INEN_CLEAR 0xFFC031AC /* PORTD Port x GPIO Input Enable Clear Register */
  728. #define PORTD_MUX 0xFFC031B0 /* PORTD Port x Multiplexer Control Register */
  729. #define PORTD_DATA_TGL 0xFFC031B4 /* PORTD Port x GPIO Input Enable Toggle Register */
  730. #define PORTD_POL 0xFFC031B8 /* PORTD Port x GPIO Programming Inversion Register */
  731. #define PORTD_POL_SET 0xFFC031BC /* PORTD Port x GPIO Programming Inversion Set Register */
  732. #define PORTD_POL_CLEAR 0xFFC031C0 /* PORTD Port x GPIO Programming Inversion Clear Register */
  733. #define PORTD_LOCK 0xFFC031C4 /* PORTD Port x GPIO Lock Register */
  734. #define PORTD_REVID 0xFFC031FC /* PORTD Port x GPIO Revision ID */
  735. /* =========================
  736. PORTE
  737. ========================= */
  738. #define PORTE_FER 0xFFC03200 /* PORTE Port x Function Enable Register */
  739. #define PORTE_FER_SET 0xFFC03204 /* PORTE Port x Function Enable Set Register */
  740. #define PORTE_FER_CLEAR 0xFFC03208 /* PORTE Port x Function Enable Clear Register */
  741. #define PORTE_DATA 0xFFC0320C /* PORTE Port x GPIO Data Register */
  742. #define PORTE_DATA_SET 0xFFC03210 /* PORTE Port x GPIO Data Set Register */
  743. #define PORTE_DATA_CLEAR 0xFFC03214 /* PORTE Port x GPIO Data Clear Register */
  744. #define PORTE_DIR 0xFFC03218 /* PORTE Port x GPIO Direction Register */
  745. #define PORTE_DIR_SET 0xFFC0321C /* PORTE Port x GPIO Direction Set Register */
  746. #define PORTE_DIR_CLEAR 0xFFC03220 /* PORTE Port x GPIO Direction Clear Register */
  747. #define PORTE_INEN 0xFFC03224 /* PORTE Port x GPIO Input Enable Register */
  748. #define PORTE_INEN_SET 0xFFC03228 /* PORTE Port x GPIO Input Enable Set Register */
  749. #define PORTE_INEN_CLEAR 0xFFC0322C /* PORTE Port x GPIO Input Enable Clear Register */
  750. #define PORTE_MUX 0xFFC03230 /* PORTE Port x Multiplexer Control Register */
  751. #define PORTE_DATA_TGL 0xFFC03234 /* PORTE Port x GPIO Input Enable Toggle Register */
  752. #define PORTE_POL 0xFFC03238 /* PORTE Port x GPIO Programming Inversion Register */
  753. #define PORTE_POL_SET 0xFFC0323C /* PORTE Port x GPIO Programming Inversion Set Register */
  754. #define PORTE_POL_CLEAR 0xFFC03240 /* PORTE Port x GPIO Programming Inversion Clear Register */
  755. #define PORTE_LOCK 0xFFC03244 /* PORTE Port x GPIO Lock Register */
  756. #define PORTE_REVID 0xFFC0327C /* PORTE Port x GPIO Revision ID */
  757. /* =========================
  758. PORTF
  759. ========================= */
  760. #define PORTF_FER 0xFFC03280 /* PORTF Port x Function Enable Register */
  761. #define PORTF_FER_SET 0xFFC03284 /* PORTF Port x Function Enable Set Register */
  762. #define PORTF_FER_CLEAR 0xFFC03288 /* PORTF Port x Function Enable Clear Register */
  763. #define PORTF_DATA 0xFFC0328C /* PORTF Port x GPIO Data Register */
  764. #define PORTF_DATA_SET 0xFFC03290 /* PORTF Port x GPIO Data Set Register */
  765. #define PORTF_DATA_CLEAR 0xFFC03294 /* PORTF Port x GPIO Data Clear Register */
  766. #define PORTF_DIR 0xFFC03298 /* PORTF Port x GPIO Direction Register */
  767. #define PORTF_DIR_SET 0xFFC0329C /* PORTF Port x GPIO Direction Set Register */
  768. #define PORTF_DIR_CLEAR 0xFFC032A0 /* PORTF Port x GPIO Direction Clear Register */
  769. #define PORTF_INEN 0xFFC032A4 /* PORTF Port x GPIO Input Enable Register */
  770. #define PORTF_INEN_SET 0xFFC032A8 /* PORTF Port x GPIO Input Enable Set Register */
  771. #define PORTF_INEN_CLEAR 0xFFC032AC /* PORTF Port x GPIO Input Enable Clear Register */
  772. #define PORTF_MUX 0xFFC032B0 /* PORTF Port x Multiplexer Control Register */
  773. #define PORTF_DATA_TGL 0xFFC032B4 /* PORTF Port x GPIO Input Enable Toggle Register */
  774. #define PORTF_POL 0xFFC032B8 /* PORTF Port x GPIO Programming Inversion Register */
  775. #define PORTF_POL_SET 0xFFC032BC /* PORTF Port x GPIO Programming Inversion Set Register */
  776. #define PORTF_POL_CLEAR 0xFFC032C0 /* PORTF Port x GPIO Programming Inversion Clear Register */
  777. #define PORTF_LOCK 0xFFC032C4 /* PORTF Port x GPIO Lock Register */
  778. #define PORTF_REVID 0xFFC032FC /* PORTF Port x GPIO Revision ID */
  779. /* =========================
  780. PORTG
  781. ========================= */
  782. #define PORTG_FER 0xFFC03300 /* PORTG Port x Function Enable Register */
  783. #define PORTG_FER_SET 0xFFC03304 /* PORTG Port x Function Enable Set Register */
  784. #define PORTG_FER_CLEAR 0xFFC03308 /* PORTG Port x Function Enable Clear Register */
  785. #define PORTG_DATA 0xFFC0330C /* PORTG Port x GPIO Data Register */
  786. #define PORTG_DATA_SET 0xFFC03310 /* PORTG Port x GPIO Data Set Register */
  787. #define PORTG_DATA_CLEAR 0xFFC03314 /* PORTG Port x GPIO Data Clear Register */
  788. #define PORTG_DIR 0xFFC03318 /* PORTG Port x GPIO Direction Register */
  789. #define PORTG_DIR_SET 0xFFC0331C /* PORTG Port x GPIO Direction Set Register */
  790. #define PORTG_DIR_CLEAR 0xFFC03320 /* PORTG Port x GPIO Direction Clear Register */
  791. #define PORTG_INEN 0xFFC03324 /* PORTG Port x GPIO Input Enable Register */
  792. #define PORTG_INEN_SET 0xFFC03328 /* PORTG Port x GPIO Input Enable Set Register */
  793. #define PORTG_INEN_CLEAR 0xFFC0332C /* PORTG Port x GPIO Input Enable Clear Register */
  794. #define PORTG_MUX 0xFFC03330 /* PORTG Port x Multiplexer Control Register */
  795. #define PORTG_DATA_TGL 0xFFC03334 /* PORTG Port x GPIO Input Enable Toggle Register */
  796. #define PORTG_POL 0xFFC03338 /* PORTG Port x GPIO Programming Inversion Register */
  797. #define PORTG_POL_SET 0xFFC0333C /* PORTG Port x GPIO Programming Inversion Set Register */
  798. #define PORTG_POL_CLEAR 0xFFC03340 /* PORTG Port x GPIO Programming Inversion Clear Register */
  799. #define PORTG_LOCK 0xFFC03344 /* PORTG Port x GPIO Lock Register */
  800. #define PORTG_REVID 0xFFC0337C /* PORTG Port x GPIO Revision ID */
  801. /* =========================
  802. PINT Registers
  803. ========================= */
  804. /* =========================
  805. PINT0
  806. ========================= */
  807. #define PINT0_MASK_SET 0xFFC04000 /* PINT0 Pint Mask Set Register */
  808. #define PINT0_MASK_CLEAR 0xFFC04004 /* PINT0 Pint Mask Clear Register */
  809. #define PINT0_REQUEST 0xFFC04008 /* PINT0 Pint Request Register */
  810. #define PINT0_ASSIGN 0xFFC0400C /* PINT0 Pint Assign Register */
  811. #define PINT0_EDGE_SET 0xFFC04010 /* PINT0 Pint Edge Set Register */
  812. #define PINT0_EDGE_CLEAR 0xFFC04014 /* PINT0 Pint Edge Clear Register */
  813. #define PINT0_INVERT_SET 0xFFC04018 /* PINT0 Pint Invert Set Register */
  814. #define PINT0_INVERT_CLEAR 0xFFC0401C /* PINT0 Pint Invert Clear Register */
  815. #define PINT0_PINSTATE 0xFFC04020 /* PINT0 Pint Pinstate Register */
  816. #define PINT0_LATCH 0xFFC04024 /* PINT0 Pint Latch Register */
  817. /* =========================
  818. PINT1
  819. ========================= */
  820. #define PINT1_MASK_SET 0xFFC04100 /* PINT1 Pint Mask Set Register */
  821. #define PINT1_MASK_CLEAR 0xFFC04104 /* PINT1 Pint Mask Clear Register */
  822. #define PINT1_REQUEST 0xFFC04108 /* PINT1 Pint Request Register */
  823. #define PINT1_ASSIGN 0xFFC0410C /* PINT1 Pint Assign Register */
  824. #define PINT1_EDGE_SET 0xFFC04110 /* PINT1 Pint Edge Set Register */
  825. #define PINT1_EDGE_CLEAR 0xFFC04114 /* PINT1 Pint Edge Clear Register */
  826. #define PINT1_INVERT_SET 0xFFC04118 /* PINT1 Pint Invert Set Register */
  827. #define PINT1_INVERT_CLEAR 0xFFC0411C /* PINT1 Pint Invert Clear Register */
  828. #define PINT1_PINSTATE 0xFFC04120 /* PINT1 Pint Pinstate Register */
  829. #define PINT1_LATCH 0xFFC04124 /* PINT1 Pint Latch Register */
  830. /* =========================
  831. PINT2
  832. ========================= */
  833. #define PINT2_MASK_SET 0xFFC04200 /* PINT2 Pint Mask Set Register */
  834. #define PINT2_MASK_CLEAR 0xFFC04204 /* PINT2 Pint Mask Clear Register */
  835. #define PINT2_REQUEST 0xFFC04208 /* PINT2 Pint Request Register */
  836. #define PINT2_ASSIGN 0xFFC0420C /* PINT2 Pint Assign Register */
  837. #define PINT2_EDGE_SET 0xFFC04210 /* PINT2 Pint Edge Set Register */
  838. #define PINT2_EDGE_CLEAR 0xFFC04214 /* PINT2 Pint Edge Clear Register */
  839. #define PINT2_INVERT_SET 0xFFC04218 /* PINT2 Pint Invert Set Register */
  840. #define PINT2_INVERT_CLEAR 0xFFC0421C /* PINT2 Pint Invert Clear Register */
  841. #define PINT2_PINSTATE 0xFFC04220 /* PINT2 Pint Pinstate Register */
  842. #define PINT2_LATCH 0xFFC04224 /* PINT2 Pint Latch Register */
  843. /* =========================
  844. PINT3
  845. ========================= */
  846. #define PINT3_MASK_SET 0xFFC04300 /* PINT3 Pint Mask Set Register */
  847. #define PINT3_MASK_CLEAR 0xFFC04304 /* PINT3 Pint Mask Clear Register */
  848. #define PINT3_REQUEST 0xFFC04308 /* PINT3 Pint Request Register */
  849. #define PINT3_ASSIGN 0xFFC0430C /* PINT3 Pint Assign Register */
  850. #define PINT3_EDGE_SET 0xFFC04310 /* PINT3 Pint Edge Set Register */
  851. #define PINT3_EDGE_CLEAR 0xFFC04314 /* PINT3 Pint Edge Clear Register */
  852. #define PINT3_INVERT_SET 0xFFC04318 /* PINT3 Pint Invert Set Register */
  853. #define PINT3_INVERT_CLEAR 0xFFC0431C /* PINT3 Pint Invert Clear Register */
  854. #define PINT3_PINSTATE 0xFFC04320 /* PINT3 Pint Pinstate Register */
  855. #define PINT3_LATCH 0xFFC04324 /* PINT3 Pint Latch Register */
  856. /* =========================
  857. PINT4
  858. ========================= */
  859. #define PINT4_MASK_SET 0xFFC04400 /* PINT4 Pint Mask Set Register */
  860. #define PINT4_MASK_CLEAR 0xFFC04404 /* PINT4 Pint Mask Clear Register */
  861. #define PINT4_REQUEST 0xFFC04408 /* PINT4 Pint Request Register */
  862. #define PINT4_ASSIGN 0xFFC0440C /* PINT4 Pint Assign Register */
  863. #define PINT4_EDGE_SET 0xFFC04410 /* PINT4 Pint Edge Set Register */
  864. #define PINT4_EDGE_CLEAR 0xFFC04414 /* PINT4 Pint Edge Clear Register */
  865. #define PINT4_INVERT_SET 0xFFC04418 /* PINT4 Pint Invert Set Register */
  866. #define PINT4_INVERT_CLEAR 0xFFC0441C /* PINT4 Pint Invert Clear Register */
  867. #define PINT4_PINSTATE 0xFFC04420 /* PINT4 Pint Pinstate Register */
  868. #define PINT4_LATCH 0xFFC04424 /* PINT4 Pint Latch Register */
  869. /* =========================
  870. PINT5
  871. ========================= */
  872. #define PINT5_MASK_SET 0xFFC04500 /* PINT5 Pint Mask Set Register */
  873. #define PINT5_MASK_CLEAR 0xFFC04504 /* PINT5 Pint Mask Clear Register */
  874. #define PINT5_REQUEST 0xFFC04508 /* PINT5 Pint Request Register */
  875. #define PINT5_ASSIGN 0xFFC0450C /* PINT5 Pint Assign Register */
  876. #define PINT5_EDGE_SET 0xFFC04510 /* PINT5 Pint Edge Set Register */
  877. #define PINT5_EDGE_CLEAR 0xFFC04514 /* PINT5 Pint Edge Clear Register */
  878. #define PINT5_INVERT_SET 0xFFC04518 /* PINT5 Pint Invert Set Register */
  879. #define PINT5_INVERT_CLEAR 0xFFC0451C /* PINT5 Pint Invert Clear Register */
  880. #define PINT5_PINSTATE 0xFFC04520 /* PINT5 Pint Pinstate Register */
  881. #define PINT5_LATCH 0xFFC04524 /* PINT5 Pint Latch Register */
  882. /* =========================
  883. SMC Registers
  884. ========================= */
  885. /* =========================
  886. SMC0
  887. ========================= */
  888. #define SMC_GCTL 0xFFC16004 /* SMC0 SMC Control Register */
  889. #define SMC_GSTAT 0xFFC16008 /* SMC0 SMC Status Register */
  890. #define SMC_B0CTL 0xFFC1600C /* SMC0 SMC Bank0 Control Register */
  891. #define SMC_B0TIM 0xFFC16010 /* SMC0 SMC Bank0 Timing Register */
  892. #define SMC_B0ETIM 0xFFC16014 /* SMC0 SMC Bank0 Extended Timing Register */
  893. #define SMC_B1CTL 0xFFC1601C /* SMC0 SMC BANK1 Control Register */
  894. #define SMC_B1TIM 0xFFC16020 /* SMC0 SMC BANK1 Timing Register */
  895. #define SMC_B1ETIM 0xFFC16024 /* SMC0 SMC BANK1 Extended Timing Register */
  896. #define SMC_B2CTL 0xFFC1602C /* SMC0 SMC BANK2 Control Register */
  897. #define SMC_B2TIM 0xFFC16030 /* SMC0 SMC BANK2 Timing Register */
  898. #define SMC_B2ETIM 0xFFC16034 /* SMC0 SMC BANK2 Extended Timing Register */
  899. #define SMC_B3CTL 0xFFC1603C /* SMC0 SMC BANK3 Control Register */
  900. #define SMC_B3TIM 0xFFC16040 /* SMC0 SMC BANK3 Timing Register */
  901. #define SMC_B3ETIM 0xFFC16044 /* SMC0 SMC BANK3 Extended Timing Register */
  902. /* =========================
  903. WDOG Registers
  904. ========================= */
  905. /* =========================
  906. WDOG0
  907. ========================= */
  908. #define WDOG0_CTL 0xFFC17000 /* WDOG0 Control Register */
  909. #define WDOG0_CNT 0xFFC17004 /* WDOG0 Count Register */
  910. #define WDOG0_STAT 0xFFC17008 /* WDOG0 Watchdog Timer Status Register */
  911. #define WDOG_CTL WDOG0_CTL
  912. #define WDOG_CNT WDOG0_CNT
  913. #define WDOG_STAT WDOG0_STAT
  914. /* =========================
  915. WDOG1
  916. ========================= */
  917. #define WDOG1_CTL 0xFFC17800 /* WDOG1 Control Register */
  918. #define WDOG1_CNT 0xFFC17804 /* WDOG1 Count Register */
  919. #define WDOG1_STAT 0xFFC17808 /* WDOG1 Watchdog Timer Status Register */
  920. /* =========================
  921. SDU Registers
  922. ========================= */
  923. /* =========================
  924. SDU0
  925. ========================= */
  926. #define SDU0_IDCODE 0xFFC1F020 /* SDU0 ID Code Register */
  927. #define SDU0_CTL 0xFFC1F050 /* SDU0 Control Register */
  928. #define SDU0_STAT 0xFFC1F054 /* SDU0 Status Register */
  929. #define SDU0_MACCTL 0xFFC1F058 /* SDU0 Memory Access Control Register */
  930. #define SDU0_MACADDR 0xFFC1F05C /* SDU0 Memory Access Address Register */
  931. #define SDU0_MACDATA 0xFFC1F060 /* SDU0 Memory Access Data Register */
  932. #define SDU0_DMARD 0xFFC1F064 /* SDU0 DMA Read Data Register */
  933. #define SDU0_DMAWD 0xFFC1F068 /* SDU0 DMA Write Data Register */
  934. #define SDU0_MSG 0xFFC1F080 /* SDU0 Message Register */
  935. #define SDU0_MSG_SET 0xFFC1F084 /* SDU0 Message Set Register */
  936. #define SDU0_MSG_CLR 0xFFC1F088 /* SDU0 Message Clear Register */
  937. #define SDU0_GHLT 0xFFC1F08C /* SDU0 Group Halt Register */
  938. /* =========================
  939. EMAC Registers
  940. ========================= */
  941. /* =========================
  942. EMAC0
  943. ========================= */
  944. #define EMAC0_MACCFG 0xFFC20000 /* EMAC0 MAC Configuration Register */
  945. #define EMAC0_MACFRMFILT 0xFFC20004 /* EMAC0 Filter Register for filtering Received Frames */
  946. #define EMAC0_HASHTBL_HI 0xFFC20008 /* EMAC0 Contains the Upper 32 bits of the hash table */
  947. #define EMAC0_HASHTBL_LO 0xFFC2000C /* EMAC0 Contains the lower 32 bits of the hash table */
  948. #define EMAC0_GMII_ADDR 0xFFC20010 /* EMAC0 Management Address Register */
  949. #define EMAC0_GMII_DATA 0xFFC20014 /* EMAC0 Management Data Register */
  950. #define EMAC0_FLOWCTL 0xFFC20018 /* EMAC0 MAC FLow Control Register */
  951. #define EMAC0_VLANTAG 0xFFC2001C /* EMAC0 VLAN Tag Register */
  952. #define EMAC0_VER 0xFFC20020 /* EMAC0 EMAC Version Register */
  953. #define EMAC0_DBG 0xFFC20024 /* EMAC0 EMAC Debug Register */
  954. #define EMAC0_RMTWKUP 0xFFC20028 /* EMAC0 Remote wake up frame register */
  955. #define EMAC0_PMT_CTLSTAT 0xFFC2002C /* EMAC0 PMT Control and Status Register */
  956. #define EMAC0_ISTAT 0xFFC20038 /* EMAC0 EMAC Interrupt Status Register */
  957. #define EMAC0_IMSK 0xFFC2003C /* EMAC0 EMAC Interrupt Mask Register */
  958. #define EMAC0_ADDR0_HI 0xFFC20040 /* EMAC0 EMAC Address0 High Register */
  959. #define EMAC0_ADDR0_LO 0xFFC20044 /* EMAC0 EMAC Address0 Low Register */
  960. #define EMAC0_MMC_CTL 0xFFC20100 /* EMAC0 MMC Control Register */
  961. #define EMAC0_MMC_RXINT 0xFFC20104 /* EMAC0 MMC RX Interrupt Register */
  962. #define EMAC0_MMC_TXINT 0xFFC20108 /* EMAC0 MMC TX Interrupt Register */
  963. #define EMAC0_MMC_RXIMSK 0xFFC2010C /* EMAC0 MMC RX Interrupt Mask Register */
  964. #define EMAC0_MMC_TXIMSK 0xFFC20110 /* EMAC0 MMC TX Interrupt Mask Register */
  965. #define EMAC0_TXOCTCNT_GB 0xFFC20114 /* EMAC0 Num bytes transmitted exclusive of preamble */
  966. #define EMAC0_TXFRMCNT_GB 0xFFC20118 /* EMAC0 Num frames transmitted exclusive of retired */
  967. #define EMAC0_TXBCASTFRM_G 0xFFC2011C /* EMAC0 Number of good broadcast frames transmitted. */
  968. #define EMAC0_TXMCASTFRM_G 0xFFC20120 /* EMAC0 Number of good multicast frames transmitted. */
  969. #define EMAC0_TX64_GB 0xFFC20124 /* EMAC0 Number of 64 byte length frames */
  970. #define EMAC0_TX65TO127_GB 0xFFC20128 /* EMAC0 Number of frames of length b/w 65-127 (inclusive) bytes */
  971. #define EMAC0_TX128TO255_GB 0xFFC2012C /* EMAC0 Number of frames of length b/w 128-255 (inclusive) bytes */
  972. #define EMAC0_TX256TO511_GB 0xFFC20130 /* EMAC0 Number of frames of length b/w 256-511 (inclusive) bytes */
  973. #define EMAC0_TX512TO1023_GB 0xFFC20134 /* EMAC0 Number of frames of length b/w 512-1023 (inclusive) bytes */
  974. #define EMAC0_TX1024TOMAX_GB 0xFFC20138 /* EMAC0 Number of frames of length b/w 1024-max (inclusive) bytes */
  975. #define EMAC0_TXUCASTFRM_GB 0xFFC2013C /* EMAC0 Number of good and bad unicast frames transmitted */
  976. #define EMAC0_TXMCASTFRM_GB 0xFFC20140 /* EMAC0 Number of good and bad multicast frames transmitted */
  977. #define EMAC0_TXBCASTFRM_GB 0xFFC20144 /* EMAC0 Number of good and bad broadcast frames transmitted */
  978. #define EMAC0_TXUNDR_ERR 0xFFC20148 /* EMAC0 Number of frames aborted due to frame underflow error */
  979. #define EMAC0_TXSNGCOL_G 0xFFC2014C /* EMAC0 Number of transmitted frames after single collision */
  980. #define EMAC0_TXMULTCOL_G 0xFFC20150 /* EMAC0 Number of transmitted frames with more than one collision */
  981. #define EMAC0_TXDEFERRED 0xFFC20154 /* EMAC0 Number of transmitted frames after deferral */
  982. #define EMAC0_TXLATECOL 0xFFC20158 /* EMAC0 Number of frames aborted due to late collision error */
  983. #define EMAC0_TXEXCESSCOL 0xFFC2015C /* EMAC0 Number of aborted frames due to excessive collisions */
  984. #define EMAC0_TXCARR_ERR 0xFFC20160 /* EMAC0 Number of aborted frames due to carrier sense error */
  985. #define EMAC0_TXOCTCNT_G 0xFFC20164 /* EMAC0 Number of bytes transmitted in good frames only */
  986. #define EMAC0_TXFRMCNT_G 0xFFC20168 /* EMAC0 Number of good frames transmitted. */
  987. #define EMAC0_TXEXCESSDEF 0xFFC2016C /* EMAC0 Number of frames aborted due to excessive deferral */
  988. #define EMAC0_TXPAUSEFRM 0xFFC20170 /* EMAC0 Number of good PAUSE frames transmitted. */
  989. #define EMAC0_TXVLANFRM_G 0xFFC20174 /* EMAC0 Number of VLAN frames transmitted */
  990. #define EMAC0_RXFRMCNT_GB 0xFFC20180 /* EMAC0 Number of good and bad frames received. */
  991. #define EMAC0_RXOCTCNT_GB 0xFFC20184 /* EMAC0 Number of bytes received in good and bad frames */
  992. #define EMAC0_RXOCTCNT_G 0xFFC20188 /* EMAC0 Number of bytes received only in good frames */
  993. #define EMAC0_RXBCASTFRM_G 0xFFC2018C /* EMAC0 Number of good broadcast frames received. */
  994. #define EMAC0_RXMCASTFRM_G 0xFFC20190 /* EMAC0 Number of good multicast frames received */
  995. #define EMAC0_RXCRC_ERR 0xFFC20194 /* EMAC0 Number of frames received with CRC error */
  996. #define EMAC0_RXALIGN_ERR 0xFFC20198 /* EMAC0 Number of frames with alignment error */
  997. #define EMAC0_RXRUNT_ERR 0xFFC2019C /* EMAC0 Number of frames received with runt error. */
  998. #define EMAC0_RXJAB_ERR 0xFFC201A0 /* EMAC0 Number of frames received with length greater than 1518 */
  999. #define EMAC0_RXUSIZE_G 0xFFC201A4 /* EMAC0 Number of frames received with length 64 */
  1000. #define EMAC0_RXOSIZE_G 0xFFC201A8 /* EMAC0 Number of frames received with length greater than maxium */
  1001. #define EMAC0_RX64_GB 0xFFC201AC /* EMAC0 Number of good and bad frames of lengh 64 bytes */
  1002. #define EMAC0_RX65TO127_GB 0xFFC201B0 /* EMAC0 Number of good and bad frame between 64-127(inclusive) */
  1003. #define EMAC0_RX128TO255_GB 0xFFC201B4 /* EMAC0 Number of good and bad frames received with length between 128 and 255 (inclusive) bytes, exclusive of preamble. */
  1004. #define EMAC0_RX256TO511_GB 0xFFC201B8 /* EMAC0 Number of good and bad frames between 256-511(inclusive) */
  1005. #define EMAC0_RX512TO1023_GB 0xFFC201BC /* EMAC0 Number of good and bad frames received between 512-1023 */
  1006. #define EMAC0_RX1024TOMAX_GB 0xFFC201C0 /* EMAC0 Number of frames received between 1024 and maxsize */
  1007. #define EMAC0_RXUCASTFRM_G 0xFFC201C4 /* EMAC0 Number of good unicast frames received. */
  1008. #define EMAC0_RXLEN_ERR 0xFFC201C8 /* EMAC0 Number of frames received with length error */
  1009. #define EMAC0_RXOORTYPE 0xFFC201CC /* EMAC0 Number of frames with length not equal to valid frame size */
  1010. #define EMAC0_RXPAUSEFRM 0xFFC201D0 /* EMAC0 Number of good and valid PAUSE frames received. */
  1011. #define EMAC0_RXFIFO_OVF 0xFFC201D4 /* EMAC0 Number of missed received frames due to FIFO overflow. This counter is not present in the GMAC-CORE configuration. */
  1012. #define EMAC0_RXVLANFRM_GB 0xFFC201D8 /* EMAC0 Number of good and bad VLAN frames received. */
  1013. #define EMAC0_RXWDOG_ERR 0xFFC201DC /* EMAC0 Frames received with error due to watchdog timeout */
  1014. #define EMAC0_IPC_RXIMSK 0xFFC20200 /* EMAC0 MMC IPC RX Interrupt Mask Register */
  1015. #define EMAC0_IPC_RXINT 0xFFC20208 /* EMAC0 MMC IPC RX Interrupt Register */
  1016. #define EMAC0_RXIPV4_GD_FRM 0xFFC20210 /* EMAC0 Number of good IPv4 datagrams */
  1017. #define EMAC0_RXIPV4_HDR_ERR_FRM 0xFFC20214 /* EMAC0 Number of IPv4 datagrams with header errors */
  1018. #define EMAC0_RXIPV4_NOPAY_FRM 0xFFC20218 /* EMAC0 Number of IPv4 datagrams without checksum */
  1019. #define EMAC0_RXIPV4_FRAG_FRM 0xFFC2021C /* EMAC0 Number of good IPv4 datagrams with fragmentation */
  1020. #define EMAC0_RXIPV4_UDSBL_FRM 0xFFC20220 /* EMAC0 Number of IPv4 UDP datagrams with disabled checksum */
  1021. #define EMAC0_RXIPV6_GD_FRM 0xFFC20224 /* EMAC0 Number of IPv4 datagrams with TCP/UDP/ICMP payloads */
  1022. #define EMAC0_RXIPV6_HDR_ERR_FRM 0xFFC20228 /* EMAC0 Number of IPv6 datagrams with header errors */
  1023. #define EMAC0_RXIPV6_NOPAY_FRM 0xFFC2022C /* EMAC0 Number of IPv6 datagrams with no TCP/UDP/ICMP payload */
  1024. #define EMAC0_RXUDP_GD_FRM 0xFFC20230 /* EMAC0 Number of good IP datagrames with good UDP payload */
  1025. #define EMAC0_RXUDP_ERR_FRM 0xFFC20234 /* EMAC0 Number of good IP datagrams with UDP checksum errors */
  1026. #define EMAC0_RXTCP_GD_FRM 0xFFC20238 /* EMAC0 Number of good IP datagrams with a good TCP payload */
  1027. #define EMAC0_RXTCP_ERR_FRM 0xFFC2023C /* EMAC0 Number of good IP datagrams with TCP checksum errors */
  1028. #define EMAC0_RXICMP_GD_FRM 0xFFC20240 /* EMAC0 Number of good IP datagrams with a good ICMP payload */
  1029. #define EMAC0_RXICMP_ERR_FRM 0xFFC20244 /* EMAC0 Number of good IP datagrams with ICMP checksum errors */
  1030. #define EMAC0_RXIPV4_GD_OCT 0xFFC20250 /* EMAC0 Bytes received in IPv4 datagrams including tcp,udp or icmp */
  1031. #define EMAC0_RXIPV4_HDR_ERR_OCT 0xFFC20254 /* EMAC0 Bytes received in IPv4 datagrams with header errors */
  1032. #define EMAC0_RXIPV4_NOPAY_OCT 0xFFC20258 /* EMAC0 Bytes received in IPv4 datagrams without tcp,udp,icmp load */
  1033. #define EMAC0_RXIPV4_FRAG_OCT 0xFFC2025C /* EMAC0 Bytes received in fragmented IPv4 datagrams */
  1034. #define EMAC0_RXIPV4_UDSBL_OCT 0xFFC20260 /* EMAC0 Bytes received in UDP segment with checksum disabled */
  1035. #define EMAC0_RXIPV6_GD_OCT 0xFFC20264 /* EMAC0 Bytes received in good IPv6 including tcp,udp or icmp load */
  1036. #define EMAC0_RXIPV6_HDR_ERR_OCT 0xFFC20268 /* EMAC0 Number of bytes received in IPv6 with header errors */
  1037. #define EMAC0_RXIPV6_NOPAY_OCT 0xFFC2026C /* EMAC0 Bytes received in IPv6 without tcp,udp or icmp load */
  1038. #define EMAC0_RXUDP_GD_OCT 0xFFC20270 /* EMAC0 Number of bytes received in good UDP segments */
  1039. #define EMAC0_RXUDP_ERR_OCT 0xFFC20274 /* EMAC0 Number of bytes received in UDP segment with checksum err */
  1040. #define EMAC0_RXTCP_GD_OCT 0xFFC20278 /* EMAC0 Number of bytes received in a good TCP segment */
  1041. #define EMAC0_RXTCP_ERR_OCT 0xFFC2027C /* EMAC0 Number of bytes received in TCP segment with checksum err */
  1042. #define EMAC0_RXICMP_GD_OCT 0xFFC20280 /* EMAC0 Number of bytes received in a good ICMP segment */
  1043. #define EMAC0_RXICMP_ERR_OCT 0xFFC20284 /* EMAC0 Bytes received in an ICMP segment with checksum errors */
  1044. #define EMAC0_TM_CTL 0xFFC20700 /* EMAC0 EMAC Time Stamp Control Register */
  1045. #define EMAC0_TM_SUBSEC 0xFFC20704 /* EMAC0 EMAC Time Stamp Sub Second Increment */
  1046. #define EMAC0_TM_SEC 0xFFC20708 /* EMAC0 EMAC Time Stamp Second Register */
  1047. #define EMAC0_TM_NSEC 0xFFC2070C /* EMAC0 EMAC Time Stamp Nano Second Register */
  1048. #define EMAC0_TM_SECUPDT 0xFFC20710 /* EMAC0 EMAC Time Stamp Seconds Update */
  1049. #define EMAC0_TM_NSECUPDT 0xFFC20714 /* EMAC0 EMAC Time Stamp Nano Seconds Update */
  1050. #define EMAC0_TM_ADDEND 0xFFC20718 /* EMAC0 EMAC Time Stamp Addend Register */
  1051. #define EMAC0_TM_TGTM 0xFFC2071C /* EMAC0 EMAC Time Stamp Target Time Sec. */
  1052. #define EMAC0_TM_NTGTM 0xFFC20720 /* EMAC0 EMAC Time Stamp Target Time Nanosec. */
  1053. #define EMAC0_TM_HISEC 0xFFC20724 /* EMAC0 EMAC Time Stamp High Second Register */
  1054. #define EMAC0_TM_STMPSTAT 0xFFC20728 /* EMAC0 EMAC Time Stamp Status Register */
  1055. #define EMAC0_TM_PPSCTL 0xFFC2072C /* EMAC0 EMAC PPS Control Register */
  1056. #define EMAC0_TM_AUXSTMP_NSEC 0xFFC20730 /* EMAC0 EMAC Auxillary Time Stamp Nano Register */
  1057. #define EMAC0_TM_AUXSTMP_SEC 0xFFC20734 /* EMAC0 EMAC Auxillary Time Stamp Sec Register */
  1058. #define EMAC0_DMA_BUSMODE 0xFFC21000 /* EMAC0 Bus Operating Modes for EMAC DMA */
  1059. #define EMAC0_DMA_TXPOLL 0xFFC21004 /* EMAC0 TX DMA Poll demand register */
  1060. #define EMAC0_DMA_RXPOLL 0xFFC21008 /* EMAC0 RX DMA Poll demand register */
  1061. #define EMAC0_DMA_RXDSC_ADDR 0xFFC2100C /* EMAC0 RX Descriptor List Address */
  1062. #define EMAC0_DMA_TXDSC_ADDR 0xFFC21010 /* EMAC0 TX Descriptor List Address */
  1063. #define EMAC0_DMA_STAT 0xFFC21014 /* EMAC0 DMA Status Register */
  1064. #define EMAC0_DMA_OPMODE 0xFFC21018 /* EMAC0 DMA Operation Mode Register */
  1065. #define EMAC0_DMA_IEN 0xFFC2101C /* EMAC0 DMA Interrupt Enable Register */
  1066. #define EMAC0_DMA_MISS_FRM 0xFFC21020 /* EMAC0 DMA missed frame and buffer overflow counter */
  1067. #define EMAC0_DMA_RXIWDOG 0xFFC21024 /* EMAC0 DMA RX Interrupt Watch Dog timer */
  1068. #define EMAC0_DMA_BMMODE 0xFFC21028 /* EMAC0 AXI Bus Mode Register */
  1069. #define EMAC0_DMA_BMSTAT 0xFFC2102C /* EMAC0 AXI Status Register */
  1070. #define EMAC0_DMA_TXDSC_CUR 0xFFC21048 /* EMAC0 TX current descriptor register */
  1071. #define EMAC0_DMA_RXDSC_CUR 0xFFC2104C /* EMAC0 RX current descriptor register */
  1072. #define EMAC0_DMA_TXBUF_CUR 0xFFC21050 /* EMAC0 TX current buffer pointer register */
  1073. #define EMAC0_DMA_RXBUF_CUR 0xFFC21054 /* EMAC0 RX current buffer pointer register */
  1074. #define EMAC0_HWFEAT 0xFFC21058 /* EMAC0 Hardware Feature Register */
  1075. /* =========================
  1076. EMAC1
  1077. ========================= */
  1078. #define EMAC1_MACCFG 0xFFC22000 /* EMAC1 MAC Configuration Register */
  1079. #define EMAC1_MACFRMFILT 0xFFC22004 /* EMAC1 Filter Register for filtering Received Frames */
  1080. #define EMAC1_HASHTBL_HI 0xFFC22008 /* EMAC1 Contains the Upper 32 bits of the hash table */
  1081. #define EMAC1_HASHTBL_LO 0xFFC2200C /* EMAC1 Contains the lower 32 bits of the hash table */
  1082. #define EMAC1_GMII_ADDR 0xFFC22010 /* EMAC1 Management Address Register */
  1083. #define EMAC1_GMII_DATA 0xFFC22014 /* EMAC1 Management Data Register */
  1084. #define EMAC1_FLOWCTL 0xFFC22018 /* EMAC1 MAC FLow Control Register */
  1085. #define EMAC1_VLANTAG 0xFFC2201C /* EMAC1 VLAN Tag Register */
  1086. #define EMAC1_VER 0xFFC22020 /* EMAC1 EMAC Version Register */
  1087. #define EMAC1_DBG 0xFFC22024 /* EMAC1 EMAC Debug Register */
  1088. #define EMAC1_RMTWKUP 0xFFC22028 /* EMAC1 Remote wake up frame register */
  1089. #define EMAC1_PMT_CTLSTAT 0xFFC2202C /* EMAC1 PMT Control and Status Register */
  1090. #define EMAC1_ISTAT 0xFFC22038 /* EMAC1 EMAC Interrupt Status Register */
  1091. #define EMAC1_IMSK 0xFFC2203C /* EMAC1 EMAC Interrupt Mask Register */
  1092. #define EMAC1_ADDR0_HI 0xFFC22040 /* EMAC1 EMAC Address0 High Register */
  1093. #define EMAC1_ADDR0_LO 0xFFC22044 /* EMAC1 EMAC Address0 Low Register */
  1094. #define EMAC1_MMC_CTL 0xFFC22100 /* EMAC1 MMC Control Register */
  1095. #define EMAC1_MMC_RXINT 0xFFC22104 /* EMAC1 MMC RX Interrupt Register */
  1096. #define EMAC1_MMC_TXINT 0xFFC22108 /* EMAC1 MMC TX Interrupt Register */
  1097. #define EMAC1_MMC_RXIMSK 0xFFC2210C /* EMAC1 MMC RX Interrupt Mask Register */
  1098. #define EMAC1_MMC_TXIMSK 0xFFC22110 /* EMAC1 MMC TX Interrupt Mask Register */
  1099. #define EMAC1_TXOCTCNT_GB 0xFFC22114 /* EMAC1 Num bytes transmitted exclusive of preamble */
  1100. #define EMAC1_TXFRMCNT_GB 0xFFC22118 /* EMAC1 Num frames transmitted exclusive of retired */
  1101. #define EMAC1_TXBCASTFRM_G 0xFFC2211C /* EMAC1 Number of good broadcast frames transmitted. */
  1102. #define EMAC1_TXMCASTFRM_G 0xFFC22120 /* EMAC1 Number of good multicast frames transmitted. */
  1103. #define EMAC1_TX64_GB 0xFFC22124 /* EMAC1 Number of 64 byte length frames */
  1104. #define EMAC1_TX65TO127_GB 0xFFC22128 /* EMAC1 Number of frames of length b/w 65-127 (inclusive) bytes */
  1105. #define EMAC1_TX128TO255_GB 0xFFC2212C /* EMAC1 Number of frames of length b/w 128-255 (inclusive) bytes */
  1106. #define EMAC1_TX256TO511_GB 0xFFC22130 /* EMAC1 Number of frames of length b/w 256-511 (inclusive) bytes */
  1107. #define EMAC1_TX512TO1023_GB 0xFFC22134 /* EMAC1 Number of frames of length b/w 512-1023 (inclusive) bytes */
  1108. #define EMAC1_TX1024TOMAX_GB 0xFFC22138 /* EMAC1 Number of frames of length b/w 1024-max (inclusive) bytes */
  1109. #define EMAC1_TXUCASTFRM_GB 0xFFC2213C /* EMAC1 Number of good and bad unicast frames transmitted */
  1110. #define EMAC1_TXMCASTFRM_GB 0xFFC22140 /* EMAC1 Number of good and bad multicast frames transmitted */
  1111. #define EMAC1_TXBCASTFRM_GB 0xFFC22144 /* EMAC1 Number of good and bad broadcast frames transmitted */
  1112. #define EMAC1_TXUNDR_ERR 0xFFC22148 /* EMAC1 Number of frames aborted due to frame underflow error */
  1113. #define EMAC1_TXSNGCOL_G 0xFFC2214C /* EMAC1 Number of transmitted frames after single collision */
  1114. #define EMAC1_TXMULTCOL_G 0xFFC22150 /* EMAC1 Number of transmitted frames with more than one collision */
  1115. #define EMAC1_TXDEFERRED 0xFFC22154 /* EMAC1 Number of transmitted frames after deferral */
  1116. #define EMAC1_TXLATECOL 0xFFC22158 /* EMAC1 Number of frames aborted due to late collision error */
  1117. #define EMAC1_TXEXCESSCOL 0xFFC2215C /* EMAC1 Number of aborted frames due to excessive collisions */
  1118. #define EMAC1_TXCARR_ERR 0xFFC22160 /* EMAC1 Number of aborted frames due to carrier sense error */
  1119. #define EMAC1_TXOCTCNT_G 0xFFC22164 /* EMAC1 Number of bytes transmitted in good frames only */
  1120. #define EMAC1_TXFRMCNT_G 0xFFC22168 /* EMAC1 Number of good frames transmitted. */
  1121. #define EMAC1_TXEXCESSDEF 0xFFC2216C /* EMAC1 Number of frames aborted due to excessive deferral */
  1122. #define EMAC1_TXPAUSEFRM 0xFFC22170 /* EMAC1 Number of good PAUSE frames transmitted. */
  1123. #define EMAC1_TXVLANFRM_G 0xFFC22174 /* EMAC1 Number of VLAN frames transmitted */
  1124. #define EMAC1_RXFRMCNT_GB 0xFFC22180 /* EMAC1 Number of good and bad frames received. */
  1125. #define EMAC1_RXOCTCNT_GB 0xFFC22184 /* EMAC1 Number of bytes received in good and bad frames */
  1126. #define EMAC1_RXOCTCNT_G 0xFFC22188 /* EMAC1 Number of bytes received only in good frames */
  1127. #define EMAC1_RXBCASTFRM_G 0xFFC2218C /* EMAC1 Number of good broadcast frames received. */
  1128. #define EMAC1_RXMCASTFRM_G 0xFFC22190 /* EMAC1 Number of good multicast frames received */
  1129. #define EMAC1_RXCRC_ERR 0xFFC22194 /* EMAC1 Number of frames received with CRC error */
  1130. #define EMAC1_RXALIGN_ERR 0xFFC22198 /* EMAC1 Number of frames with alignment error */
  1131. #define EMAC1_RXRUNT_ERR 0xFFC2219C /* EMAC1 Number of frames received with runt error. */
  1132. #define EMAC1_RXJAB_ERR 0xFFC221A0 /* EMAC1 Number of frames received with length greater than 1518 */
  1133. #define EMAC1_RXUSIZE_G 0xFFC221A4 /* EMAC1 Number of frames received with length 64 */
  1134. #define EMAC1_RXOSIZE_G 0xFFC221A8 /* EMAC1 Number of frames received with length greater than maxium */
  1135. #define EMAC1_RX64_GB 0xFFC221AC /* EMAC1 Number of good and bad frames of lengh 64 bytes */
  1136. #define EMAC1_RX65TO127_GB 0xFFC221B0 /* EMAC1 Number of good and bad frame between 64-127(inclusive) */
  1137. #define EMAC1_RX128TO255_GB 0xFFC221B4 /* EMAC1 Number of good and bad frames received with length between 128 and 255 (inclusive) bytes, exclusive of preamble. */
  1138. #define EMAC1_RX256TO511_GB 0xFFC221B8 /* EMAC1 Number of good and bad frames between 256-511(inclusive) */
  1139. #define EMAC1_RX512TO1023_GB 0xFFC221BC /* EMAC1 Number of good and bad frames received between 512-1023 */
  1140. #define EMAC1_RX1024TOMAX_GB 0xFFC221C0 /* EMAC1 Number of frames received between 1024 and maxsize */
  1141. #define EMAC1_RXUCASTFRM_G 0xFFC221C4 /* EMAC1 Number of good unicast frames received. */
  1142. #define EMAC1_RXLEN_ERR 0xFFC221C8 /* EMAC1 Number of frames received with length error */
  1143. #define EMAC1_RXOORTYPE 0xFFC221CC /* EMAC1 Number of frames with length not equal to valid frame size */
  1144. #define EMAC1_RXPAUSEFRM 0xFFC221D0 /* EMAC1 Number of good and valid PAUSE frames received. */
  1145. #define EMAC1_RXFIFO_OVF 0xFFC221D4 /* EMAC1 Number of missed received frames due to FIFO overflow. This counter is not present in the GMAC-CORE configuration. */
  1146. #define EMAC1_RXVLANFRM_GB 0xFFC221D8 /* EMAC1 Number of good and bad VLAN frames received. */
  1147. #define EMAC1_RXWDOG_ERR 0xFFC221DC /* EMAC1 Frames received with error due to watchdog timeout */
  1148. #define EMAC1_IPC_RXIMSK 0xFFC22200 /* EMAC1 MMC IPC RX Interrupt Mask Register */
  1149. #define EMAC1_IPC_RXINT 0xFFC22208 /* EMAC1 MMC IPC RX Interrupt Register */
  1150. #define EMAC1_RXIPV4_GD_FRM 0xFFC22210 /* EMAC1 Number of good IPv4 datagrams */
  1151. #define EMAC1_RXIPV4_HDR_ERR_FRM 0xFFC22214 /* EMAC1 Number of IPv4 datagrams with header errors */
  1152. #define EMAC1_RXIPV4_NOPAY_FRM 0xFFC22218 /* EMAC1 Number of IPv4 datagrams without checksum */
  1153. #define EMAC1_RXIPV4_FRAG_FRM 0xFFC2221C /* EMAC1 Number of good IPv4 datagrams with fragmentation */
  1154. #define EMAC1_RXIPV4_UDSBL_FRM 0xFFC22220 /* EMAC1 Number of IPv4 UDP datagrams with disabled checksum */
  1155. #define EMAC1_RXIPV6_GD_FRM 0xFFC22224 /* EMAC1 Number of IPv4 datagrams with TCP/UDP/ICMP payloads */
  1156. #define EMAC1_RXIPV6_HDR_ERR_FRM 0xFFC22228 /* EMAC1 Number of IPv6 datagrams with header errors */
  1157. #define EMAC1_RXIPV6_NOPAY_FRM 0xFFC2222C /* EMAC1 Number of IPv6 datagrams with no TCP/UDP/ICMP payload */
  1158. #define EMAC1_RXUDP_GD_FRM 0xFFC22230 /* EMAC1 Number of good IP datagrames with good UDP payload */
  1159. #define EMAC1_RXUDP_ERR_FRM 0xFFC22234 /* EMAC1 Number of good IP datagrams with UDP checksum errors */
  1160. #define EMAC1_RXTCP_GD_FRM 0xFFC22238 /* EMAC1 Number of good IP datagrams with a good TCP payload */
  1161. #define EMAC1_RXTCP_ERR_FRM 0xFFC2223C /* EMAC1 Number of good IP datagrams with TCP checksum errors */
  1162. #define EMAC1_RXICMP_GD_FRM 0xFFC22240 /* EMAC1 Number of good IP datagrams with a good ICMP payload */
  1163. #define EMAC1_RXICMP_ERR_FRM 0xFFC22244 /* EMAC1 Number of good IP datagrams with ICMP checksum errors */
  1164. #define EMAC1_RXIPV4_GD_OCT 0xFFC22250 /* EMAC1 Bytes received in IPv4 datagrams including tcp,udp or icmp */
  1165. #define EMAC1_RXIPV4_HDR_ERR_OCT 0xFFC22254 /* EMAC1 Bytes received in IPv4 datagrams with header errors */
  1166. #define EMAC1_RXIPV4_NOPAY_OCT 0xFFC22258 /* EMAC1 Bytes received in IPv4 datagrams without tcp,udp,icmp load */
  1167. #define EMAC1_RXIPV4_FRAG_OCT 0xFFC2225C /* EMAC1 Bytes received in fragmented IPv4 datagrams */
  1168. #define EMAC1_RXIPV4_UDSBL_OCT 0xFFC22260 /* EMAC1 Bytes received in UDP segment with checksum disabled */
  1169. #define EMAC1_RXIPV6_GD_OCT 0xFFC22264 /* EMAC1 Bytes received in good IPv6 including tcp,udp or icmp load */
  1170. #define EMAC1_RXIPV6_HDR_ERR_OCT 0xFFC22268 /* EMAC1 Number of bytes received in IPv6 with header errors */
  1171. #define EMAC1_RXIPV6_NOPAY_OCT 0xFFC2226C /* EMAC1 Bytes received in IPv6 without tcp,udp or icmp load */
  1172. #define EMAC1_RXUDP_GD_OCT 0xFFC22270 /* EMAC1 Number of bytes received in good UDP segments */
  1173. #define EMAC1_RXUDP_ERR_OCT 0xFFC22274 /* EMAC1 Number of bytes received in UDP segment with checksum err */
  1174. #define EMAC1_RXTCP_GD_OCT 0xFFC22278 /* EMAC1 Number of bytes received in a good TCP segment */
  1175. #define EMAC1_RXTCP_ERR_OCT 0xFFC2227C /* EMAC1 Number of bytes received in TCP segment with checksum err */
  1176. #define EMAC1_RXICMP_GD_OCT 0xFFC22280 /* EMAC1 Number of bytes received in a good ICMP segment */
  1177. #define EMAC1_RXICMP_ERR_OCT 0xFFC22284 /* EMAC1 Bytes received in an ICMP segment with checksum errors */
  1178. #define EMAC1_TM_CTL 0xFFC22700 /* EMAC1 EMAC Time Stamp Control Register */
  1179. #define EMAC1_TM_SUBSEC 0xFFC22704 /* EMAC1 EMAC Time Stamp Sub Second Increment */
  1180. #define EMAC1_TM_SEC 0xFFC22708 /* EMAC1 EMAC Time Stamp Second Register */
  1181. #define EMAC1_TM_NSEC 0xFFC2270C /* EMAC1 EMAC Time Stamp Nano Second Register */
  1182. #define EMAC1_TM_SECUPDT 0xFFC22710 /* EMAC1 EMAC Time Stamp Seconds Update */
  1183. #define EMAC1_TM_NSECUPDT 0xFFC22714 /* EMAC1 EMAC Time Stamp Nano Seconds Update */
  1184. #define EMAC1_TM_ADDEND 0xFFC22718 /* EMAC1 EMAC Time Stamp Addend Register */
  1185. #define EMAC1_TM_TGTM 0xFFC2271C /* EMAC1 EMAC Time Stamp Target Time Sec. */
  1186. #define EMAC1_TM_NTGTM 0xFFC22720 /* EMAC1 EMAC Time Stamp Target Time Nanosec. */
  1187. #define EMAC1_TM_HISEC 0xFFC22724 /* EMAC1 EMAC Time Stamp High Second Register */
  1188. #define EMAC1_TM_STMPSTAT 0xFFC22728 /* EMAC1 EMAC Time Stamp Status Register */
  1189. #define EMAC1_TM_PPSCTL 0xFFC2272C /* EMAC1 EMAC PPS Control Register */
  1190. #define EMAC1_TM_AUXSTMP_NSEC 0xFFC22730 /* EMAC1 EMAC Auxillary Time Stamp Nano Register */
  1191. #define EMAC1_TM_AUXSTMP_SEC 0xFFC22734 /* EMAC1 EMAC Auxillary Time Stamp Sec Register */
  1192. #define EMAC1_DMA_BUSMODE 0xFFC23000 /* EMAC1 Bus Operating Modes for EMAC DMA */
  1193. #define EMAC1_DMA_TXPOLL 0xFFC23004 /* EMAC1 TX DMA Poll demand register */
  1194. #define EMAC1_DMA_RXPOLL 0xFFC23008 /* EMAC1 RX DMA Poll demand register */
  1195. #define EMAC1_DMA_RXDSC_ADDR 0xFFC2300C /* EMAC1 RX Descriptor List Address */
  1196. #define EMAC1_DMA_TXDSC_ADDR 0xFFC23010 /* EMAC1 TX Descriptor List Address */
  1197. #define EMAC1_DMA_STAT 0xFFC23014 /* EMAC1 DMA Status Register */
  1198. #define EMAC1_DMA_OPMODE 0xFFC23018 /* EMAC1 DMA Operation Mode Register */
  1199. #define EMAC1_DMA_IEN 0xFFC2301C /* EMAC1 DMA Interrupt Enable Register */
  1200. #define EMAC1_DMA_MISS_FRM 0xFFC23020 /* EMAC1 DMA missed frame and buffer overflow counter */
  1201. #define EMAC1_DMA_RXIWDOG 0xFFC23024 /* EMAC1 DMA RX Interrupt Watch Dog timer */
  1202. #define EMAC1_DMA_BMMODE 0xFFC23028 /* EMAC1 AXI Bus Mode Register */
  1203. #define EMAC1_DMA_BMSTAT 0xFFC2302C /* EMAC1 AXI Status Register */
  1204. #define EMAC1_DMA_TXDSC_CUR 0xFFC23048 /* EMAC1 TX current descriptor register */
  1205. #define EMAC1_DMA_RXDSC_CUR 0xFFC2304C /* EMAC1 RX current descriptor register */
  1206. #define EMAC1_DMA_TXBUF_CUR 0xFFC23050 /* EMAC1 TX current buffer pointer register */
  1207. #define EMAC1_DMA_RXBUF_CUR 0xFFC23054 /* EMAC1 RX current buffer pointer register */
  1208. #define EMAC1_HWFEAT 0xFFC23058 /* EMAC1 Hardware Feature Register */
  1209. /* =========================
  1210. SPI Registers
  1211. ========================= */
  1212. /* =========================
  1213. SPI0
  1214. ========================= */
  1215. #define SPI0_REGBASE 0xFFC40400
  1216. #define SPI0_CTL 0xFFC40404 /* SPI0 Control Register */
  1217. #define SPI0_RXCTL 0xFFC40408 /* SPI0 RX Control Register */
  1218. #define SPI0_TXCTL 0xFFC4040C /* SPI0 TX Control Register */
  1219. #define SPI0_CLK 0xFFC40410 /* SPI0 Clock Rate Register */
  1220. #define SPI0_DLY 0xFFC40414 /* SPI0 Delay Register */
  1221. #define SPI0_SLVSEL 0xFFC40418 /* SPI0 Slave Select Register */
  1222. #define SPI0_RWC 0xFFC4041C /* SPI0 Received Word-Count Register */
  1223. #define SPI0_RWCR 0xFFC40420 /* SPI0 Received Word-Count Reload Register */
  1224. #define SPI0_TWC 0xFFC40424 /* SPI0 Transmitted Word-Count Register */
  1225. #define SPI0_TWCR 0xFFC40428 /* SPI0 Transmitted Word-Count Reload Register */
  1226. #define SPI0_IMSK 0xFFC40430 /* SPI0 Interrupt Mask Register */
  1227. #define SPI0_IMSK_CLR 0xFFC40434 /* SPI0 Interrupt Mask Clear Register */
  1228. #define SPI0_IMSK_SET 0xFFC40438 /* SPI0 Interrupt Mask Set Register */
  1229. #define SPI0_STAT 0xFFC40440 /* SPI0 Status Register */
  1230. #define SPI0_ILAT 0xFFC40444 /* SPI0 Masked Interrupt Condition Register */
  1231. #define SPI0_ILAT_CLR 0xFFC40448 /* SPI0 Masked Interrupt Clear Register */
  1232. #define SPI0_RFIFO 0xFFC40450 /* SPI0 Receive FIFO Data Register */
  1233. #define SPI0_TFIFO 0xFFC40458 /* SPI0 Transmit FIFO Data Register */
  1234. /* =========================
  1235. SPI1
  1236. ========================= */
  1237. #define SPI1_REGBASE 0xFFC40500
  1238. #define SPI1_CTL 0xFFC40504 /* SPI1 Control Register */
  1239. #define SPI1_RXCTL 0xFFC40508 /* SPI1 RX Control Register */
  1240. #define SPI1_TXCTL 0xFFC4050C /* SPI1 TX Control Register */
  1241. #define SPI1_CLK 0xFFC40510 /* SPI1 Clock Rate Register */
  1242. #define SPI1_DLY 0xFFC40514 /* SPI1 Delay Register */
  1243. #define SPI1_SLVSEL 0xFFC40518 /* SPI1 Slave Select Register */
  1244. #define SPI1_RWC 0xFFC4051C /* SPI1 Received Word-Count Register */
  1245. #define SPI1_RWCR 0xFFC40520 /* SPI1 Received Word-Count Reload Register */
  1246. #define SPI1_TWC 0xFFC40524 /* SPI1 Transmitted Word-Count Register */
  1247. #define SPI1_TWCR 0xFFC40528 /* SPI1 Transmitted Word-Count Reload Register */
  1248. #define SPI1_IMSK 0xFFC40530 /* SPI1 Interrupt Mask Register */
  1249. #define SPI1_IMSK_CLR 0xFFC40534 /* SPI1 Interrupt Mask Clear Register */
  1250. #define SPI1_IMSK_SET 0xFFC40538 /* SPI1 Interrupt Mask Set Register */
  1251. #define SPI1_STAT 0xFFC40540 /* SPI1 Status Register */
  1252. #define SPI1_ILAT 0xFFC40544 /* SPI1 Masked Interrupt Condition Register */
  1253. #define SPI1_ILAT_CLR 0xFFC40548 /* SPI1 Masked Interrupt Clear Register */
  1254. #define SPI1_RFIFO 0xFFC40550 /* SPI1 Receive FIFO Data Register */
  1255. #define SPI1_TFIFO 0xFFC40558 /* SPI1 Transmit FIFO Data Register */
  1256. /* =========================
  1257. SPORT Registers
  1258. ========================= */
  1259. /* =========================
  1260. SPORT0
  1261. ========================= */
  1262. #define SPORT0_CTL_A 0xFFC40000 /* SPORT0 'A' Control Register */
  1263. #define SPORT0_DIV_A 0xFFC40004 /* SPORT0 'A' Clock and FS Divide Register */
  1264. #define SPORT0_MCTL_A 0xFFC40008 /* SPORT0 'A' Multichannel Control Register */
  1265. #define SPORT0_CS0_A 0xFFC4000C /* SPORT0 'A' Multichannel Select Register (Channels 0-31) */
  1266. #define SPORT0_CS1_A 0xFFC40010 /* SPORT0 'A' Multichannel Select Register (Channels 32-63) */
  1267. #define SPORT0_CS2_A 0xFFC40014 /* SPORT0 'A' Multichannel Select Register (Channels 64-95) */
  1268. #define SPORT0_CS3_A 0xFFC40018 /* SPORT0 'A' Multichannel Select Register (Channels 96-127) */
  1269. #define SPORT0_CNT_A 0xFFC4001C /* SPORT0 'A' Frame Sync And Clock Divisor Current Count */
  1270. #define SPORT0_ERR_A 0xFFC40020 /* SPORT0 'A' Error Register */
  1271. #define SPORT0_MSTAT_A 0xFFC40024 /* SPORT0 'A' Multichannel Mode Status Register */
  1272. #define SPORT0_CTL2_A 0xFFC40028 /* SPORT0 'A' Control Register 2 */
  1273. #define SPORT0_TXPRI_A 0xFFC40040 /* SPORT0 'A' Primary Channel Transmit Buffer Register */
  1274. #define SPORT0_RXPRI_A 0xFFC40044 /* SPORT0 'A' Primary Channel Receive Buffer Register */
  1275. #define SPORT0_TXSEC_A 0xFFC40048 /* SPORT0 'A' Secondary Channel Transmit Buffer Register */
  1276. #define SPORT0_RXSEC_A 0xFFC4004C /* SPORT0 'A' Secondary Channel Receive Buffer Register */
  1277. #define SPORT0_CTL_B 0xFFC40080 /* SPORT0 'B' Control Register */
  1278. #define SPORT0_DIV_B 0xFFC40084 /* SPORT0 'B' Clock and FS Divide Register */
  1279. #define SPORT0_MCTL_B 0xFFC40088 /* SPORT0 'B' Multichannel Control Register */
  1280. #define SPORT0_CS0_B 0xFFC4008C /* SPORT0 'B' Multichannel Select Register (Channels 0-31) */
  1281. #define SPORT0_CS1_B 0xFFC40090 /* SPORT0 'B' Multichannel Select Register (Channels 32-63) */
  1282. #define SPORT0_CS2_B 0xFFC40094 /* SPORT0 'B' Multichannel Select Register (Channels 64-95) */
  1283. #define SPORT0_CS3_B 0xFFC40098 /* SPORT0 'B' Multichannel Select Register (Channels 96-127) */
  1284. #define SPORT0_CNT_B 0xFFC4009C /* SPORT0 'B' Frame Sync And Clock Divisor Current Count */
  1285. #define SPORT0_ERR_B 0xFFC400A0 /* SPORT0 'B' Error Register */
  1286. #define SPORT0_MSTAT_B 0xFFC400A4 /* SPORT0 'B' Multichannel Mode Status Register */
  1287. #define SPORT0_CTL2_B 0xFFC400A8 /* SPORT0 'B' Control Register 2 */
  1288. #define SPORT0_TXPRI_B 0xFFC400C0 /* SPORT0 'B' Primary Channel Transmit Buffer Register */
  1289. #define SPORT0_RXPRI_B 0xFFC400C4 /* SPORT0 'B' Primary Channel Receive Buffer Register */
  1290. #define SPORT0_TXSEC_B 0xFFC400C8 /* SPORT0 'B' Secondary Channel Transmit Buffer Register */
  1291. #define SPORT0_RXSEC_B 0xFFC400CC /* SPORT0 'B' Secondary Channel Receive Buffer Register */
  1292. /* =========================
  1293. SPORT1
  1294. ========================= */
  1295. #define SPORT1_CTL_A 0xFFC40100 /* SPORT1 'A' Control Register */
  1296. #define SPORT1_DIV_A 0xFFC40104 /* SPORT1 'A' Clock and FS Divide Register */
  1297. #define SPORT1_MCTL_A 0xFFC40108 /* SPORT1 'A' Multichannel Control Register */
  1298. #define SPORT1_CS0_A 0xFFC4010C /* SPORT1 'A' Multichannel Select Register (Channels 0-31) */
  1299. #define SPORT1_CS1_A 0xFFC40110 /* SPORT1 'A' Multichannel Select Register (Channels 32-63) */
  1300. #define SPORT1_CS2_A 0xFFC40114 /* SPORT1 'A' Multichannel Select Register (Channels 64-95) */
  1301. #define SPORT1_CS3_A 0xFFC40118 /* SPORT1 'A' Multichannel Select Register (Channels 96-127) */
  1302. #define SPORT1_CNT_A 0xFFC4011C /* SPORT1 'A' Frame Sync And Clock Divisor Current Count */
  1303. #define SPORT1_ERR_A 0xFFC40120 /* SPORT1 'A' Error Register */
  1304. #define SPORT1_MSTAT_A 0xFFC40124 /* SPORT1 'A' Multichannel Mode Status Register */
  1305. #define SPORT1_CTL2_A 0xFFC40128 /* SPORT1 'A' Control Register 2 */
  1306. #define SPORT1_TXPRI_A 0xFFC40140 /* SPORT1 'A' Primary Channel Transmit Buffer Register */
  1307. #define SPORT1_RXPRI_A 0xFFC40144 /* SPORT1 'A' Primary Channel Receive Buffer Register */
  1308. #define SPORT1_TXSEC_A 0xFFC40148 /* SPORT1 'A' Secondary Channel Transmit Buffer Register */
  1309. #define SPORT1_RXSEC_A 0xFFC4014C /* SPORT1 'A' Secondary Channel Receive Buffer Register */
  1310. #define SPORT1_CTL_B 0xFFC40180 /* SPORT1 'B' Control Register */
  1311. #define SPORT1_DIV_B 0xFFC40184 /* SPORT1 'B' Clock and FS Divide Register */
  1312. #define SPORT1_MCTL_B 0xFFC40188 /* SPORT1 'B' Multichannel Control Register */
  1313. #define SPORT1_CS0_B 0xFFC4018C /* SPORT1 'B' Multichannel Select Register (Channels 0-31) */
  1314. #define SPORT1_CS1_B 0xFFC40190 /* SPORT1 'B' Multichannel Select Register (Channels 32-63) */
  1315. #define SPORT1_CS2_B 0xFFC40194 /* SPORT1 'B' Multichannel Select Register (Channels 64-95) */
  1316. #define SPORT1_CS3_B 0xFFC40198 /* SPORT1 'B' Multichannel Select Register (Channels 96-127) */
  1317. #define SPORT1_CNT_B 0xFFC4019C /* SPORT1 'B' Frame Sync And Clock Divisor Current Count */
  1318. #define SPORT1_ERR_B 0xFFC401A0 /* SPORT1 'B' Error Register */
  1319. #define SPORT1_MSTAT_B 0xFFC401A4 /* SPORT1 'B' Multichannel Mode Status Register */
  1320. #define SPORT1_CTL2_B 0xFFC401A8 /* SPORT1 'B' Control Register 2 */
  1321. #define SPORT1_TXPRI_B 0xFFC401C0 /* SPORT1 'B' Primary Channel Transmit Buffer Register */
  1322. #define SPORT1_RXPRI_B 0xFFC401C4 /* SPORT1 'B' Primary Channel Receive Buffer Register */
  1323. #define SPORT1_TXSEC_B 0xFFC401C8 /* SPORT1 'B' Secondary Channel Transmit Buffer Register */
  1324. #define SPORT1_RXSEC_B 0xFFC401CC /* SPORT1 'B' Secondary Channel Receive Buffer Register */
  1325. /* =========================
  1326. SPORT2
  1327. ========================= */
  1328. #define SPORT2_CTL_A 0xFFC40200 /* SPORT2 'A' Control Register */
  1329. #define SPORT2_DIV_A 0xFFC40204 /* SPORT2 'A' Clock and FS Divide Register */
  1330. #define SPORT2_MCTL_A 0xFFC40208 /* SPORT2 'A' Multichannel Control Register */
  1331. #define SPORT2_CS0_A 0xFFC4020C /* SPORT2 'A' Multichannel Select Register (Channels 0-31) */
  1332. #define SPORT2_CS1_A 0xFFC40210 /* SPORT2 'A' Multichannel Select Register (Channels 32-63) */
  1333. #define SPORT2_CS2_A 0xFFC40214 /* SPORT2 'A' Multichannel Select Register (Channels 64-95) */
  1334. #define SPORT2_CS3_A 0xFFC40218 /* SPORT2 'A' Multichannel Select Register (Channels 96-127) */
  1335. #define SPORT2_CNT_A 0xFFC4021C /* SPORT2 'A' Frame Sync And Clock Divisor Current Count */
  1336. #define SPORT2_ERR_A 0xFFC40220 /* SPORT2 'A' Error Register */