| 123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512 | 
							- /*
 
-  * R8A7740 processor support
 
-  *
 
-  * Copyright (C) 2011  Renesas Solutions Corp.
 
-  * Copyright (C) 2011  Kuninori Morimoto <kuninori.morimoto.gx@renesas.com>
 
-  *
 
-  * This program is free software; you can redistribute it and/or modify
 
-  * it under the terms of the GNU General Public License as published by
 
-  * the Free Software Foundation; version 2 of the License.
 
-  *
 
-  * This program is distributed in the hope that it will be useful,
 
-  * but WITHOUT ANY WARRANTY; without even the implied warranty of
 
-  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 
-  * GNU General Public License for more details.
 
-  *
 
-  * You should have received a copy of the GNU General Public License
 
-  * along with this program; if not, write to the Free Software
 
-  * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301  USA
 
-  */
 
- #include <linux/delay.h>
 
- #include <linux/dma-mapping.h>
 
- #include <linux/kernel.h>
 
- #include <linux/init.h>
 
- #include <linux/io.h>
 
- #include <linux/platform_device.h>
 
- #include <linux/of_platform.h>
 
- #include <linux/serial_sci.h>
 
- #include <linux/sh_dma.h>
 
- #include <linux/sh_timer.h>
 
- #include <linux/dma-mapping.h>
 
- #include <mach/dma-register.h>
 
- #include <mach/r8a7740.h>
 
- #include <mach/pm-rmobile.h>
 
- #include <mach/common.h>
 
- #include <mach/irqs.h>
 
- #include <asm/mach-types.h>
 
- #include <asm/mach/map.h>
 
- #include <asm/mach/arch.h>
 
- #include <asm/mach/time.h>
 
- static struct map_desc r8a7740_io_desc[] __initdata = {
 
- 	 /*
 
- 	  * for CPGA/INTC/PFC
 
- 	  * 0xe6000000-0xefffffff -> 0xe6000000-0xefffffff
 
- 	  */
 
- 	{
 
- 		.virtual	= 0xe6000000,
 
- 		.pfn		= __phys_to_pfn(0xe6000000),
 
- 		.length		= 160 << 20,
 
- 		.type		= MT_DEVICE_NONSHARED
 
- 	},
 
- #ifdef CONFIG_CACHE_L2X0
 
- 	/*
 
- 	 * for l2x0_init()
 
- 	 * 0xf0100000-0xf0101000 -> 0xf0002000-0xf0003000
 
- 	 */
 
- 	{
 
- 		.virtual	= 0xf0002000,
 
- 		.pfn		= __phys_to_pfn(0xf0100000),
 
- 		.length		= PAGE_SIZE,
 
- 		.type		= MT_DEVICE_NONSHARED
 
- 	},
 
- #endif
 
- };
 
- void __init r8a7740_map_io(void)
 
- {
 
- 	iotable_init(r8a7740_io_desc, ARRAY_SIZE(r8a7740_io_desc));
 
- }
 
- /* SCIFA0 */
 
- static struct plat_sci_port scif0_platform_data = {
 
- 	.mapbase	= 0xe6c40000,
 
- 	.flags		= UPF_BOOT_AUTOCONF,
 
- 	.scscr		= SCSCR_RE | SCSCR_TE,
 
- 	.scbrr_algo_id	= SCBRR_ALGO_4,
 
- 	.type		= PORT_SCIFA,
 
- 	.irqs		= SCIx_IRQ_MUXED(evt2irq(0x0c00)),
 
- };
 
- static struct platform_device scif0_device = {
 
- 	.name		= "sh-sci",
 
- 	.id		= 0,
 
- 	.dev		= {
 
- 		.platform_data	= &scif0_platform_data,
 
- 	},
 
- };
 
- /* SCIFA1 */
 
- static struct plat_sci_port scif1_platform_data = {
 
- 	.mapbase	= 0xe6c50000,
 
- 	.flags		= UPF_BOOT_AUTOCONF,
 
- 	.scscr		= SCSCR_RE | SCSCR_TE,
 
- 	.scbrr_algo_id	= SCBRR_ALGO_4,
 
- 	.type		= PORT_SCIFA,
 
- 	.irqs		= SCIx_IRQ_MUXED(evt2irq(0x0c20)),
 
- };
 
- static struct platform_device scif1_device = {
 
- 	.name		= "sh-sci",
 
- 	.id		= 1,
 
- 	.dev		= {
 
- 		.platform_data	= &scif1_platform_data,
 
- 	},
 
- };
 
- /* SCIFA2 */
 
- static struct plat_sci_port scif2_platform_data = {
 
- 	.mapbase	= 0xe6c60000,
 
- 	.flags		= UPF_BOOT_AUTOCONF,
 
- 	.scscr		= SCSCR_RE | SCSCR_TE,
 
- 	.scbrr_algo_id	= SCBRR_ALGO_4,
 
- 	.type		= PORT_SCIFA,
 
- 	.irqs		= SCIx_IRQ_MUXED(evt2irq(0x0c40)),
 
- };
 
- static struct platform_device scif2_device = {
 
- 	.name		= "sh-sci",
 
- 	.id		= 2,
 
- 	.dev		= {
 
- 		.platform_data	= &scif2_platform_data,
 
- 	},
 
- };
 
- /* SCIFA3 */
 
- static struct plat_sci_port scif3_platform_data = {
 
- 	.mapbase	= 0xe6c70000,
 
- 	.flags		= UPF_BOOT_AUTOCONF,
 
- 	.scscr		= SCSCR_RE | SCSCR_TE,
 
- 	.scbrr_algo_id	= SCBRR_ALGO_4,
 
- 	.type		= PORT_SCIFA,
 
- 	.irqs		= SCIx_IRQ_MUXED(evt2irq(0x0c60)),
 
- };
 
- static struct platform_device scif3_device = {
 
- 	.name		= "sh-sci",
 
- 	.id		= 3,
 
- 	.dev		= {
 
- 		.platform_data	= &scif3_platform_data,
 
- 	},
 
- };
 
- /* SCIFA4 */
 
- static struct plat_sci_port scif4_platform_data = {
 
- 	.mapbase	= 0xe6c80000,
 
- 	.flags		= UPF_BOOT_AUTOCONF,
 
- 	.scscr		= SCSCR_RE | SCSCR_TE,
 
- 	.scbrr_algo_id	= SCBRR_ALGO_4,
 
- 	.type		= PORT_SCIFA,
 
- 	.irqs		= SCIx_IRQ_MUXED(evt2irq(0x0d20)),
 
- };
 
- static struct platform_device scif4_device = {
 
- 	.name		= "sh-sci",
 
- 	.id		= 4,
 
- 	.dev		= {
 
- 		.platform_data	= &scif4_platform_data,
 
- 	},
 
- };
 
- /* SCIFA5 */
 
- static struct plat_sci_port scif5_platform_data = {
 
- 	.mapbase	= 0xe6cb0000,
 
- 	.flags		= UPF_BOOT_AUTOCONF,
 
- 	.scscr		= SCSCR_RE | SCSCR_TE,
 
- 	.scbrr_algo_id	= SCBRR_ALGO_4,
 
- 	.type		= PORT_SCIFA,
 
- 	.irqs		= SCIx_IRQ_MUXED(evt2irq(0x0d40)),
 
- };
 
- static struct platform_device scif5_device = {
 
- 	.name		= "sh-sci",
 
- 	.id		= 5,
 
- 	.dev		= {
 
- 		.platform_data	= &scif5_platform_data,
 
- 	},
 
- };
 
- /* SCIFA6 */
 
- static struct plat_sci_port scif6_platform_data = {
 
- 	.mapbase	= 0xe6cc0000,
 
- 	.flags		= UPF_BOOT_AUTOCONF,
 
- 	.scscr		= SCSCR_RE | SCSCR_TE,
 
- 	.scbrr_algo_id	= SCBRR_ALGO_4,
 
- 	.type		= PORT_SCIFA,
 
- 	.irqs		= SCIx_IRQ_MUXED(evt2irq(0x04c0)),
 
- };
 
- static struct platform_device scif6_device = {
 
- 	.name		= "sh-sci",
 
- 	.id		= 6,
 
- 	.dev		= {
 
- 		.platform_data	= &scif6_platform_data,
 
- 	},
 
- };
 
- /* SCIFA7 */
 
- static struct plat_sci_port scif7_platform_data = {
 
- 	.mapbase	= 0xe6cd0000,
 
- 	.flags		= UPF_BOOT_AUTOCONF,
 
- 	.scscr		= SCSCR_RE | SCSCR_TE,
 
- 	.scbrr_algo_id	= SCBRR_ALGO_4,
 
- 	.type		= PORT_SCIFA,
 
- 	.irqs		= SCIx_IRQ_MUXED(evt2irq(0x04e0)),
 
- };
 
- static struct platform_device scif7_device = {
 
- 	.name		= "sh-sci",
 
- 	.id		= 7,
 
- 	.dev		= {
 
- 		.platform_data	= &scif7_platform_data,
 
- 	},
 
- };
 
- /* SCIFB */
 
- static struct plat_sci_port scifb_platform_data = {
 
- 	.mapbase	= 0xe6c30000,
 
- 	.flags		= UPF_BOOT_AUTOCONF,
 
- 	.scscr		= SCSCR_RE | SCSCR_TE,
 
- 	.scbrr_algo_id	= SCBRR_ALGO_4,
 
- 	.type		= PORT_SCIFB,
 
- 	.irqs		= SCIx_IRQ_MUXED(evt2irq(0x0d60)),
 
- };
 
- static struct platform_device scifb_device = {
 
- 	.name		= "sh-sci",
 
- 	.id		= 8,
 
- 	.dev		= {
 
- 		.platform_data	= &scifb_platform_data,
 
- 	},
 
- };
 
- /* CMT */
 
- static struct sh_timer_config cmt10_platform_data = {
 
- 	.name = "CMT10",
 
- 	.channel_offset = 0x10,
 
- 	.timer_bit = 0,
 
- 	.clockevent_rating = 125,
 
- 	.clocksource_rating = 125,
 
- };
 
- static struct resource cmt10_resources[] = {
 
- 	[0] = {
 
- 		.name	= "CMT10",
 
- 		.start	= 0xe6138010,
 
- 		.end	= 0xe613801b,
 
- 		.flags	= IORESOURCE_MEM,
 
- 	},
 
- 	[1] = {
 
- 		.start	= evt2irq(0x0b00),
 
- 		.flags	= IORESOURCE_IRQ,
 
- 	},
 
- };
 
- static struct platform_device cmt10_device = {
 
- 	.name		= "sh_cmt",
 
- 	.id		= 10,
 
- 	.dev = {
 
- 		.platform_data	= &cmt10_platform_data,
 
- 	},
 
- 	.resource	= cmt10_resources,
 
- 	.num_resources	= ARRAY_SIZE(cmt10_resources),
 
- };
 
- static struct platform_device *r8a7740_early_devices[] __initdata = {
 
- 	&scif0_device,
 
- 	&scif1_device,
 
- 	&scif2_device,
 
- 	&scif3_device,
 
- 	&scif4_device,
 
- 	&scif5_device,
 
- 	&scif6_device,
 
- 	&scif7_device,
 
- 	&scifb_device,
 
- 	&cmt10_device,
 
- };
 
- /* DMA */
 
- static const struct sh_dmae_slave_config r8a7740_dmae_slaves[] = {
 
- 	{
 
- 		.slave_id	= SHDMA_SLAVE_SDHI0_TX,
 
- 		.addr		= 0xe6850030,
 
- 		.chcr		= CHCR_TX(XMIT_SZ_16BIT),
 
- 		.mid_rid	= 0xc1,
 
- 	}, {
 
- 		.slave_id	= SHDMA_SLAVE_SDHI0_RX,
 
- 		.addr		= 0xe6850030,
 
- 		.chcr		= CHCR_RX(XMIT_SZ_16BIT),
 
- 		.mid_rid	= 0xc2,
 
- 	}, {
 
- 		.slave_id	= SHDMA_SLAVE_SDHI1_TX,
 
- 		.addr		= 0xe6860030,
 
- 		.chcr		= CHCR_TX(XMIT_SZ_16BIT),
 
- 		.mid_rid	= 0xc9,
 
- 	}, {
 
- 		.slave_id	= SHDMA_SLAVE_SDHI1_RX,
 
- 		.addr		= 0xe6860030,
 
- 		.chcr		= CHCR_RX(XMIT_SZ_16BIT),
 
- 		.mid_rid	= 0xca,
 
- 	}, {
 
- 		.slave_id	= SHDMA_SLAVE_SDHI2_TX,
 
- 		.addr		= 0xe6870030,
 
- 		.chcr		= CHCR_TX(XMIT_SZ_16BIT),
 
- 		.mid_rid	= 0xcd,
 
- 	}, {
 
- 		.slave_id	= SHDMA_SLAVE_SDHI2_RX,
 
- 		.addr		= 0xe6870030,
 
- 		.chcr		= CHCR_RX(XMIT_SZ_16BIT),
 
- 		.mid_rid	= 0xce,
 
- 	}, {
 
- 		.slave_id	= SHDMA_SLAVE_FSIA_TX,
 
- 		.addr		= 0xfe1f0024,
 
- 		.chcr		= CHCR_TX(XMIT_SZ_32BIT),
 
- 		.mid_rid	= 0xb1,
 
- 	}, {
 
- 		.slave_id	= SHDMA_SLAVE_FSIA_RX,
 
- 		.addr		= 0xfe1f0020,
 
- 		.chcr		= CHCR_RX(XMIT_SZ_32BIT),
 
- 		.mid_rid	= 0xb2,
 
- 	}, {
 
- 		.slave_id	= SHDMA_SLAVE_FSIB_TX,
 
- 		.addr		= 0xfe1f0064,
 
- 		.chcr		= CHCR_TX(XMIT_SZ_32BIT),
 
- 		.mid_rid	= 0xb5,
 
- 	},
 
- };
 
- #define DMA_CHANNEL(a, b, c)			\
 
- {						\
 
- 	.offset		= a,			\
 
- 	.dmars		= b,			\
 
- 	.dmars_bit	= c,			\
 
- 	.chclr_offset	= (0x220 - 0x20) + a	\
 
- }
 
- static const struct sh_dmae_channel r8a7740_dmae_channels[] = {
 
- 	DMA_CHANNEL(0x00, 0, 0),
 
- 	DMA_CHANNEL(0x10, 0, 8),
 
- 	DMA_CHANNEL(0x20, 4, 0),
 
- 	DMA_CHANNEL(0x30, 4, 8),
 
- 	DMA_CHANNEL(0x50, 8, 0),
 
- 	DMA_CHANNEL(0x60, 8, 8),
 
- };
 
- static struct sh_dmae_pdata dma_platform_data = {
 
- 	.slave		= r8a7740_dmae_slaves,
 
- 	.slave_num	= ARRAY_SIZE(r8a7740_dmae_slaves),
 
- 	.channel	= r8a7740_dmae_channels,
 
- 	.channel_num	= ARRAY_SIZE(r8a7740_dmae_channels),
 
- 	.ts_low_shift	= TS_LOW_SHIFT,
 
- 	.ts_low_mask	= TS_LOW_BIT << TS_LOW_SHIFT,
 
- 	.ts_high_shift	= TS_HI_SHIFT,
 
- 	.ts_high_mask	= TS_HI_BIT << TS_HI_SHIFT,
 
- 	.ts_shift	= dma_ts_shift,
 
- 	.ts_shift_num	= ARRAY_SIZE(dma_ts_shift),
 
- 	.dmaor_init	= DMAOR_DME,
 
- 	.chclr_present	= 1,
 
- };
 
- /* Resource order important! */
 
- static struct resource r8a7740_dmae0_resources[] = {
 
- 	{
 
- 		/* Channel registers and DMAOR */
 
- 		.start	= 0xfe008020,
 
- 		.end	= 0xfe00828f,
 
- 		.flags	= IORESOURCE_MEM,
 
- 	},
 
- 	{
 
- 		/* DMARSx */
 
- 		.start	= 0xfe009000,
 
- 		.end	= 0xfe00900b,
 
- 		.flags	= IORESOURCE_MEM,
 
- 	},
 
- 	{
 
- 		.name	= "error_irq",
 
- 		.start	= evt2irq(0x20c0),
 
- 		.end	= evt2irq(0x20c0),
 
- 		.flags	= IORESOURCE_IRQ,
 
- 	},
 
- 	{
 
- 		/* IRQ for channels 0-5 */
 
- 		.start	= evt2irq(0x2000),
 
- 		.end	= evt2irq(0x20a0),
 
- 		.flags	= IORESOURCE_IRQ,
 
- 	},
 
- };
 
- /* Resource order important! */
 
- static struct resource r8a7740_dmae1_resources[] = {
 
- 	{
 
- 		/* Channel registers and DMAOR */
 
- 		.start	= 0xfe018020,
 
- 		.end	= 0xfe01828f,
 
- 		.flags	= IORESOURCE_MEM,
 
- 	},
 
- 	{
 
- 		/* DMARSx */
 
- 		.start	= 0xfe019000,
 
- 		.end	= 0xfe01900b,
 
- 		.flags	= IORESOURCE_MEM,
 
- 	},
 
- 	{
 
- 		.name	= "error_irq",
 
- 		.start	= evt2irq(0x21c0),
 
- 		.end	= evt2irq(0x21c0),
 
- 		.flags	= IORESOURCE_IRQ,
 
- 	},
 
- 	{
 
- 		/* IRQ for channels 0-5 */
 
- 		.start	= evt2irq(0x2100),
 
- 		.end	= evt2irq(0x21a0),
 
- 		.flags	= IORESOURCE_IRQ,
 
- 	},
 
- };
 
- /* Resource order important! */
 
- static struct resource r8a7740_dmae2_resources[] = {
 
- 	{
 
- 		/* Channel registers and DMAOR */
 
- 		.start	= 0xfe028020,
 
- 		.end	= 0xfe02828f,
 
- 		.flags	= IORESOURCE_MEM,
 
- 	},
 
- 	{
 
- 		/* DMARSx */
 
- 		.start	= 0xfe029000,
 
- 		.end	= 0xfe02900b,
 
- 		.flags	= IORESOURCE_MEM,
 
- 	},
 
- 	{
 
- 		.name	= "error_irq",
 
- 		.start	= evt2irq(0x22c0),
 
- 		.end	= evt2irq(0x22c0),
 
- 		.flags	= IORESOURCE_IRQ,
 
- 	},
 
- 	{
 
- 		/* IRQ for channels 0-5 */
 
- 		.start	= evt2irq(0x2200),
 
- 		.end	= evt2irq(0x22a0),
 
- 		.flags	= IORESOURCE_IRQ,
 
- 	},
 
- };
 
- static struct platform_device dma0_device = {
 
- 	.name		= "sh-dma-engine",
 
- 	.id		= 0,
 
- 	.resource	= r8a7740_dmae0_resources,
 
- 	.num_resources	= ARRAY_SIZE(r8a7740_dmae0_resources),
 
- 	.dev		= {
 
- 		.platform_data	= &dma_platform_data,
 
- 	},
 
- };
 
- static struct platform_device dma1_device = {
 
- 	.name		= "sh-dma-engine",
 
- 	.id		= 1,
 
- 	.resource	= r8a7740_dmae1_resources,
 
- 	.num_resources	= ARRAY_SIZE(r8a7740_dmae1_resources),
 
- 	.dev		= {
 
- 		.platform_data	= &dma_platform_data,
 
- 	},
 
- };
 
- static struct platform_device dma2_device = {
 
- 	.name		= "sh-dma-engine",
 
- 	.id		= 2,
 
- 	.resource	= r8a7740_dmae2_resources,
 
- 	.num_resources	= ARRAY_SIZE(r8a7740_dmae2_resources),
 
- 	.dev		= {
 
- 		.platform_data	= &dma_platform_data,
 
- 	},
 
- };
 
- /* USB-DMAC */
 
- static const struct sh_dmae_channel r8a7740_usb_dma_channels[] = {
 
- 	{
 
- 		.offset = 0,
 
- 	}, {
 
- 		.offset = 0x20,
 
- 	},
 
- };
 
- static const struct sh_dmae_slave_config r8a7740_usb_dma_slaves[] = {
 
- 	{
 
- 		.slave_id	= SHDMA_SLAVE_USBHS_TX,
 
- 		.chcr		= USBTS_INDEX2VAL(USBTS_XMIT_SZ_8BYTE),
 
- 	}, {
 
- 		.slave_id	= SHDMA_SLAVE_USBHS_RX,
 
- 		.chcr		= USBTS_INDEX2VAL(USBTS_XMIT_SZ_8BYTE),
 
- 	},
 
- };
 
- static struct sh_dmae_pdata usb_dma_platform_data = {
 
- 	.slave		= r8a7740_usb_dma_slaves,
 
- 	.slave_num	= ARRAY_SIZE(r8a7740_usb_dma_slaves),
 
- 	.channel	= r8a7740_usb_dma_channels,
 
- 	.channel_num	= ARRAY_SIZE(r8a7740_usb_dma_channels),
 
- 	.ts_low_shift	= USBTS_LOW_SHIFT,
 
- 	.ts_low_mask	= USBTS_LOW_BIT << USBTS_LOW_SHIFT,
 
- 	.ts_high_shift	= USBTS_HI_SHIFT,
 
- 	.ts_high_mask	= USBTS_HI_BIT << USBTS_HI_SHIFT,
 
- 	.ts_shift	= dma_usbts_shift,
 
- 	.ts_shift_num	= ARRAY_SIZE(dma_usbts_shift),
 
- 	.dmaor_init	= DMAOR_DME,
 
- 	.chcr_offset	= 0x14,
 
- 	.chcr_ie_bit	= 1 << 5,
 
- 	.dmaor_is_32bit	= 1,
 
- 	.needs_tend_set	= 1,
 
- 	.no_dmars	= 1,
 
- 	.slave_only	= 1,
 
- };
 
 
  |