memoryOperation.h 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988
  1. /*
  2. * OMAP44xx Power Management register bits
  3. *
  4. * Copyright (C) 2009-2010 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley (paul@pwsan.com)
  8. * Rajendra Nayak (rnayak@ti.com)
  9. * Benoit Cousson (b-cousson@ti.com)
  10. *
  11. * This file is automatically generated from the OMAP hardware databases.
  12. * We respectfully ask that any modifications to this file be coordinated
  13. * with the public linux-omap@vger.kernel.org mailing list and the
  14. * authors above to ensure that the autogeneration scripts are kept
  15. * up-to-date with the file contents.
  16. *
  17. * This program is free software; you can redistribute it and/or modify
  18. * it under the terms of the GNU General Public License version 2 as
  19. * published by the Free Software Foundation.
  20. */
  21. #ifndef __ARCH_ARM_MACH_OMAP2_PRM_REGBITS_44XX_H
  22. #define __ARCH_ARM_MACH_OMAP2_PRM_REGBITS_44XX_H
  23. /*
  24. * Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_IVA_SETUP,
  25. * PRM_LDO_SRAM_MPU_SETUP
  26. */
  27. #define OMAP4430_ABBOFF_ACT_EXPORT_SHIFT 1
  28. #define OMAP4430_ABBOFF_ACT_EXPORT_MASK (1 << 1)
  29. /*
  30. * Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_IVA_SETUP,
  31. * PRM_LDO_SRAM_MPU_SETUP
  32. */
  33. #define OMAP4430_ABBOFF_SLEEP_EXPORT_SHIFT 2
  34. #define OMAP4430_ABBOFF_SLEEP_EXPORT_MASK (1 << 2)
  35. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  36. #define OMAP4430_ABB_IVA_DONE_EN_SHIFT 31
  37. #define OMAP4430_ABB_IVA_DONE_EN_MASK (1 << 31)
  38. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  39. #define OMAP4430_ABB_IVA_DONE_ST_SHIFT 31
  40. #define OMAP4430_ABB_IVA_DONE_ST_MASK (1 << 31)
  41. /* Used by PRM_IRQENABLE_MPU_2 */
  42. #define OMAP4430_ABB_MPU_DONE_EN_SHIFT 7
  43. #define OMAP4430_ABB_MPU_DONE_EN_MASK (1 << 7)
  44. /* Used by PRM_IRQSTATUS_MPU_2 */
  45. #define OMAP4430_ABB_MPU_DONE_ST_SHIFT 7
  46. #define OMAP4430_ABB_MPU_DONE_ST_MASK (1 << 7)
  47. /* Used by PRM_LDO_ABB_IVA_SETUP, PRM_LDO_ABB_MPU_SETUP */
  48. #define OMAP4430_ACTIVE_FBB_SEL_SHIFT 2
  49. #define OMAP4430_ACTIVE_FBB_SEL_MASK (1 << 2)
  50. /* Used by PRM_LDO_ABB_IVA_SETUP, PRM_LDO_ABB_MPU_SETUP */
  51. #define OMAP4430_ACTIVE_RBB_SEL_SHIFT 1
  52. #define OMAP4430_ACTIVE_RBB_SEL_MASK (1 << 1)
  53. /* Used by PM_ABE_PWRSTCTRL */
  54. #define OMAP4430_AESSMEM_ONSTATE_SHIFT 16
  55. #define OMAP4430_AESSMEM_ONSTATE_MASK (0x3 << 16)
  56. /* Used by PM_ABE_PWRSTCTRL */
  57. #define OMAP4430_AESSMEM_RETSTATE_SHIFT 8
  58. #define OMAP4430_AESSMEM_RETSTATE_MASK (1 << 8)
  59. /* Used by PM_ABE_PWRSTST */
  60. #define OMAP4430_AESSMEM_STATEST_SHIFT 4
  61. #define OMAP4430_AESSMEM_STATEST_MASK (0x3 << 4)
  62. /*
  63. * Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_IVA_SETUP,
  64. * PRM_LDO_SRAM_MPU_SETUP
  65. */
  66. #define OMAP4430_AIPOFF_SHIFT 8
  67. #define OMAP4430_AIPOFF_MASK (1 << 8)
  68. /* Used by PRM_VOLTCTRL */
  69. #define OMAP4430_AUTO_CTRL_VDD_CORE_L_SHIFT 0
  70. #define OMAP4430_AUTO_CTRL_VDD_CORE_L_MASK (0x3 << 0)
  71. /* Used by PRM_VOLTCTRL */
  72. #define OMAP4430_AUTO_CTRL_VDD_IVA_L_SHIFT 4
  73. #define OMAP4430_AUTO_CTRL_VDD_IVA_L_MASK (0x3 << 4)
  74. /* Used by PRM_VOLTCTRL */
  75. #define OMAP4430_AUTO_CTRL_VDD_MPU_L_SHIFT 2
  76. #define OMAP4430_AUTO_CTRL_VDD_MPU_L_MASK (0x3 << 2)
  77. /* Used by PRM_VC_ERRST */
  78. #define OMAP4430_BYPS_RA_ERR_SHIFT 25
  79. #define OMAP4430_BYPS_RA_ERR_MASK (1 << 25)
  80. /* Used by PRM_VC_ERRST */
  81. #define OMAP4430_BYPS_SA_ERR_SHIFT 24
  82. #define OMAP4430_BYPS_SA_ERR_MASK (1 << 24)
  83. /* Used by PRM_VC_ERRST */
  84. #define OMAP4430_BYPS_TIMEOUT_ERR_SHIFT 26
  85. #define OMAP4430_BYPS_TIMEOUT_ERR_MASK (1 << 26)
  86. /* Used by PRM_RSTST */
  87. #define OMAP4430_C2C_RST_SHIFT 10
  88. #define OMAP4430_C2C_RST_MASK (1 << 10)
  89. /* Used by PM_CAM_PWRSTCTRL */
  90. #define OMAP4430_CAM_MEM_ONSTATE_SHIFT 16
  91. #define OMAP4430_CAM_MEM_ONSTATE_MASK (0x3 << 16)
  92. /* Used by PM_CAM_PWRSTST */
  93. #define OMAP4430_CAM_MEM_STATEST_SHIFT 4
  94. #define OMAP4430_CAM_MEM_STATEST_MASK (0x3 << 4)
  95. /* Used by PRM_CLKREQCTRL */
  96. #define OMAP4430_CLKREQ_COND_SHIFT 0
  97. #define OMAP4430_CLKREQ_COND_MASK (0x7 << 0)
  98. /* Used by PRM_VC_VAL_SMPS_RA_CMD */
  99. #define OMAP4430_CMDRA_VDD_CORE_L_SHIFT 0
  100. #define OMAP4430_CMDRA_VDD_CORE_L_MASK (0xff << 0)
  101. /* Used by PRM_VC_VAL_SMPS_RA_CMD */
  102. #define OMAP4430_CMDRA_VDD_IVA_L_SHIFT 8
  103. #define OMAP4430_CMDRA_VDD_IVA_L_MASK (0xff << 8)
  104. /* Used by PRM_VC_VAL_SMPS_RA_CMD */
  105. #define OMAP4430_CMDRA_VDD_MPU_L_SHIFT 16
  106. #define OMAP4430_CMDRA_VDD_MPU_L_MASK (0xff << 16)
  107. /* Used by PRM_VC_CFG_CHANNEL */
  108. #define OMAP4430_CMD_VDD_CORE_L_SHIFT 4
  109. #define OMAP4430_CMD_VDD_CORE_L_MASK (1 << 4)
  110. /* Used by PRM_VC_CFG_CHANNEL */
  111. #define OMAP4430_CMD_VDD_IVA_L_SHIFT 12
  112. #define OMAP4430_CMD_VDD_IVA_L_MASK (1 << 12)
  113. /* Used by PRM_VC_CFG_CHANNEL */
  114. #define OMAP4430_CMD_VDD_MPU_L_SHIFT 17
  115. #define OMAP4430_CMD_VDD_MPU_L_MASK (1 << 17)
  116. /* Used by PM_CORE_PWRSTCTRL */
  117. #define OMAP4430_CORE_OCMRAM_ONSTATE_SHIFT 18
  118. #define OMAP4430_CORE_OCMRAM_ONSTATE_MASK (0x3 << 18)
  119. /* Used by PM_CORE_PWRSTCTRL */
  120. #define OMAP4430_CORE_OCMRAM_RETSTATE_SHIFT 9
  121. #define OMAP4430_CORE_OCMRAM_RETSTATE_MASK (1 << 9)
  122. /* Used by PM_CORE_PWRSTST */
  123. #define OMAP4430_CORE_OCMRAM_STATEST_SHIFT 6
  124. #define OMAP4430_CORE_OCMRAM_STATEST_MASK (0x3 << 6)
  125. /* Used by PM_CORE_PWRSTCTRL */
  126. #define OMAP4430_CORE_OTHER_BANK_ONSTATE_SHIFT 16
  127. #define OMAP4430_CORE_OTHER_BANK_ONSTATE_MASK (0x3 << 16)
  128. /* Used by PM_CORE_PWRSTCTRL */
  129. #define OMAP4430_CORE_OTHER_BANK_RETSTATE_SHIFT 8
  130. #define OMAP4430_CORE_OTHER_BANK_RETSTATE_MASK (1 << 8)
  131. /* Used by PM_CORE_PWRSTST */
  132. #define OMAP4430_CORE_OTHER_BANK_STATEST_SHIFT 4
  133. #define OMAP4430_CORE_OTHER_BANK_STATEST_MASK (0x3 << 4)
  134. /* Used by REVISION_PRM */
  135. #define OMAP4430_CUSTOM_SHIFT 6
  136. #define OMAP4430_CUSTOM_MASK (0x3 << 6)
  137. /* Used by PRM_VC_VAL_BYPASS */
  138. #define OMAP4430_DATA_SHIFT 16
  139. #define OMAP4430_DATA_MASK (0xff << 16)
  140. /* Used by PRM_DEVICE_OFF_CTRL */
  141. #define OMAP4430_DEVICE_OFF_ENABLE_SHIFT 0
  142. #define OMAP4430_DEVICE_OFF_ENABLE_MASK (1 << 0)
  143. /* Used by PRM_VC_CFG_I2C_MODE */
  144. #define OMAP4430_DFILTEREN_SHIFT 6
  145. #define OMAP4430_DFILTEREN_MASK (1 << 6)
  146. /*
  147. * Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_IVA_SETUP,
  148. * PRM_LDO_SRAM_MPU_SETUP, PRM_SRAM_WKUP_SETUP
  149. */
  150. #define OMAP4430_DISABLE_RTA_EXPORT_SHIFT 0
  151. #define OMAP4430_DISABLE_RTA_EXPORT_MASK (1 << 0)
  152. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU, PRM_IRQENABLE_TESLA */
  153. #define OMAP4430_DPLL_ABE_RECAL_EN_SHIFT 4
  154. #define OMAP4430_DPLL_ABE_RECAL_EN_MASK (1 << 4)
  155. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU, PRM_IRQSTATUS_TESLA */
  156. #define OMAP4430_DPLL_ABE_RECAL_ST_SHIFT 4
  157. #define OMAP4430_DPLL_ABE_RECAL_ST_MASK (1 << 4)
  158. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  159. #define OMAP4430_DPLL_CORE_RECAL_EN_SHIFT 0
  160. #define OMAP4430_DPLL_CORE_RECAL_EN_MASK (1 << 0)
  161. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  162. #define OMAP4430_DPLL_CORE_RECAL_ST_SHIFT 0
  163. #define OMAP4430_DPLL_CORE_RECAL_ST_MASK (1 << 0)
  164. /* Used by PRM_IRQENABLE_MPU */
  165. #define OMAP4430_DPLL_DDRPHY_RECAL_EN_SHIFT 6
  166. #define OMAP4430_DPLL_DDRPHY_RECAL_EN_MASK (1 << 6)
  167. /* Used by PRM_IRQSTATUS_MPU */
  168. #define OMAP4430_DPLL_DDRPHY_RECAL_ST_SHIFT 6
  169. #define OMAP4430_DPLL_DDRPHY_RECAL_ST_MASK (1 << 6)
  170. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU, PRM_IRQENABLE_TESLA */
  171. #define OMAP4430_DPLL_IVA_RECAL_EN_SHIFT 2
  172. #define OMAP4430_DPLL_IVA_RECAL_EN_MASK (1 << 2)
  173. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU, PRM_IRQSTATUS_TESLA */
  174. #define OMAP4430_DPLL_IVA_RECAL_ST_SHIFT 2
  175. #define OMAP4430_DPLL_IVA_RECAL_ST_MASK (1 << 2)
  176. /* Used by PRM_IRQENABLE_MPU */
  177. #define OMAP4430_DPLL_MPU_RECAL_EN_SHIFT 1
  178. #define OMAP4430_DPLL_MPU_RECAL_EN_MASK (1 << 1)
  179. /* Used by PRM_IRQSTATUS_MPU */
  180. #define OMAP4430_DPLL_MPU_RECAL_ST_SHIFT 1
  181. #define OMAP4430_DPLL_MPU_RECAL_ST_MASK (1 << 1)
  182. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  183. #define OMAP4430_DPLL_PER_RECAL_EN_SHIFT 3
  184. #define OMAP4430_DPLL_PER_RECAL_EN_MASK (1 << 3)
  185. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  186. #define OMAP4430_DPLL_PER_RECAL_ST_SHIFT 3
  187. #define OMAP4430_DPLL_PER_RECAL_ST_MASK (1 << 3)
  188. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  189. #define OMAP4430_DPLL_UNIPRO_RECAL_EN_SHIFT 7
  190. #define OMAP4430_DPLL_UNIPRO_RECAL_EN_MASK (1 << 7)
  191. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  192. #define OMAP4430_DPLL_UNIPRO_RECAL_ST_SHIFT 7
  193. #define OMAP4430_DPLL_UNIPRO_RECAL_ST_MASK (1 << 7)
  194. /* Used by PM_DSS_PWRSTCTRL */
  195. #define OMAP4430_DSS_MEM_ONSTATE_SHIFT 16
  196. #define OMAP4430_DSS_MEM_ONSTATE_MASK (0x3 << 16)
  197. /* Used by PM_DSS_PWRSTCTRL */
  198. #define OMAP4430_DSS_MEM_RETSTATE_SHIFT 8
  199. #define OMAP4430_DSS_MEM_RETSTATE_MASK (1 << 8)
  200. /* Used by PM_DSS_PWRSTST */
  201. #define OMAP4430_DSS_MEM_STATEST_SHIFT 4
  202. #define OMAP4430_DSS_MEM_STATEST_MASK (0x3 << 4)
  203. /* Used by PM_CORE_PWRSTCTRL */
  204. #define OMAP4430_DUCATI_L2RAM_ONSTATE_SHIFT 20
  205. #define OMAP4430_DUCATI_L2RAM_ONSTATE_MASK (0x3 << 20)
  206. /* Used by PM_CORE_PWRSTCTRL */
  207. #define OMAP4430_DUCATI_L2RAM_RETSTATE_SHIFT 10
  208. #define OMAP4430_DUCATI_L2RAM_RETSTATE_MASK (1 << 10)
  209. /* Used by PM_CORE_PWRSTST */
  210. #define OMAP4430_DUCATI_L2RAM_STATEST_SHIFT 8
  211. #define OMAP4430_DUCATI_L2RAM_STATEST_MASK (0x3 << 8)
  212. /* Used by PM_CORE_PWRSTCTRL */
  213. #define OMAP4430_DUCATI_UNICACHE_ONSTATE_SHIFT 22
  214. #define OMAP4430_DUCATI_UNICACHE_ONSTATE_MASK (0x3 << 22)
  215. /* Used by PM_CORE_PWRSTCTRL */
  216. #define OMAP4430_DUCATI_UNICACHE_RETSTATE_SHIFT 11
  217. #define OMAP4430_DUCATI_UNICACHE_RETSTATE_MASK (1 << 11)
  218. /* Used by PM_CORE_PWRSTST */
  219. #define OMAP4430_DUCATI_UNICACHE_STATEST_SHIFT 10
  220. #define OMAP4430_DUCATI_UNICACHE_STATEST_MASK (0x3 << 10)
  221. /* Used by PRM_DEVICE_OFF_CTRL */
  222. #define OMAP4460_EMIF1_OFFWKUP_DISABLE_SHIFT 8
  223. #define OMAP4460_EMIF1_OFFWKUP_DISABLE_MASK (1 << 8)
  224. /* Used by PRM_DEVICE_OFF_CTRL */
  225. #define OMAP4460_EMIF2_OFFWKUP_DISABLE_SHIFT 9
  226. #define OMAP4460_EMIF2_OFFWKUP_DISABLE_MASK (1 << 9)
  227. /* Used by RM_MPU_RSTST */
  228. #define OMAP4430_EMULATION_RST_SHIFT 0
  229. #define OMAP4430_EMULATION_RST_MASK (1 << 0)
  230. /* Used by RM_DUCATI_RSTST */
  231. #define OMAP4430_EMULATION_RST1ST_SHIFT 3
  232. #define OMAP4430_EMULATION_RST1ST_MASK (1 << 3)
  233. /* Used by RM_DUCATI_RSTST */
  234. #define OMAP4430_EMULATION_RST2ST_SHIFT 4
  235. #define OMAP4430_EMULATION_RST2ST_MASK (1 << 4)
  236. /* Used by RM_IVAHD_RSTST */
  237. #define OMAP4430_EMULATION_SEQ1_RST1ST_SHIFT 3
  238. #define OMAP4430_EMULATION_SEQ1_RST1ST_MASK (1 << 3)
  239. /* Used by RM_IVAHD_RSTST */
  240. #define OMAP4430_EMULATION_SEQ2_RST2ST_SHIFT 4
  241. #define OMAP4430_EMULATION_SEQ2_RST2ST_MASK (1 << 4)
  242. /* Used by PM_EMU_PWRSTCTRL */
  243. #define OMAP4430_EMU_BANK_ONSTATE_SHIFT 16
  244. #define OMAP4430_EMU_BANK_ONSTATE_MASK (0x3 << 16)
  245. /* Used by PM_EMU_PWRSTST */
  246. #define OMAP4430_EMU_BANK_STATEST_SHIFT 4
  247. #define OMAP4430_EMU_BANK_STATEST_MASK (0x3 << 4)
  248. /*
  249. * Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_IVA_SETUP,
  250. * PRM_LDO_SRAM_MPU_SETUP
  251. */
  252. #define OMAP4430_ENFUNC1_EXPORT_SHIFT 3
  253. #define OMAP4430_ENFUNC1_EXPORT_MASK (1 << 3)
  254. /*
  255. * Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_IVA_SETUP,
  256. * PRM_LDO_SRAM_MPU_SETUP
  257. */
  258. #define OMAP4430_ENFUNC3_EXPORT_SHIFT 5
  259. #define OMAP4430_ENFUNC3_EXPORT_MASK (1 << 5)
  260. /*
  261. * Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_IVA_SETUP,
  262. * PRM_LDO_SRAM_MPU_SETUP
  263. */
  264. #define OMAP4430_ENFUNC4_SHIFT 6
  265. #define OMAP4430_ENFUNC4_MASK (1 << 6)
  266. /*
  267. * Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_IVA_SETUP,
  268. * PRM_LDO_SRAM_MPU_SETUP
  269. */
  270. #define OMAP4430_ENFUNC5_SHIFT 7
  271. #define OMAP4430_ENFUNC5_MASK (1 << 7)
  272. /* Used by PRM_VP_CORE_CONFIG, PRM_VP_IVA_CONFIG, PRM_VP_MPU_CONFIG */
  273. #define OMAP4430_ERRORGAIN_SHIFT 16
  274. #define OMAP4430_ERRORGAIN_MASK (0xff << 16)
  275. /* Used by PRM_VP_CORE_CONFIG, PRM_VP_IVA_CONFIG, PRM_VP_MPU_CONFIG */
  276. #define OMAP4430_ERROROFFSET_SHIFT 24
  277. #define OMAP4430_ERROROFFSET_MASK (0xff << 24)
  278. /* Used by PRM_RSTST */
  279. #define OMAP4430_EXTERNAL_WARM_RST_SHIFT 5
  280. #define OMAP4430_EXTERNAL_WARM_RST_MASK (1 << 5)
  281. /* Used by PRM_VP_CORE_CONFIG, PRM_VP_IVA_CONFIG, PRM_VP_MPU_CONFIG */
  282. #define OMAP4430_FORCEUPDATE_SHIFT 1
  283. #define OMAP4430_FORCEUPDATE_MASK (1 << 1)
  284. /* Used by PRM_VP_CORE_VOLTAGE, PRM_VP_IVA_VOLTAGE, PRM_VP_MPU_VOLTAGE */
  285. #define OMAP4430_FORCEUPDATEWAIT_SHIFT 8
  286. #define OMAP4430_FORCEUPDATEWAIT_MASK (0xffffff << 8)
  287. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_TESLA */
  288. #define OMAP4430_FORCEWKUP_EN_SHIFT 10
  289. #define OMAP4430_FORCEWKUP_EN_MASK (1 << 10)
  290. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_TESLA */
  291. #define OMAP4430_FORCEWKUP_ST_SHIFT 10
  292. #define OMAP4430_FORCEWKUP_ST_MASK (1 << 10)
  293. /* Used by REVISION_PRM */
  294. #define OMAP4430_FUNC_SHIFT 16
  295. #define OMAP4430_FUNC_MASK (0xfff << 16)
  296. /* Used by PM_GFX_PWRSTCTRL */
  297. #define OMAP4430_GFX_MEM_ONSTATE_SHIFT 16
  298. #define OMAP4430_GFX_MEM_ONSTATE_MASK (0x3 << 16)
  299. /* Used by PM_GFX_PWRSTST */
  300. #define OMAP4430_GFX_MEM_STATEST_SHIFT 4
  301. #define OMAP4430_GFX_MEM_STATEST_MASK (0x3 << 4)
  302. /* Used by PRM_RSTST */
  303. #define OMAP4430_GLOBAL_COLD_RST_SHIFT 0
  304. #define OMAP4430_GLOBAL_COLD_RST_MASK (1 << 0)
  305. /* Used by PRM_RSTST */
  306. #define OMAP4430_GLOBAL_WARM_SW_RST_SHIFT 1
  307. #define OMAP4430_GLOBAL_WARM_SW_RST_MASK (1 << 1)
  308. /* Used by PRM_IO_PMCTRL */
  309. #define OMAP4430_GLOBAL_WUEN_SHIFT 16
  310. #define OMAP4430_GLOBAL_WUEN_MASK (1 << 16)
  311. /* Used by PRM_VC_CFG_I2C_MODE */
  312. #define OMAP4430_HSMCODE_SHIFT 0
  313. #define OMAP4430_HSMCODE_MASK (0x7 << 0)
  314. /* Used by PRM_VC_CFG_I2C_MODE */
  315. #define OMAP4430_HSMODEEN_SHIFT 3
  316. #define OMAP4430_HSMODEEN_MASK (1 << 3)
  317. /* Used by PRM_VC_CFG_I2C_CLK */
  318. #define OMAP4430_HSSCLH_SHIFT 16
  319. #define OMAP4430_HSSCLH_MASK (0xff << 16)
  320. /* Used by PRM_VC_CFG_I2C_CLK */
  321. #define OMAP4430_HSSCLL_SHIFT 24
  322. #define OMAP4430_HSSCLL_MASK (0xff << 24)
  323. /* Used by PM_IVAHD_PWRSTCTRL */
  324. #define OMAP4430_HWA_MEM_ONSTATE_SHIFT 16
  325. #define OMAP4430_HWA_MEM_ONSTATE_MASK (0x3 << 16)
  326. /* Used by PM_IVAHD_PWRSTCTRL */
  327. #define OMAP4430_HWA_MEM_RETSTATE_SHIFT 8
  328. #define OMAP4430_HWA_MEM_RETSTATE_MASK (1 << 8)
  329. /* Used by PM_IVAHD_PWRSTST */
  330. #define OMAP4430_HWA_MEM_STATEST_SHIFT 4
  331. #define OMAP4430_HWA_MEM_STATEST_MASK (0x3 << 4)
  332. /* Used by RM_MPU_RSTST */
  333. #define OMAP4430_ICECRUSHER_MPU_RST_SHIFT 1
  334. #define OMAP4430_ICECRUSHER_MPU_RST_MASK (1 << 1)
  335. /* Used by RM_DUCATI_RSTST */
  336. #define OMAP4430_ICECRUSHER_RST1ST_SHIFT 5
  337. #define OMAP4430_ICECRUSHER_RST1ST_MASK (1 << 5)
  338. /* Used by RM_DUCATI_RSTST */
  339. #define OMAP4430_ICECRUSHER_RST2ST_SHIFT 6
  340. #define OMAP4430_ICECRUSHER_RST2ST_MASK (1 << 6)
  341. /* Used by RM_IVAHD_RSTST */
  342. #define OMAP4430_ICECRUSHER_SEQ1_RST1ST_SHIFT 5
  343. #define OMAP4430_ICECRUSHER_SEQ1_RST1ST_MASK (1 << 5)
  344. /* Used by RM_IVAHD_RSTST */
  345. #define OMAP4430_ICECRUSHER_SEQ2_RST2ST_SHIFT 6
  346. #define OMAP4430_ICECRUSHER_SEQ2_RST2ST_MASK (1 << 6)
  347. /* Used by PRM_RSTST */
  348. #define OMAP4430_ICEPICK_RST_SHIFT 9
  349. #define OMAP4430_ICEPICK_RST_MASK (1 << 9)
  350. /* Used by PRM_VP_CORE_CONFIG, PRM_VP_IVA_CONFIG, PRM_VP_MPU_CONFIG */
  351. #define OMAP4430_INITVDD_SHIFT 2
  352. #define OMAP4430_INITVDD_MASK (1 << 2)
  353. /* Used by PRM_VP_CORE_CONFIG, PRM_VP_IVA_CONFIG, PRM_VP_MPU_CONFIG */
  354. #define OMAP4430_INITVOLTAGE_SHIFT 8
  355. #define OMAP4430_INITVOLTAGE_MASK (0xff << 8)
  356. /*
  357. * Used by PM_ABE_PWRSTST, PM_CAM_PWRSTST, PM_CEFUSE_PWRSTST, PM_CORE_PWRSTST,
  358. * PM_DSS_PWRSTST, PM_EMU_PWRSTST, PM_GFX_PWRSTST, PM_IVAHD_PWRSTST,
  359. * PM_L3INIT_PWRSTST, PM_L4PER_PWRSTST, PM_MPU_PWRSTST, PM_TESLA_PWRSTST
  360. */
  361. #define OMAP4430_INTRANSITION_SHIFT 20
  362. #define OMAP4430_INTRANSITION_MASK (1 << 20)
  363. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  364. #define OMAP4430_IO_EN_SHIFT 9
  365. #define OMAP4430_IO_EN_MASK (1 << 9)
  366. /* Used by PRM_IO_PMCTRL */
  367. #define OMAP4430_IO_ON_STATUS_SHIFT 5
  368. #define OMAP4430_IO_ON_STATUS_MASK (1 << 5)
  369. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  370. #define OMAP4430_IO_ST_SHIFT 9
  371. #define OMAP4430_IO_ST_MASK (1 << 9)
  372. /* Used by PRM_IO_PMCTRL */
  373. #define OMAP4430_ISOCLK_OVERRIDE_SHIFT 0
  374. #define OMAP4430_ISOCLK_OVERRIDE_MASK (1 << 0)
  375. /* Used by PRM_IO_PMCTRL */
  376. #define OMAP4430_ISOCLK_STATUS_SHIFT 1
  377. #define OMAP4430_ISOCLK_STATUS_MASK (1 << 1)
  378. /* Used by PRM_IO_PMCTRL */
  379. #define OMAP4430_ISOOVR_EXTEND_SHIFT 4
  380. #define OMAP4430_ISOOVR_EXTEND_MASK (1 << 4)
  381. /* Used by PRM_IO_COUNT */
  382. #define OMAP4430_ISO_2_ON_TIME_SHIFT 0
  383. #define OMAP4430_ISO_2_ON_TIME_MASK (0xff << 0)
  384. /* Used by PM_L3INIT_PWRSTCTRL */
  385. #define OMAP4430_L3INIT_BANK1_ONSTATE_SHIFT 16
  386. #define OMAP4430_L3INIT_BANK1_ONSTATE_MASK (0x3 << 16)
  387. /* Used by PM_L3INIT_PWRSTCTRL */
  388. #define OMAP4430_L3INIT_BANK1_RETSTATE_SHIFT 8
  389. #define OMAP4430_L3INIT_BANK1_RETSTATE_MASK (1 << 8)
  390. /* Used by PM_L3INIT_PWRSTST */
  391. #define OMAP4430_L3INIT_BANK1_STATEST_SHIFT 4
  392. #define OMAP4430_L3INIT_BANK1_STATEST_MASK (0x3 << 4)
  393. /*
  394. * Used by PM_ABE_PWRSTST, PM_CORE_PWRSTST, PM_IVAHD_PWRSTST,
  395. * PM_L3INIT_PWRSTST, PM_L4PER_PWRSTST, PM_MPU_PWRSTST, PM_TESLA_PWRSTST
  396. */
  397. #define OMAP4430_LASTPOWERSTATEENTERED_SHIFT 24
  398. #define OMAP4430_LASTPOWERSTATEENTERED_MASK (0x3 << 24)
  399. /*
  400. * Used by PM_ABE_PWRSTCTRL, PM_CORE_PWRSTCTRL, PM_DSS_PWRSTCTRL,
  401. * PM_IVAHD_PWRSTCTRL, PM_L3INIT_PWRSTCTRL, PM_L4PER_PWRSTCTRL,
  402. * PM_MPU_PWRSTCTRL, PM_TESLA_PWRSTCTRL
  403. */
  404. #define OMAP4430_LOGICRETSTATE_SHIFT 2
  405. #define OMAP4430_LOGICRETSTATE_MASK (1 << 2)
  406. /*
  407. * Used by PM_ABE_PWRSTST, PM_CAM_PWRSTST, PM_CEFUSE_PWRSTST, PM_CORE_PWRSTST,
  408. * PM_DSS_PWRSTST, PM_EMU_PWRSTST, PM_GFX_PWRSTST, PM_IVAHD_PWRSTST,
  409. * PM_L3INIT_PWRSTST, PM_L4PER_PWRSTST, PM_MPU_PWRSTST, PM_TESLA_PWRSTST
  410. */
  411. #define OMAP4430_LOGICSTATEST_SHIFT 2
  412. #define OMAP4430_LOGICSTATEST_MASK (1 << 2)
  413. /*
  414. * Used by RM_ABE_AESS_CONTEXT, RM_ABE_DMIC_CONTEXT, RM_ABE_MCASP_CONTEXT,
  415. * RM_ABE_MCBSP1_CONTEXT, RM_ABE_MCBSP2_CONTEXT, RM_ABE_MCBSP3_CONTEXT,
  416. * RM_ABE_PDM_CONTEXT, RM_ABE_SLIMBUS_CONTEXT, RM_ABE_TIMER5_CONTEXT,
  417. * RM_ABE_TIMER6_CONTEXT, RM_ABE_TIMER7_CONTEXT, RM_ABE_TIMER8_CONTEXT,
  418. * RM_ABE_WDT3_CONTEXT, RM_ALWON_MDMINTC_CONTEXT, RM_ALWON_SR_CORE_CONTEXT,
  419. * RM_ALWON_SR_IVA_CONTEXT, RM_ALWON_SR_MPU_CONTEXT, RM_CAM_FDIF_CONTEXT,
  420. * RM_CAM_ISS_CONTEXT, RM_CEFUSE_CEFUSE_CONTEXT, RM_D2D_SAD2D_CONTEXT,
  421. * RM_D2D_SAD2D_FW_CONTEXT, RM_DSS_DEISS_CONTEXT, RM_DSS_DSS_CONTEXT,
  422. * RM_DUCATI_DUCATI_CONTEXT, RM_EMU_DEBUGSS_CONTEXT, RM_GFX_GFX_CONTEXT,
  423. * RM_IVAHD_IVAHD_CONTEXT, RM_IVAHD_SL2_CONTEXT, RM_L3INIT_CCPTX_CONTEXT,
  424. * RM_L3INIT_EMAC_CONTEXT, RM_L3INIT_P1500_CONTEXT, RM_L3INIT_PCIESS_CONTEXT,
  425. * RM_L3INIT_SATA_CONTEXT, RM_L3INIT_TPPSS_CONTEXT, RM_L3INIT_UNIPRO1_CONTEXT,
  426. * RM_L3INIT_USBPHYOCP2SCP_CONTEXT, RM_L3INIT_XHPI_CONTEXT,
  427. * RM_L3INSTR_L3_3_CONTEXT, RM_L3INSTR_L3_INSTR_CONTEXT,
  428. * RM_L3INSTR_OCP_WP1_CONTEXT, RM_L3_1_L3_1_CONTEXT, RM_L3_2_L3_2_CONTEXT,
  429. * RM_L3_2_OCMC_RAM_CONTEXT, RM_L4CFG_L4_CFG_CONTEXT, RM_L4CFG_SAR_ROM_CONTEXT,
  430. * RM_L4PER_ADC_CONTEXT, RM_L4PER_DMTIMER10_CONTEXT,
  431. * RM_L4PER_DMTIMER11_CONTEXT, RM_L4PER_DMTIMER2_CONTEXT,
  432. * RM_L4PER_DMTIMER3_CONTEXT, RM_L4PER_DMTIMER4_CONTEXT,
  433. * RM_L4PER_DMTIMER9_CONTEXT, RM_L4PER_ELM_CONTEXT, RM_L4PER_HDQ1W_CONTEXT,
  434. * RM_L4PER_HECC1_CONTEXT, RM_L4PER_HECC2_CONTEXT, RM_L4PER_I2C2_CONTEXT,
  435. * RM_L4PER_I2C3_CONTEXT, RM_L4PER_I2C4_CONTEXT, RM_L4PER_I2C5_CONTEXT,
  436. * RM_L4PER_L4_PER_CONTEXT, RM_L4PER_MCASP2_CONTEXT, RM_L4PER_MCASP3_CONTEXT,
  437. * RM_L4PER_MCBSP4_CONTEXT, RM_L4PER_MCSPI1_CONTEXT, RM_L4PER_MCSPI2_CONTEXT,
  438. * RM_L4PER_MCSPI3_CONTEXT, RM_L4PER_MCSPI4_CONTEXT, RM_L4PER_MGATE_CONTEXT,
  439. * RM_L4PER_MMCSD3_CONTEXT, RM_L4PER_MMCSD4_CONTEXT, RM_L4PER_MMCSD5_CONTEXT,
  440. * RM_L4PER_MSPROHG_CONTEXT, RM_L4PER_SLIMBUS2_CONTEXT,
  441. * RM_L4SEC_PKAEIP29_CONTEXT, RM_MEMIF_DLL_CONTEXT, RM_MEMIF_DLL_H_CONTEXT,
  442. * RM_MEMIF_DMM_CONTEXT, RM_MEMIF_EMIF_1_CONTEXT, RM_MEMIF_EMIF_2_CONTEXT,
  443. * RM_MEMIF_EMIF_FW_CONTEXT, RM_MPU_MPU_CONTEXT, RM_TESLA_TESLA_CONTEXT,
  444. * RM_WKUP_GPIO1_CONTEXT, RM_WKUP_KEYBOARD_CONTEXT, RM_WKUP_L4WKUP_CONTEXT,
  445. * RM_WKUP_RTC_CONTEXT, RM_WKUP_SARRAM_CONTEXT, RM_WKUP_SYNCTIMER_CONTEXT,
  446. * RM_WKUP_TIMER12_CONTEXT, RM_WKUP_TIMER1_CONTEXT, RM_WKUP_USIM_CONTEXT,
  447. * RM_WKUP_WDT1_CONTEXT, RM_WKUP_WDT2_CONTEXT
  448. */
  449. #define OMAP4430_LOSTCONTEXT_DFF_SHIFT 0
  450. #define OMAP4430_LOSTCONTEXT_DFF_MASK (1 << 0)
  451. /*
  452. * Used by RM_D2D_MODEM_ICR_CONTEXT, RM_D2D_SAD2D_CONTEXT,
  453. * RM_D2D_SAD2D_FW_CONTEXT, RM_DSS_DSS_CONTEXT, RM_DUCATI_DUCATI_CONTEXT,
  454. * RM_L3INIT_HSI_CONTEXT, RM_L3INIT_MMC1_CONTEXT, RM_L3INIT_MMC2_CONTEXT,
  455. * RM_L3INIT_MMC6_CONTEXT, RM_L3INIT_USB_HOST_CONTEXT,
  456. * RM_L3INIT_USB_HOST_FS_CONTEXT, RM_L3INIT_USB_OTG_CONTEXT,
  457. * RM_L3INIT_USB_TLL_CONTEXT, RM_L3INSTR_L3_3_CONTEXT,
  458. * RM_L3INSTR_OCP_WP1_CONTEXT, RM_L3_1_L3_1_CONTEXT, RM_L3_2_GPMC_CONTEXT,
  459. * RM_L3_2_L3_2_CONTEXT, RM_L4CFG_HW_SEM_CONTEXT, RM_L4CFG_L4_CFG_CONTEXT,
  460. * RM_L4CFG_MAILBOX_CONTEXT, RM_L4PER_GPIO2_CONTEXT, RM_L4PER_GPIO3_CONTEXT,
  461. * RM_L4PER_GPIO4_CONTEXT, RM_L4PER_GPIO5_CONTEXT, RM_L4PER_GPIO6_CONTEXT,
  462. * RM_L4PER_I2C1_CONTEXT, RM_L4PER_L4_PER_CONTEXT, RM_L4PER_UART1_CONTEXT,
  463. * RM_L4PER_UART2_CONTEXT, RM_L4PER_UART3_CONTEXT, RM_L4PER_UART4_CONTEXT,
  464. * RM_L4SEC_AES1_CONTEXT, RM_L4SEC_AES2_CONTEXT, RM_L4SEC_CRYPTODMA_CONTEXT,
  465. * RM_L4SEC_DES3DES_CONTEXT, RM_L4SEC_RNG_CONTEXT, RM_L4SEC_SHA2MD51_CONTEXT,
  466. * RM_MEMIF_DMM_CONTEXT, RM_MEMIF_EMIF_1_CONTEXT, RM_MEMIF_EMIF_2_CONTEXT,
  467. * RM_MEMIF_EMIF_FW_CONTEXT, RM_MEMIF_EMIF_H1_CONTEXT,
  468. * RM_MEMIF_EMIF_H2_CONTEXT, RM_SDMA_SDMA_CONTEXT, RM_TESLA_TESLA_CONTEXT
  469. */
  470. #define OMAP4430_LOSTCONTEXT_RFF_SHIFT 1
  471. #define OMAP4430_LOSTCONTEXT_RFF_MASK (1 << 1)
  472. /* Used by RM_ABE_AESS_CONTEXT */
  473. #define OMAP4430_LOSTMEM_AESSMEM_SHIFT 8
  474. #define OMAP4430_LOSTMEM_AESSMEM_MASK (1 << 8)
  475. /* Used by RM_CAM_FDIF_CONTEXT, RM_CAM_ISS_CONTEXT */
  476. #define OMAP4430_LOSTMEM_CAM_MEM_SHIFT 8
  477. #define OMAP4430_LOSTMEM_CAM_MEM_MASK (1 << 8)
  478. /* Used by RM_L3INSTR_OCP_WP1_CONTEXT */
  479. #define OMAP4430_LOSTMEM_CORE_NRET_BANK_SHIFT 8
  480. #define OMAP4430_LOSTMEM_CORE_NRET_BANK_MASK (1 << 8)
  481. /* Renamed from LOSTMEM_CORE_NRET_BANK Used by RM_MEMIF_DMM_CONTEXT */
  482. #define OMAP4430_LOSTMEM_CORE_NRET_BANK_9_9_SHIFT 9
  483. #define OMAP4430_LOSTMEM_CORE_NRET_BANK_9_9_MASK (1 << 9)
  484. /* Used by RM_L3_2_OCMC_RAM_CONTEXT */
  485. #define OMAP4430_LOSTMEM_CORE_OCMRAM_SHIFT 8
  486. #define OMAP4430_LOSTMEM_CORE_OCMRAM_MASK (1 << 8)
  487. /*
  488. * Used by RM_D2D_MODEM_ICR_CONTEXT, RM_MEMIF_DMM_CONTEXT,
  489. * RM_SDMA_SDMA_CONTEXT
  490. */
  491. #define OMAP4430_LOSTMEM_CORE_OTHER_BANK_SHIFT 8
  492. #define OMAP4430_LOSTMEM_CORE_OTHER_BANK_MASK (1 << 8)
  493. /* Used by RM_DSS_DEISS_CONTEXT, RM_DSS_DSS_CONTEXT */
  494. #define OMAP4430_LOSTMEM_DSS_MEM_SHIFT 8
  495. #define OMAP4430_LOSTMEM_DSS_MEM_MASK (1 << 8)
  496. /* Used by RM_DUCATI_DUCATI_CONTEXT */
  497. #define OMAP4430_LOSTMEM_DUCATI_L2RAM_SHIFT 9
  498. #define OMAP4430_LOSTMEM_DUCATI_L2RAM_MASK (1 << 9)
  499. /* Used by RM_DUCATI_DUCATI_CONTEXT */
  500. #define OMAP4430_LOSTMEM_DUCATI_UNICACHE_SHIFT 8
  501. #define OMAP4430_LOSTMEM_DUCATI_UNICACHE_MASK (1 << 8)
  502. /* Used by RM_EMU_DEBUGSS_CONTEXT */
  503. #define OMAP4430_LOSTMEM_EMU_BANK_SHIFT 8
  504. #define OMAP4430_LOSTMEM_EMU_BANK_MASK (1 << 8)
  505. /* Used by RM_GFX_GFX_CONTEXT */
  506. #define OMAP4430_LOSTMEM_GFX_MEM_SHIFT 8
  507. #define OMAP4430_LOSTMEM_GFX_MEM_MASK (1 << 8)
  508. /* Used by RM_IVAHD_IVAHD_CONTEXT */
  509. #define OMAP4430_LOSTMEM_HWA_MEM_SHIFT 10
  510. #define OMAP4430_LOSTMEM_HWA_MEM_MASK (1 << 10)
  511. /*
  512. * Used by RM_L3INIT_CCPTX_CONTEXT, RM_L3INIT_EMAC_CONTEXT,
  513. * RM_L3INIT_HSI_CONTEXT, RM_L3INIT_MMC1_CONTEXT, RM_L3INIT_MMC2_CONTEXT,
  514. * RM_L3INIT_MMC6_CONTEXT, RM_L3INIT_PCIESS_CONTEXT, RM_L3INIT_SATA_CONTEXT,
  515. * RM_L3INIT_TPPSS_CONTEXT, RM_L3INIT_UNIPRO1_CONTEXT,
  516. * RM_L3INIT_USB_OTG_CONTEXT, RM_L3INIT_XHPI_CONTEXT
  517. */
  518. #define OMAP4430_LOSTMEM_L3INIT_BANK1_SHIFT 8
  519. #define OMAP4430_LOSTMEM_L3INIT_BANK1_MASK (1 << 8)
  520. /* Used by RM_MPU_MPU_CONTEXT */
  521. #define OMAP4430_LOSTMEM_MPU_L1_SHIFT 8
  522. #define OMAP4430_LOSTMEM_MPU_L1_MASK (1 << 8)
  523. /* Used by RM_MPU_MPU_CONTEXT */
  524. #define OMAP4430_LOSTMEM_MPU_L2_SHIFT 9
  525. #define OMAP4430_LOSTMEM_MPU_L2_MASK (1 << 9)
  526. /* Used by RM_MPU_MPU_CONTEXT */
  527. #define OMAP4430_LOSTMEM_MPU_RAM_SHIFT 10
  528. #define OMAP4430_LOSTMEM_MPU_RAM_MASK (1 << 10)
  529. /*
  530. * Used by RM_L4PER_HECC1_CONTEXT, RM_L4PER_HECC2_CONTEXT,
  531. * RM_L4PER_MCBSP4_CONTEXT, RM_L4PER_MMCSD3_CONTEXT, RM_L4PER_MMCSD4_CONTEXT,
  532. * RM_L4PER_MMCSD5_CONTEXT, RM_L4PER_SLIMBUS2_CONTEXT, RM_L4SEC_PKAEIP29_CONTEXT
  533. */
  534. #define OMAP4430_LOSTMEM_NONRETAINED_BANK_SHIFT 8
  535. #define OMAP4430_LOSTMEM_NONRETAINED_BANK_MASK (1 << 8)
  536. /*
  537. * Used by RM_ABE_DMIC_CONTEXT, RM_ABE_MCBSP1_CONTEXT, RM_ABE_MCBSP2_CONTEXT,
  538. * RM_ABE_MCBSP3_CONTEXT, RM_ABE_PDM_CONTEXT, RM_ABE_SLIMBUS_CONTEXT
  539. */
  540. #define OMAP4430_LOSTMEM_PERIHPMEM_SHIFT 8
  541. #define OMAP4430_LOSTMEM_PERIHPMEM_MASK (1 << 8)
  542. /*
  543. * Used by RM_L4PER_MSPROHG_CONTEXT, RM_L4PER_UART1_CONTEXT,
  544. * RM_L4PER_UART2_CONTEXT, RM_L4PER_UART3_CONTEXT, RM_L4PER_UART4_CONTEXT,
  545. * RM_L4SEC_CRYPTODMA_CONTEXT
  546. */
  547. #define OMAP4430_LOSTMEM_RETAINED_BANK_SHIFT 8
  548. #define OMAP4430_LOSTMEM_RETAINED_BANK_MASK (1 << 8)
  549. /* Used by RM_IVAHD_SL2_CONTEXT */
  550. #define OMAP4430_LOSTMEM_SL2_MEM_SHIFT 8
  551. #define OMAP4430_LOSTMEM_SL2_MEM_MASK (1 << 8)
  552. /* Used by RM_IVAHD_IVAHD_CONTEXT */
  553. #define OMAP4430_LOSTMEM_TCM1_MEM_SHIFT 8
  554. #define OMAP4430_LOSTMEM_TCM1_MEM_MASK (1 << 8)
  555. /* Used by RM_IVAHD_IVAHD_CONTEXT */
  556. #define OMAP4430_LOSTMEM_TCM2_MEM_SHIFT 9
  557. #define OMAP4430_LOSTMEM_TCM2_MEM_MASK (1 << 9)
  558. /* Used by RM_TESLA_TESLA_CONTEXT */
  559. #define OMAP4430_LOSTMEM_TESLA_EDMA_SHIFT 10
  560. #define OMAP4430_LOSTMEM_TESLA_EDMA_MASK (1 << 10)
  561. /* Used by RM_TESLA_TESLA_CONTEXT */
  562. #define OMAP4430_LOSTMEM_TESLA_L1_SHIFT 8
  563. #define OMAP4430_LOSTMEM_TESLA_L1_MASK (1 << 8)
  564. /* Used by RM_TESLA_TESLA_CONTEXT */
  565. #define OMAP4430_LOSTMEM_TESLA_L2_SHIFT 9
  566. #define OMAP4430_LOSTMEM_TESLA_L2_MASK (1 << 9)
  567. /* Used by RM_WKUP_SARRAM_CONTEXT */
  568. #define OMAP4430_LOSTMEM_WKUP_BANK_SHIFT 8
  569. #define OMAP4430_LOSTMEM_WKUP_BANK_MASK (1 << 8)
  570. /*
  571. * Used by PM_ABE_PWRSTCTRL, PM_CAM_PWRSTCTRL, PM_CEFUSE_PWRSTCTRL,
  572. * PM_CORE_PWRSTCTRL, PM_DSS_PWRSTCTRL, PM_GFX_PWRSTCTRL, PM_IVAHD_PWRSTCTRL,
  573. * PM_L3INIT_PWRSTCTRL, PM_L4PER_PWRSTCTRL, PM_MPU_PWRSTCTRL, PM_TESLA_PWRSTCTRL
  574. */
  575. #define OMAP4430_LOWPOWERSTATECHANGE_SHIFT 4
  576. #define OMAP4430_LOWPOWERSTATECHANGE_MASK (1 << 4)
  577. /* Used by PRM_MODEM_IF_CTRL */
  578. #define OMAP4430_MODEM_READY_SHIFT 1
  579. #define OMAP4430_MODEM_READY_MASK (1 << 1)
  580. /* Used by PRM_MODEM_IF_CTRL */
  581. #define OMAP4430_MODEM_SHUTDOWN_IRQ_SHIFT 9
  582. #define OMAP4430_MODEM_SHUTDOWN_IRQ_MASK (1 << 9)
  583. /* Used by PRM_MODEM_IF_CTRL */
  584. #define OMAP4430_MODEM_SLEEP_ST_SHIFT 16
  585. #define OMAP4430_MODEM_SLEEP_ST_MASK (1 << 16)
  586. /* Used by PRM_MODEM_IF_CTRL */
  587. #define OMAP4430_MODEM_WAKE_IRQ_SHIFT 8
  588. #define OMAP4430_MODEM_WAKE_IRQ_MASK (1 << 8)
  589. /* Used by PM_MPU_PWRSTCTRL */
  590. #define OMAP4430_MPU_L1_ONSTATE_SHIFT 16
  591. #define OMAP4430_MPU_L1_ONSTATE_MASK (0x3 << 16)
  592. /* Used by PM_MPU_PWRSTCTRL */
  593. #define OMAP4430_MPU_L1_RETSTATE_SHIFT 8
  594. #define OMAP4430_MPU_L1_RETSTATE_MASK (1 << 8)
  595. /* Used by PM_MPU_PWRSTST */
  596. #define OMAP4430_MPU_L1_STATEST_SHIFT 4
  597. #define OMAP4430_MPU_L1_STATEST_MASK (0x3 << 4)
  598. /* Used by PM_MPU_PWRSTCTRL */
  599. #define OMAP4430_MPU_L2_ONSTATE_SHIFT 18
  600. #define OMAP4430_MPU_L2_ONSTATE_MASK (0x3 << 18)
  601. /* Used by PM_MPU_PWRSTCTRL */
  602. #define OMAP4430_MPU_L2_RETSTATE_SHIFT 9
  603. #define OMAP4430_MPU_L2_RETSTATE_MASK (1 << 9)
  604. /* Used by PM_MPU_PWRSTST */
  605. #define OMAP4430_MPU_L2_STATEST_SHIFT 6
  606. #define OMAP4430_MPU_L2_STATEST_MASK (0x3 << 6)
  607. /* Used by PM_MPU_PWRSTCTRL */
  608. #define OMAP4430_MPU_RAM_ONSTATE_SHIFT 20
  609. #define OMAP4430_MPU_RAM_ONSTATE_MASK (0x3 << 20)
  610. /* Used by PM_MPU_PWRSTCTRL */
  611. #define OMAP4430_MPU_RAM_RETSTATE_SHIFT 10
  612. #define OMAP4430_MPU_RAM_RETSTATE_MASK (1 << 10)
  613. /* Used by PM_MPU_PWRSTST */
  614. #define OMAP4430_MPU_RAM_STATEST_SHIFT 8
  615. #define OMAP4430_MPU_RAM_STATEST_MASK (0x3 << 8)
  616. /* Used by PRM_RSTST */
  617. #define OMAP4430_MPU_SECURITY_VIOL_RST_SHIFT 2
  618. #define OMAP4430_MPU_SECURITY_VIOL_RST_MASK (1 << 2)
  619. /* Used by PRM_RSTST */
  620. #define OMAP4430_MPU_WDT_RST_SHIFT 3
  621. #define OMAP4430_MPU_WDT_RST_MASK (1 << 3)
  622. /* Used by PM_L4PER_PWRSTCTRL */
  623. #define OMAP4430_NONRETAINED_BANK_ONSTATE_SHIFT 18
  624. #define OMAP4430_NONRETAINED_BANK_ONSTATE_MASK (0x3 << 18)
  625. /* Used by PM_L4PER_PWRSTCTRL */
  626. #define OMAP4430_NONRETAINED_BANK_RETSTATE_SHIFT 9
  627. #define OMAP4430_NONRETAINED_BANK_RETSTATE_MASK (1 << 9)
  628. /* Used by PM_L4PER_PWRSTST */
  629. #define OMAP4430_NONRETAINED_BANK_STATEST_SHIFT 6
  630. #define OMAP4430_NONRETAINED_BANK_STATEST_MASK (0x3 << 6)
  631. /* Used by PM_CORE_PWRSTCTRL */
  632. #define OMAP4430_OCP_NRET_BANK_ONSTATE_SHIFT 24
  633. #define OMAP4430_OCP_NRET_BANK_ONSTATE_MASK (0x3 << 24)
  634. /* Used by PM_CORE_PWRSTCTRL */
  635. #define OMAP4430_OCP_NRET_BANK_RETSTATE_SHIFT 12
  636. #define OMAP4430_OCP_NRET_BANK_RETSTATE_MASK (1 << 12)
  637. /* Used by PM_CORE_PWRSTST */
  638. #define OMAP4430_OCP_NRET_BANK_STATEST_SHIFT 12
  639. #define OMAP4430_OCP_NRET_BANK_STATEST_MASK (0x3 << 12)
  640. /*
  641. * Used by PRM_VC_VAL_CMD_VDD_CORE_L, PRM_VC_VAL_CMD_VDD_IVA_L,
  642. * PRM_VC_VAL_CMD_VDD_MPU_L
  643. */
  644. #define OMAP4430_OFF_SHIFT 0
  645. #define OMAP4430_OFF_MASK (0xff << 0)
  646. /*
  647. * Used by PRM_VC_VAL_CMD_VDD_CORE_L, PRM_VC_VAL_CMD_VDD_IVA_L,
  648. * PRM_VC_VAL_CMD_VDD_MPU_L
  649. */
  650. #define OMAP4430_ON_SHIFT 24
  651. #define OMAP4430_ON_MASK (0xff << 24)
  652. /*
  653. * Used by PRM_VC_VAL_CMD_VDD_CORE_L, PRM_VC_VAL_CMD_VDD_IVA_L,
  654. * PRM_VC_VAL_CMD_VDD_MPU_L
  655. */
  656. #define OMAP4430_ONLP_SHIFT 16
  657. #define OMAP4430_ONLP_MASK (0xff << 16)
  658. /* Used by PRM_LDO_ABB_IVA_CTRL, PRM_LDO_ABB_MPU_CTRL */
  659. #define OMAP4430_OPP_CHANGE_SHIFT 2
  660. #define OMAP4430_OPP_CHANGE_MASK (1 << 2)
  661. /* Used by PRM_LDO_ABB_IVA_CTRL, PRM_LDO_ABB_MPU_CTRL */
  662. #define OMAP4430_OPP_SEL_SHIFT 0
  663. #define OMAP4430_OPP_SEL_MASK (0x3 << 0)
  664. /* Used by PRM_SRAM_COUNT */
  665. #define OMAP4430_PCHARGECNT_VALUE_SHIFT 0
  666. #define OMAP4430_PCHARGECNT_VALUE_MASK (0x3f << 0)
  667. /* Used by PRM_PSCON_COUNT */
  668. #define OMAP4430_PCHARGE_TIME_SHIFT 0
  669. #define OMAP4430_PCHARGE_TIME_MASK (0xff << 0)
  670. /* Used by PM_ABE_PWRSTCTRL */
  671. #define OMAP4430_PERIPHMEM_ONSTATE_SHIFT 20
  672. #define OMAP4430_PERIPHMEM_ONSTATE_MASK (0x3 << 20)
  673. /* Used by PM_ABE_PWRSTCTRL */
  674. #define OMAP4430_PERIPHMEM_RETSTATE_SHIFT 10
  675. #define OMAP4430_PERIPHMEM_RETSTATE_MASK (1 << 10)
  676. /* Used by PM_ABE_PWRSTST */
  677. #define OMAP4430_PERIPHMEM_STATEST_SHIFT 8
  678. #define OMAP4430_PERIPHMEM_STATEST_MASK (0x3 << 8)
  679. /* Used by PRM_PHASE1_CNDP */
  680. #define OMAP4430_PHASE1_CNDP_SHIFT 0
  681. #define OMAP4430_PHASE1_CNDP_MASK (0xffffffff << 0)
  682. /* Used by PRM_PHASE2A_CNDP */
  683. #define OMAP4430_PHASE2A_CNDP_SHIFT 0
  684. #define OMAP4430_PHASE2A_CNDP_MASK (0xffffffff << 0)
  685. /* Used by PRM_PHASE2B_CNDP */
  686. #define OMAP4430_PHASE2B_CNDP_SHIFT 0
  687. #define OMAP4430_PHASE2B_CNDP_MASK (0xffffffff << 0)
  688. /* Used by PRM_PSCON_COUNT */
  689. #define OMAP4430_PONOUT_2_PGOODIN_TIME_SHIFT 8
  690. #define OMAP4430_PONOUT_2_PGOODIN_TIME_MASK (0xff << 8)
  691. /*
  692. * Used by PM_ABE_PWRSTCTRL, PM_CAM_PWRSTCTRL, PM_CEFUSE_PWRSTCTRL,
  693. * PM_CORE_PWRSTCTRL, PM_DSS_PWRSTCTRL, PM_EMU_PWRSTCTRL, PM_GFX_PWRSTCTRL,
  694. * PM_IVAHD_PWRSTCTRL, PM_L3INIT_PWRSTCTRL, PM_L4PER_PWRSTCTRL,
  695. * PM_MPU_PWRSTCTRL, PM_TESLA_PWRSTCTRL
  696. */
  697. #define OMAP4430_POWERSTATE_SHIFT 0
  698. #define OMAP4430_POWERSTATE_MASK (0x3 << 0)
  699. /*
  700. * Used by PM_ABE_PWRSTST, PM_CAM_PWRSTST, PM_CEFUSE_PWRSTST, PM_CORE_PWRSTST,
  701. * PM_DSS_PWRSTST, PM_EMU_PWRSTST, PM_GFX_PWRSTST, PM_IVAHD_PWRSTST,
  702. * PM_L3INIT_PWRSTST, PM_L4PER_PWRSTST, PM_MPU_PWRSTST, PM_TESLA_PWRSTST
  703. */
  704. #define OMAP4430_POWERSTATEST_SHIFT 0
  705. #define OMAP4430_POWERSTATEST_MASK (0x3 << 0)
  706. /* Used by PRM_PWRREQCTRL */
  707. #define OMAP4430_PWRREQ_COND_SHIFT 0
  708. #define OMAP4430_PWRREQ_COND_MASK (0x3 << 0)
  709. /* Used by PRM_VC_CFG_CHANNEL */
  710. #define OMAP4430_RACEN_VDD_CORE_L_SHIFT 3
  711. #define OMAP4430_RACEN_VDD_CORE_L_MASK (1 << 3)
  712. /* Used by PRM_VC_CFG_CHANNEL */
  713. #define OMAP4430_RACEN_VDD_IVA_L_SHIFT 11
  714. #define OMAP4430_RACEN_VDD_IVA_L_MASK (1 << 11)
  715. /* Used by PRM_VC_CFG_CHANNEL */
  716. #define OMAP4430_RACEN_VDD_MPU_L_SHIFT 20
  717. #define OMAP4430_RACEN_VDD_MPU_L_MASK (1 << 20)
  718. /* Used by PRM_VC_CFG_CHANNEL */
  719. #define OMAP4430_RAC_VDD_CORE_L_SHIFT 2
  720. #define OMAP4430_RAC_VDD_CORE_L_MASK (1 << 2)
  721. /* Used by PRM_VC_CFG_CHANNEL */
  722. #define OMAP4430_RAC_VDD_IVA_L_SHIFT 10
  723. #define OMAP4430_RAC_VDD_IVA_L_MASK (1 << 10)
  724. /* Used by PRM_VC_CFG_CHANNEL */
  725. #define OMAP4430_RAC_VDD_MPU_L_SHIFT 19
  726. #define OMAP4430_RAC_VDD_MPU_L_MASK (1 << 19)
  727. /*
  728. * Used by PRM_VOLTSETUP_CORE_OFF, PRM_VOLTSETUP_CORE_RET_SLEEP,
  729. * PRM_VOLTSETUP_IVA_OFF, PRM_VOLTSETUP_IVA_RET_SLEEP, PRM_VOLTSETUP_MPU_OFF,
  730. * PRM_VOLTSETUP_MPU_RET_SLEEP
  731. */
  732. #define OMAP4430_RAMP_DOWN_COUNT_SHIFT 16
  733. #define OMAP4430_RAMP_DOWN_COUNT_MASK (0x3f << 16)
  734. /*
  735. * Used by PRM_VOLTSETUP_CORE_OFF, PRM_VOLTSETUP_CORE_RET_SLEEP,
  736. * PRM_VOLTSETUP_IVA_OFF, PRM_VOLTSETUP_IVA_RET_SLEEP, PRM_VOLTSETUP_MPU_OFF,
  737. * PRM_VOLTSETUP_MPU_RET_SLEEP
  738. */
  739. #define OMAP4430_RAMP_DOWN_PRESCAL_SHIFT 24
  740. #define OMAP4430_RAMP_DOWN_PRESCAL_MASK (0x3 << 24)
  741. /*
  742. * Used by PRM_VOLTSETUP_CORE_OFF, PRM_VOLTSETUP_CORE_RET_SLEEP,
  743. * PRM_VOLTSETUP_IVA_OFF, PRM_VOLTSETUP_IVA_RET_SLEEP, PRM_VOLTSETUP_MPU_OFF,
  744. * PRM_VOLTSETUP_MPU_RET_SLEEP
  745. */
  746. #define OMAP4430_RAMP_UP_COUNT_SHIFT 0
  747. #define OMAP4430_RAMP_UP_COUNT_MASK (0x3f << 0)
  748. /*
  749. * Used by PRM_VOLTSETUP_CORE_OFF, PRM_VOLTSETUP_CORE_RET_SLEEP,
  750. * PRM_VOLTSETUP_IVA_OFF, PRM_VOLTSETUP_IVA_RET_SLEEP, PRM_VOLTSETUP_MPU_OFF,
  751. * PRM_VOLTSETUP_MPU_RET_SLEEP
  752. */
  753. #define OMAP4430_RAMP_UP_PRESCAL_SHIFT 8
  754. #define OMAP4430_RAMP_UP_PRESCAL_MASK (0x3 << 8)
  755. /* Used by PRM_VC_CFG_CHANNEL */
  756. #define OMAP4430_RAV_VDD_CORE_L_SHIFT 1
  757. #define OMAP4430_RAV_VDD_CORE_L_MASK (1 << 1)
  758. /* Used by PRM_VC_CFG_CHANNEL */
  759. #define OMAP4430_RAV_VDD_IVA_L_SHIFT 9
  760. #define OMAP4430_RAV_VDD_IVA_L_MASK (1 << 9)
  761. /* Used by PRM_VC_CFG_CHANNEL */
  762. #define OMAP4430_RAV_VDD_MPU_L_SHIFT 18
  763. #define OMAP4430_RAV_VDD_MPU_L_MASK (1 << 18)
  764. /* Used by PRM_VC_VAL_BYPASS */
  765. #define OMAP4430_REGADDR_SHIFT 8
  766. #define OMAP4430_REGADDR_MASK (0xff << 8)
  767. /*
  768. * Used by PRM_VC_VAL_CMD_VDD_CORE_L, PRM_VC_VAL_CMD_VDD_IVA_L,
  769. * PRM_VC_VAL_CMD_VDD_MPU_L
  770. */
  771. #define OMAP4430_RET_SHIFT 8
  772. #define OMAP4430_RET_MASK (0xff << 8)
  773. /* Used by PM_L4PER_PWRSTCTRL */
  774. #define OMAP4430_RETAINED_BANK_ONSTATE_SHIFT 16
  775. #define OMAP4430_RETAINED_BANK_ONSTATE_MASK (0x3 << 16)
  776. /* Used by PM_L4PER_PWRSTCTRL */
  777. #define OMAP4430_RETAINED_BANK_RETSTATE_SHIFT 8
  778. #define OMAP4430_RETAINED_BANK_RETSTATE_MASK (1 << 8)
  779. /* Used by PM_L4PER_PWRSTST */
  780. #define OMAP4430_RETAINED_BANK_STATEST_SHIFT 4
  781. #define OMAP4430_RETAINED_BANK_STATEST_MASK (0x3 << 4)
  782. /*
  783. * Used by PRM_LDO_SRAM_CORE_CTRL, PRM_LDO_SRAM_IVA_CTRL,