| 1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211 | /* * omap_hwmod_33xx_data.c: Hardware modules present on the AM33XX chips * * Copyright (C) {2012} Texas Instruments Incorporated - http://www.ti.com/ * * This file is automatically generated from the AM33XX hardware databases. * This program is free software; you can redistribute it and/or * modify it under the terms of the GNU General Public License as * published by the Free Software Foundation version 2. * * This program is distributed "as is" WITHOUT ANY WARRANTY of any * kind, whether express or implied; without even the implied warranty * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the * GNU General Public License for more details. */#include <linux/i2c-omap.h>#include "omap_hwmod.h"#include <linux/platform_data/gpio-omap.h>#include <linux/platform_data/spi-omap2-mcspi.h>#include "omap_hwmod_common_data.h"#include "control.h"#include "cm33xx.h"#include "prm33xx.h"#include "prm-regbits-33xx.h"#include "i2c.h"#include "mmc.h"/* * IP blocks *//* * 'emif_fw' class * instance(s): emif_fw */static struct omap_hwmod_class am33xx_emif_fw_hwmod_class = {	.name		= "emif_fw",};/* emif_fw */static struct omap_hwmod am33xx_emif_fw_hwmod = {	.name		= "emif_fw",	.class		= &am33xx_emif_fw_hwmod_class,	.clkdm_name	= "l4fw_clkdm",	.main_clk	= "l4fw_gclk",	.flags		= (HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET),	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_PER_EMIF_FW_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},};/* * 'emif' class * instance(s): emif */static struct omap_hwmod_class_sysconfig am33xx_emif_sysc = {	.rev_offs	= 0x0000,};static struct omap_hwmod_class am33xx_emif_hwmod_class = {	.name		= "emif",	.sysc		= &am33xx_emif_sysc,};static struct omap_hwmod_irq_info am33xx_emif_irqs[] = {	{ .name = "ddrerr0", .irq = 101 + OMAP_INTC_START, },	{ .irq = -1 },};/* emif */static struct omap_hwmod am33xx_emif_hwmod = {	.name		= "emif",	.class		= &am33xx_emif_hwmod_class,	.clkdm_name	= "l3_clkdm",	.flags		= (HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET),	.mpu_irqs	= am33xx_emif_irqs,	.main_clk	= "dpll_ddr_m2_div2_ck",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_PER_EMIF_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},};/* * 'l3' class * instance(s): l3_main, l3_s, l3_instr */static struct omap_hwmod_class am33xx_l3_hwmod_class = {	.name		= "l3",};/* l3_main (l3_fast) */static struct omap_hwmod_irq_info am33xx_l3_main_irqs[] = {	{ .name = "l3debug", .irq = 9 + OMAP_INTC_START, },	{ .name = "l3appint", .irq = 10 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod am33xx_l3_main_hwmod = {	.name		= "l3_main",	.class		= &am33xx_l3_hwmod_class,	.clkdm_name	= "l3_clkdm",	.flags		= (HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET),	.mpu_irqs	= am33xx_l3_main_irqs,	.main_clk	= "l3_gclk",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_PER_L3_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},};/* l3_s */static struct omap_hwmod am33xx_l3_s_hwmod = {	.name		= "l3_s",	.class		= &am33xx_l3_hwmod_class,	.clkdm_name	= "l3s_clkdm",};/* l3_instr */static struct omap_hwmod am33xx_l3_instr_hwmod = {	.name		= "l3_instr",	.class		= &am33xx_l3_hwmod_class,	.clkdm_name	= "l3_clkdm",	.flags		= (HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET),	.main_clk	= "l3_gclk",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_PER_L3_INSTR_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},};/* * 'l4' class * instance(s): l4_ls, l4_hs, l4_wkup, l4_fw */static struct omap_hwmod_class am33xx_l4_hwmod_class = {	.name		= "l4",};/* l4_ls */static struct omap_hwmod am33xx_l4_ls_hwmod = {	.name		= "l4_ls",	.class		= &am33xx_l4_hwmod_class,	.clkdm_name	= "l4ls_clkdm",	.flags		= (HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET),	.main_clk	= "l4ls_gclk",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_PER_L4LS_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},};/* l4_hs */static struct omap_hwmod am33xx_l4_hs_hwmod = {	.name		= "l4_hs",	.class		= &am33xx_l4_hwmod_class,	.clkdm_name	= "l4hs_clkdm",	.flags		= (HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET),	.main_clk	= "l4hs_gclk",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_PER_L4HS_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},};/* l4_wkup */static struct omap_hwmod am33xx_l4_wkup_hwmod = {	.name		= "l4_wkup",	.class		= &am33xx_l4_hwmod_class,	.clkdm_name	= "l4_wkup_clkdm",	.flags		= (HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET),	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_WKUP_L4WKUP_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},};/* l4_fw */static struct omap_hwmod am33xx_l4_fw_hwmod = {	.name		= "l4_fw",	.class		= &am33xx_l4_hwmod_class,	.clkdm_name	= "l4fw_clkdm",	.flags		= (HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET),	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_PER_L4FW_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},};/* * 'mpu' class */static struct omap_hwmod_class am33xx_mpu_hwmod_class = {	.name	= "mpu",};/* mpu */static struct omap_hwmod_irq_info am33xx_mpu_irqs[] = {	{ .name = "emuint", .irq = 0 + OMAP_INTC_START, },	{ .name = "commtx", .irq = 1 + OMAP_INTC_START, },	{ .name = "commrx", .irq = 2 + OMAP_INTC_START, },	{ .name = "bench", .irq = 3 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod am33xx_mpu_hwmod = {	.name		= "mpu",	.class		= &am33xx_mpu_hwmod_class,	.clkdm_name	= "mpu_clkdm",	.flags		= (HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET),	.mpu_irqs	= am33xx_mpu_irqs,	.main_clk	= "dpll_mpu_m2_ck",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_MPU_MPU_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},};/* * 'wakeup m3' class * Wakeup controller sub-system under wakeup domain */static struct omap_hwmod_class am33xx_wkup_m3_hwmod_class = {	.name		= "wkup_m3",};static struct omap_hwmod_rst_info am33xx_wkup_m3_resets[] = {	{ .name = "wkup_m3", .rst_shift = 3, .st_shift = 5 },};static struct omap_hwmod_irq_info am33xx_wkup_m3_irqs[] = {	{ .name = "txev", .irq = 78 + OMAP_INTC_START, },	{ .irq = -1 },};/* wkup_m3  */static struct omap_hwmod am33xx_wkup_m3_hwmod = {	.name		= "wkup_m3",	.class		= &am33xx_wkup_m3_hwmod_class,	.clkdm_name	= "l4_wkup_aon_clkdm",	.flags		= HWMOD_INIT_NO_RESET,	/* Keep hardreset asserted */	.mpu_irqs	= am33xx_wkup_m3_irqs,	.main_clk	= "dpll_core_m4_div2_ck",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_WKUP_WKUP_M3_CLKCTRL_OFFSET,			.rstctrl_offs	= AM33XX_RM_WKUP_RSTCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},	.rst_lines	= am33xx_wkup_m3_resets,	.rst_lines_cnt	= ARRAY_SIZE(am33xx_wkup_m3_resets),};/* * 'pru-icss' class * Programmable Real-Time Unit and Industrial Communication Subsystem */static struct omap_hwmod_class am33xx_pruss_hwmod_class = {	.name	= "pruss",};static struct omap_hwmod_rst_info am33xx_pruss_resets[] = {	{ .name = "pruss", .rst_shift = 1 },};static struct omap_hwmod_irq_info am33xx_pruss_irqs[] = {	{ .name = "evtout0", .irq = 20 + OMAP_INTC_START, },	{ .name = "evtout1", .irq = 21 + OMAP_INTC_START, },	{ .name = "evtout2", .irq = 22 + OMAP_INTC_START, },	{ .name = "evtout3", .irq = 23 + OMAP_INTC_START, },	{ .name = "evtout4", .irq = 24 + OMAP_INTC_START, },	{ .name = "evtout5", .irq = 25 + OMAP_INTC_START, },	{ .name = "evtout6", .irq = 26 + OMAP_INTC_START, },	{ .name = "evtout7", .irq = 27 + OMAP_INTC_START, },	{ .irq = -1 },};/* pru-icss *//* Pseudo hwmod for reset control purpose only */static struct omap_hwmod am33xx_pruss_hwmod = {	.name		= "pruss",	.class		= &am33xx_pruss_hwmod_class,	.clkdm_name	= "pruss_ocp_clkdm",	.mpu_irqs	= am33xx_pruss_irqs,	.main_clk	= "pruss_ocp_gclk",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_PER_PRUSS_CLKCTRL_OFFSET,			.rstctrl_offs	= AM33XX_RM_PER_RSTCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},	.rst_lines	= am33xx_pruss_resets,	.rst_lines_cnt	= ARRAY_SIZE(am33xx_pruss_resets),};/* gfx *//* Pseudo hwmod for reset control purpose only */static struct omap_hwmod_class am33xx_gfx_hwmod_class = {	.name	= "gfx",};static struct omap_hwmod_rst_info am33xx_gfx_resets[] = {	{ .name = "gfx", .rst_shift = 0 },};static struct omap_hwmod_irq_info am33xx_gfx_irqs[] = {	{ .name = "gfxint", .irq = 37 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod am33xx_gfx_hwmod = {	.name		= "gfx",	.class		= &am33xx_gfx_hwmod_class,	.clkdm_name	= "gfx_l3_clkdm",	.mpu_irqs	= am33xx_gfx_irqs,	.main_clk	= "gfx_fck_div_ck",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_GFX_GFX_CLKCTRL_OFFSET,			.rstctrl_offs	= AM33XX_RM_GFX_RSTCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},	.rst_lines	= am33xx_gfx_resets,	.rst_lines_cnt	= ARRAY_SIZE(am33xx_gfx_resets),};/* * 'prcm' class * power and reset manager (whole prcm infrastructure) */static struct omap_hwmod_class am33xx_prcm_hwmod_class = {	.name	= "prcm",};/* prcm */static struct omap_hwmod am33xx_prcm_hwmod = {	.name		= "prcm",	.class		= &am33xx_prcm_hwmod_class,	.clkdm_name	= "l4_wkup_clkdm",};/* * 'adc/tsc' class * TouchScreen Controller (Anolog-To-Digital Converter) */static struct omap_hwmod_class_sysconfig am33xx_adc_tsc_sysc = {	.rev_offs	= 0x00,	.sysc_offs	= 0x10,	.sysc_flags	= SYSC_HAS_SIDLEMODE,	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |			SIDLE_SMART_WKUP),	.sysc_fields	= &omap_hwmod_sysc_type2,};static struct omap_hwmod_class am33xx_adc_tsc_hwmod_class = {	.name		= "adc_tsc",	.sysc		= &am33xx_adc_tsc_sysc,};static struct omap_hwmod_irq_info am33xx_adc_tsc_irqs[] = {	{ .irq = 16 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod am33xx_adc_tsc_hwmod = {	.name		= "adc_tsc",	.class		= &am33xx_adc_tsc_hwmod_class,	.clkdm_name	= "l4_wkup_clkdm",	.mpu_irqs	= am33xx_adc_tsc_irqs,	.main_clk	= "adc_tsc_fck",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_WKUP_ADC_TSC_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},};/* * Modules omap_hwmod structures * * The following IPs are excluded for the moment because: * - They do not need an explicit SW control using omap_hwmod API. * - They still need to be validated with the driver *   properly adapted to omap_hwmod / omap_device * *    - cEFUSE (doesn't fall under any ocp_if) *    - clkdiv32k *    - debugss *    - ocmc ram *    - ocp watch point *    - aes0 *    - sha0 */#if 0/* * 'cefuse' class */static struct omap_hwmod_class am33xx_cefuse_hwmod_class = {	.name		= "cefuse",};static struct omap_hwmod am33xx_cefuse_hwmod = {	.name		= "cefuse",	.class		= &am33xx_cefuse_hwmod_class,	.clkdm_name	= "l4_cefuse_clkdm",	.main_clk	= "cefuse_fck",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_CEFUSE_CEFUSE_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},};/* * 'clkdiv32k' class */static struct omap_hwmod_class am33xx_clkdiv32k_hwmod_class = {	.name		= "clkdiv32k",};static struct omap_hwmod am33xx_clkdiv32k_hwmod = {	.name		= "clkdiv32k",	.class		= &am33xx_clkdiv32k_hwmod_class,	.clkdm_name	= "clk_24mhz_clkdm",	.main_clk	= "clkdiv32k_ick",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_PER_CLKDIV32K_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},};/* * 'debugss' class * debug sub system */static struct omap_hwmod_class am33xx_debugss_hwmod_class = {	.name		= "debugss",};static struct omap_hwmod am33xx_debugss_hwmod = {	.name		= "debugss",	.class		= &am33xx_debugss_hwmod_class,	.clkdm_name	= "l3_aon_clkdm",	.main_clk	= "debugss_ick",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_WKUP_DEBUGSS_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},};/* ocmcram */static struct omap_hwmod_class am33xx_ocmcram_hwmod_class = {	.name = "ocmcram",};static struct omap_hwmod am33xx_ocmcram_hwmod = {	.name		= "ocmcram",	.class		= &am33xx_ocmcram_hwmod_class,	.clkdm_name	= "l3_clkdm",	.flags		= (HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET),	.main_clk	= "l3_gclk",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_PER_OCMCRAM_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},};/* ocpwp */static struct omap_hwmod_class am33xx_ocpwp_hwmod_class = {	.name		= "ocpwp",};static struct omap_hwmod am33xx_ocpwp_hwmod = {	.name		= "ocpwp",	.class		= &am33xx_ocpwp_hwmod_class,	.clkdm_name	= "l4ls_clkdm",	.main_clk	= "l4ls_gclk",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_PER_OCPWP_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},};/* * 'aes' class */static struct omap_hwmod_class am33xx_aes_hwmod_class = {	.name		= "aes",};static struct omap_hwmod_irq_info am33xx_aes0_irqs[] = {	{ .irq = 102 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod am33xx_aes0_hwmod = {	.name		= "aes0",	.class		= &am33xx_aes_hwmod_class,	.clkdm_name	= "l3_clkdm",	.mpu_irqs	= am33xx_aes0_irqs,	.main_clk	= "l3_gclk",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_PER_AES0_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},};/* sha0 */static struct omap_hwmod_class am33xx_sha0_hwmod_class = {	.name		= "sha0",};static struct omap_hwmod_irq_info am33xx_sha0_irqs[] = {	{ .irq = 108 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod am33xx_sha0_hwmod = {	.name		= "sha0",	.class		= &am33xx_sha0_hwmod_class,	.clkdm_name	= "l3_clkdm",	.mpu_irqs	= am33xx_sha0_irqs,	.main_clk	= "l3_gclk",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_PER_SHA0_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},};#endif/* 'smartreflex' class */static struct omap_hwmod_class am33xx_smartreflex_hwmod_class = {	.name		= "smartreflex",};/* smartreflex0 */static struct omap_hwmod_irq_info am33xx_smartreflex0_irqs[] = {	{ .irq = 120 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod am33xx_smartreflex0_hwmod = {	.name		= "smartreflex0",	.class		= &am33xx_smartreflex_hwmod_class,	.clkdm_name	= "l4_wkup_clkdm",	.mpu_irqs	= am33xx_smartreflex0_irqs,	.main_clk	= "smartreflex0_fck",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_WKUP_SMARTREFLEX0_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},};/* smartreflex1 */static struct omap_hwmod_irq_info am33xx_smartreflex1_irqs[] = {	{ .irq = 121 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod am33xx_smartreflex1_hwmod = {	.name		= "smartreflex1",	.class		= &am33xx_smartreflex_hwmod_class,	.clkdm_name	= "l4_wkup_clkdm",	.mpu_irqs	= am33xx_smartreflex1_irqs,	.main_clk	= "smartreflex1_fck",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_WKUP_SMARTREFLEX1_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},};/* * 'control' module class */static struct omap_hwmod_class am33xx_control_hwmod_class = {	.name		= "control",};static struct omap_hwmod_irq_info am33xx_control_irqs[] = {	{ .irq = 8 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod am33xx_control_hwmod = {	.name		= "control",	.class		= &am33xx_control_hwmod_class,	.clkdm_name	= "l4_wkup_clkdm",	.flags		= (HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET),	.mpu_irqs	= am33xx_control_irqs,	.main_clk	= "dpll_core_m4_div2_ck",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_WKUP_CONTROL_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},};/* * 'cpgmac' class * cpsw/cpgmac sub system */static struct omap_hwmod_class_sysconfig am33xx_cpgmac_sysc = {	.rev_offs	= 0x0,	.sysc_offs	= 0x8,	.syss_offs	= 0x4,	.sysc_flags	= (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE |			   SYSS_HAS_RESET_STATUS),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | MSTANDBY_FORCE |			   MSTANDBY_NO),	.sysc_fields	= &omap_hwmod_sysc_type3,};static struct omap_hwmod_class am33xx_cpgmac0_hwmod_class = {	.name		= "cpgmac0",	.sysc		= &am33xx_cpgmac_sysc,};static struct omap_hwmod_irq_info am33xx_cpgmac0_irqs[] = {	{ .name = "c0_rx_thresh_pend", .irq = 40 + OMAP_INTC_START, },	{ .name = "c0_rx_pend", .irq = 41 + OMAP_INTC_START, },	{ .name = "c0_tx_pend", .irq = 42 + OMAP_INTC_START, },	{ .name = "c0_misc_pend", .irq = 43 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod am33xx_cpgmac0_hwmod = {	.name		= "cpgmac0",	.class		= &am33xx_cpgmac0_hwmod_class,	.clkdm_name	= "cpsw_125mhz_clkdm",	.flags		= (HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY),	.mpu_irqs	= am33xx_cpgmac0_irqs,	.main_clk	= "cpsw_125mhz_gclk",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_PER_CPGMAC0_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},};/* * mdio class */static struct omap_hwmod_class am33xx_mdio_hwmod_class = {	.name		= "davinci_mdio",};static struct omap_hwmod am33xx_mdio_hwmod = {	.name		= "davinci_mdio",	.class		= &am33xx_mdio_hwmod_class,	.clkdm_name	= "cpsw_125mhz_clkdm",	.main_clk	= "cpsw_125mhz_gclk",};/* * dcan class */static struct omap_hwmod_class am33xx_dcan_hwmod_class = {	.name = "d_can",};/* dcan0 */static struct omap_hwmod_irq_info am33xx_dcan0_irqs[] = {	{ .name = "d_can_ms", .irq = 52 + OMAP_INTC_START, },	{ .name = "d_can_mo", .irq = 53 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod am33xx_dcan0_hwmod = {	.name		= "d_can0",	.class		= &am33xx_dcan_hwmod_class,	.clkdm_name	= "l4ls_clkdm",	.mpu_irqs	= am33xx_dcan0_irqs,	.main_clk	= "dcan0_fck",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_PER_DCAN0_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},};/* dcan1 */static struct omap_hwmod_irq_info am33xx_dcan1_irqs[] = {	{ .name = "d_can_ms", .irq = 55 + OMAP_INTC_START, },	{ .name = "d_can_mo", .irq = 56 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod am33xx_dcan1_hwmod = {	.name		= "d_can1",	.class		= &am33xx_dcan_hwmod_class,	.clkdm_name	= "l4ls_clkdm",	.mpu_irqs	= am33xx_dcan1_irqs,	.main_clk	= "dcan1_fck",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_PER_DCAN1_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},};/* elm */static struct omap_hwmod_class_sysconfig am33xx_elm_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0010,	.syss_offs	= 0x0014,	.sysc_flags	= (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |			SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |			SYSS_HAS_RESET_STATUS),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),	.sysc_fields	= &omap_hwmod_sysc_type1,};static struct omap_hwmod_class am33xx_elm_hwmod_class = {	.name		= "elm",	.sysc		= &am33xx_elm_sysc,};static struct omap_hwmod_irq_info am33xx_elm_irqs[] = {	{ .irq = 4 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod am33xx_elm_hwmod = {	.name		= "elm",	.class		= &am33xx_elm_hwmod_class,	.clkdm_name	= "l4ls_clkdm",	.mpu_irqs	= am33xx_elm_irqs,	.main_clk	= "l4ls_gclk",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_PER_ELM_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},};/* * 'epwmss' class: ecap0,1,2,  ehrpwm0,1,2 */static struct omap_hwmod_class_sysconfig am33xx_epwmss_sysc = {	.rev_offs	= 0x0,	.sysc_offs	= 0x4,	.sysc_flags	= (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |			SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |			MSTANDBY_SMART | MSTANDBY_SMART_WKUP),	.sysc_fields	= &omap_hwmod_sysc_type2,};static struct omap_hwmod_class am33xx_epwmss_hwmod_class = {	.name		= "epwmss",	.sysc		= &am33xx_epwmss_sysc,};/* ehrpwm0 */static struct omap_hwmod_irq_info am33xx_ehrpwm0_irqs[] = {	{ .name = "int", .irq = 86 + OMAP_INTC_START, },	{ .name = "tzint", .irq = 58 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod am33xx_ehrpwm0_hwmod = {	.name		= "ehrpwm0",	.class		= &am33xx_epwmss_hwmod_class,	.clkdm_name	= "l4ls_clkdm",	.mpu_irqs	= am33xx_ehrpwm0_irqs,	.main_clk	= "l4ls_gclk",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_PER_EPWMSS0_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},};/* ehrpwm1 */static struct omap_hwmod_irq_info am33xx_ehrpwm1_irqs[] = {	{ .name = "int", .irq = 87 + OMAP_INTC_START, },	{ .name = "tzint", .irq = 59 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod am33xx_ehrpwm1_hwmod = {	.name		= "ehrpwm1",	.class		= &am33xx_epwmss_hwmod_class,	.clkdm_name	= "l4ls_clkdm",	.mpu_irqs	= am33xx_ehrpwm1_irqs,	.main_clk	= "l4ls_gclk",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_PER_EPWMSS1_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},};/* ehrpwm2 */static struct omap_hwmod_irq_info am33xx_ehrpwm2_irqs[] = {	{ .name = "int", .irq = 39 + OMAP_INTC_START, },	{ .name = "tzint", .irq = 60 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod am33xx_ehrpwm2_hwmod = {	.name		= "ehrpwm2",	.class		= &am33xx_epwmss_hwmod_class,	.clkdm_name	= "l4ls_clkdm",	.mpu_irqs	= am33xx_ehrpwm2_irqs,	.main_clk	= "l4ls_gclk",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_PER_EPWMSS2_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},};/* ecap0 */static struct omap_hwmod_irq_info am33xx_ecap0_irqs[] = {	{ .irq = 31 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod am33xx_ecap0_hwmod = {	.name		= "ecap0",	.class		= &am33xx_epwmss_hwmod_class,	.clkdm_name	= "l4ls_clkdm",	.mpu_irqs	= am33xx_ecap0_irqs,	.main_clk	= "l4ls_gclk",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_PER_EPWMSS0_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},};/* ecap1 */static struct omap_hwmod_irq_info am33xx_ecap1_irqs[] = {	{ .irq = 47 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod am33xx_ecap1_hwmod = {	.name		= "ecap1",	.class		= &am33xx_epwmss_hwmod_class,	.clkdm_name	= "l4ls_clkdm",	.mpu_irqs	= am33xx_ecap1_irqs,	.main_clk	= "l4ls_gclk",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_PER_EPWMSS1_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},};/* ecap2 */static struct omap_hwmod_irq_info am33xx_ecap2_irqs[] = {	{ .irq = 61 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod am33xx_ecap2_hwmod = {	.name		= "ecap2",	.mpu_irqs	= am33xx_ecap2_irqs,	.class		= &am33xx_epwmss_hwmod_class,	.clkdm_name	= "l4ls_clkdm",	.main_clk	= "l4ls_gclk",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_PER_EPWMSS2_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},};/* * 'gpio' class: for gpio 0,1,2,3 */static struct omap_hwmod_class_sysconfig am33xx_gpio_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0010,	.syss_offs	= 0x0114,	.sysc_flags	= (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |			  SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |			  SYSS_HAS_RESET_STATUS),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |			  SIDLE_SMART_WKUP),	.sysc_fields	= &omap_hwmod_sysc_type1,};static struct omap_hwmod_class am33xx_gpio_hwmod_class = {	.name		= "gpio",	.sysc		= &am33xx_gpio_sysc,	.rev		= 2,};static struct omap_gpio_dev_attr gpio_dev_attr = {	.bank_width	= 32,	.dbck_flag	= true,};/* gpio0 */static struct omap_hwmod_opt_clk gpio0_opt_clks[] = {	{ .role = "dbclk", .clk = "gpio0_dbclk" },};static struct omap_hwmod_irq_info am33xx_gpio0_irqs[] = {	{ .irq = 96 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod am33xx_gpio0_hwmod = {	.name		= "gpio1",	.class		= &am33xx_gpio_hwmod_class,	.clkdm_name	= "l4_wkup_clkdm",	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET,	.mpu_irqs	= am33xx_gpio0_irqs,	.main_clk	= "dpll_core_m4_div2_ck",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_WKUP_GPIO0_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},	.opt_clks	= gpio0_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(gpio0_opt_clks),	.dev_attr	= &gpio_dev_attr,};/* gpio1 */static struct omap_hwmod_irq_info am33xx_gpio1_irqs[] = {	{ .irq = 98 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {	{ .role = "dbclk", .clk = "gpio1_dbclk" },};static struct omap_hwmod am33xx_gpio1_hwmod = {	.name		= "gpio2",	.class		= &am33xx_gpio_hwmod_class,	.clkdm_name	= "l4ls_clkdm",	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET,	.mpu_irqs	= am33xx_gpio1_irqs,	.main_clk	= "l4ls_gclk",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_PER_GPIO1_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},	.opt_clks	= gpio1_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(gpio1_opt_clks),	.dev_attr	= &gpio_dev_attr,};/* gpio2 */static struct omap_hwmod_irq_info am33xx_gpio2_irqs[] = {	{ .irq = 32 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {	{ .role = "dbclk", .clk = "gpio2_dbclk" },};static struct omap_hwmod am33xx_gpio2_hwmod = {	.name		= "gpio3",	.class		= &am33xx_gpio_hwmod_class,	.clkdm_name	= "l4ls_clkdm",	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET,	.mpu_irqs	= am33xx_gpio2_irqs,	.main_clk	= "l4ls_gclk",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_PER_GPIO2_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},	.opt_clks	= gpio2_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(gpio2_opt_clks),	.dev_attr	= &gpio_dev_attr,};/* gpio3 */static struct omap_hwmod_irq_info am33xx_gpio3_irqs[] = {	{ .irq = 62 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {	{ .role = "dbclk", .clk = "gpio3_dbclk" },};static struct omap_hwmod am33xx_gpio3_hwmod = {	.name		= "gpio4",	.class		= &am33xx_gpio_hwmod_class,	.clkdm_name	= "l4ls_clkdm",	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET,	.mpu_irqs	= am33xx_gpio3_irqs,	.main_clk	= "l4ls_gclk",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_PER_GPIO3_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},	.opt_clks	= gpio3_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(gpio3_opt_clks),	.dev_attr	= &gpio_dev_attr,};/* gpmc */static struct omap_hwmod_class_sysconfig gpmc_sysc = {	.rev_offs	= 0x0,	.sysc_offs	= 0x10,	.syss_offs	= 0x14,	.sysc_flags	= (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |			SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),	.sysc_fields	= &omap_hwmod_sysc_type1,};static struct omap_hwmod_class am33xx_gpmc_hwmod_class = {	.name		= "gpmc",	.sysc		= &gpmc_sysc,};static struct omap_hwmod_irq_info am33xx_gpmc_irqs[] = {	{ .irq = 100 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod am33xx_gpmc_hwmod = {	.name		= "gpmc",	.class		= &am33xx_gpmc_hwmod_class,	.clkdm_name	= "l3s_clkdm",	.flags		= (HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET),	.mpu_irqs	= am33xx_gpmc_irqs,	.main_clk	= "l3s_gclk",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_PER_GPMC_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},};/* 'i2c' class */static struct omap_hwmod_class_sysconfig am33xx_i2c_sysc = {	.sysc_offs	= 0x0010,	.syss_offs	= 0x0090,	.sysc_flags	= (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |			  SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |			  SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |			  SIDLE_SMART_WKUP),	.sysc_fields	= &omap_hwmod_sysc_type1,};static struct omap_hwmod_class i2c_class = {	.name		= "i2c",	.sysc		= &am33xx_i2c_sysc,	.rev		= OMAP_I2C_IP_VERSION_2,	.reset		= &omap_i2c_reset,};static struct omap_i2c_dev_attr i2c_dev_attr = {	.flags = OMAP_I2C_FLAG_BUS_SHIFT_NONE,};/* i2c1 */static struct omap_hwmod_irq_info i2c1_mpu_irqs[] = {	{ .irq = 70 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod_dma_info i2c1_edma_reqs[] = {	{ .name = "tx", .dma_req = 0, },	{ .name = "rx", .dma_req = 0, },	{ .dma_req = -1 }};static struct omap_hwmod am33xx_i2c1_hwmod = {	.name		= "i2c1",	.class		= &i2c_class,	.clkdm_name	= "l4_wkup_clkdm",	.mpu_irqs	= i2c1_mpu_irqs,	.sdma_reqs	= i2c1_edma_reqs,	.flags		= HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,	.main_clk	= "dpll_per_m2_div4_wkupdm_ck",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_WKUP_I2C0_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},	.dev_attr	= &i2c_dev_attr,};/* i2c1 */static struct omap_hwmod_irq_info i2c2_mpu_irqs[] = {	{ .irq = 71 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod_dma_info i2c2_edma_reqs[] = {	{ .name = "tx", .dma_req = 0, },	{ .name = "rx", .dma_req = 0, },	{ .dma_req = -1 }};static struct omap_hwmod am33xx_i2c2_hwmod = {	.name		= "i2c2",	.class		= &i2c_class,	.clkdm_name	= "l4ls_clkdm",	.mpu_irqs	= i2c2_mpu_irqs,	.sdma_reqs	= i2c2_edma_reqs,	.flags		= HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,	.main_clk	= "dpll_per_m2_div4_ck",	.prcm		= {		.omap4 = {			.clkctrl_offs	= AM33XX_CM_PER_I2C1_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},	.dev_attr	= &i2c_dev_attr,};/* i2c3 */static struct omap_hwmod_dma_info i2c3_edma_reqs[] = {	{ .name = "tx", .dma_req = 0, },	{ .name = "rx", .dma_req = 0, },	{ .dma_req = -1 }};static struct omap_hwmod_irq_info i2c3_mpu_irqs[] = {	{ .irq = 30 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod am33xx_i2c3_hwmod = {	.name		= "i2c3",	.class		= &i2c_class,	.clkdm_name	= "l4ls_clkdm",	.mpu_irqs	= i2c3_mpu_irqs,	.sdma_reqs	= i2c3_edma_reqs,	.flags		= HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,	.main_clk	= "dpll_per_m2_div4_ck",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_PER_I2C2_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},	.dev_attr	= &i2c_dev_attr,};/* lcdc */static struct omap_hwmod_class_sysconfig lcdc_sysc = {	.rev_offs	= 0x0,	.sysc_offs	= 0x54,	.sysc_flags	= (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),	.sysc_fields	= &omap_hwmod_sysc_type2,};static struct omap_hwmod_class am33xx_lcdc_hwmod_class = {	.name		= "lcdc",	.sysc		= &lcdc_sysc,};static struct omap_hwmod_irq_info am33xx_lcdc_irqs[] = {	{ .irq = 36 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod am33xx_lcdc_hwmod = {	.name		= "lcdc",	.class		= &am33xx_lcdc_hwmod_class,	.clkdm_name	= "lcdc_clkdm",	.mpu_irqs	= am33xx_lcdc_irqs,	.flags		= HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,	.main_clk	= "lcd_gclk",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_PER_LCDC_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},};/* * 'mailbox' class * mailbox module allowing communication between the on-chip processors using a * queued mailbox-interrupt mechanism. */static struct omap_hwmod_class_sysconfig am33xx_mailbox_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0010,	.sysc_flags	= (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |			  SYSC_HAS_SOFTRESET),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),	.sysc_fields	= &omap_hwmod_sysc_type2,};static struct omap_hwmod_class am33xx_mailbox_hwmod_class = {	.name	= "mailbox",	.sysc	= &am33xx_mailbox_sysc,};static struct omap_hwmod_irq_info am33xx_mailbox_irqs[] = {	{ .irq = 77 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod am33xx_mailbox_hwmod = {	.name		= "mailbox",	.class		= &am33xx_mailbox_hwmod_class,	.clkdm_name	= "l4ls_clkdm",	.mpu_irqs	= am33xx_mailbox_irqs,	.main_clk	= "l4ls_gclk",	.prcm = {		.omap4 = {			.clkctrl_offs	= AM33XX_CM_PER_MAILBOX0_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},};/* * 'mcasp' class */static struct omap_hwmod_class_sysconfig am33xx_mcasp_sysc = {	.rev_offs	= 0x0,	.sysc_offs	= 0x4,	.sysc_flags	= SYSC_HAS_SIDLEMODE,	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),	.sysc_fields	= &omap_hwmod_sysc_type3,};static struct omap_hwmod_class am33xx_mcasp_hwmod_class = {	.name		= "mcasp",	.sysc		= &am33xx_mcasp_sysc,};/* mcasp0 */static struct omap_hwmod_irq_info am33xx_mcasp0_irqs[] = {	{ .name = "ax", .irq = 80 + OMAP_INTC_START, },	{ .name = "ar", .irq = 81 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod_dma_info am33xx_mcasp0_edma_reqs[] = {	{ .name = "tx", .dma_req = 8, },	{ .name = "rx", .dma_req = 9, },	{ .dma_req = -1 }};static struct omap_hwmod am33xx_mcasp0_hwmod = {	.name		= "mcasp0",	.class		= &am33xx_mcasp_hwmod_class,	.clkdm_name	= "l3s_clkdm",	.mpu_irqs	= am33xx_mcasp0_irqs,	.sdma_reqs	= am33xx_mcasp0_edma_reqs,	.main_clk	= "mcasp0_fck",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_PER_MCASP0_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},};/* mcasp1 */static struct omap_hwmod_irq_info am33xx_mcasp1_irqs[] = {	{ .name = "ax", .irq = 82 + OMAP_INTC_START, },	{ .name = "ar", .irq = 83 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod_dma_info am33xx_mcasp1_edma_reqs[] = {	{ .name = "tx", .dma_req = 10, },	{ .name = "rx", .dma_req = 11, },	{ .dma_req = -1 }};static struct omap_hwmod am33xx_mcasp1_hwmod = {	.name		= "mcasp1",	.class		= &am33xx_mcasp_hwmod_class,	.clkdm_name	= "l3s_clkdm",	.mpu_irqs	= am33xx_mcasp1_irqs,	.sdma_reqs	= am33xx_mcasp1_edma_reqs,	.main_clk	= "mcasp1_fck",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_PER_MCASP1_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},};/* 'mmc' class */static struct omap_hwmod_class_sysconfig am33xx_mmc_sysc = {	.rev_offs	= 0x1fc,	.sysc_offs	= 0x10,	.syss_offs	= 0x14,	.sysc_flags	= (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |			  SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |			  SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),	.sysc_fields	= &omap_hwmod_sysc_type1,};static struct omap_hwmod_class am33xx_mmc_hwmod_class = {	.name		= "mmc",	.sysc		= &am33xx_mmc_sysc,};/* mmc0 */static struct omap_hwmod_irq_info am33xx_mmc0_irqs[] = {	{ .irq = 64 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod_dma_info am33xx_mmc0_edma_reqs[] = {	{ .name = "tx", .dma_req = 24, },	{ .name = "rx", .dma_req = 25, },	{ .dma_req = -1 }};static struct omap_mmc_dev_attr am33xx_mmc0_dev_attr = {	.flags		= OMAP_HSMMC_SUPPORTS_DUAL_VOLT,};static struct omap_hwmod am33xx_mmc0_hwmod = {	.name		= "mmc1",	.class		= &am33xx_mmc_hwmod_class,	.clkdm_name	= "l4ls_clkdm",	.mpu_irqs	= am33xx_mmc0_irqs,	.sdma_reqs	= am33xx_mmc0_edma_reqs,	.main_clk	= "mmc_clk",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_PER_MMC0_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},	.dev_attr	= &am33xx_mmc0_dev_attr,};/* mmc1 */static struct omap_hwmod_irq_info am33xx_mmc1_irqs[] = {	{ .irq = 28 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod_dma_info am33xx_mmc1_edma_reqs[] = {	{ .name = "tx", .dma_req = 2, },	{ .name = "rx", .dma_req = 3, },	{ .dma_req = -1 }};static struct omap_mmc_dev_attr am33xx_mmc1_dev_attr = {	.flags		= OMAP_HSMMC_SUPPORTS_DUAL_VOLT,};static struct omap_hwmod am33xx_mmc1_hwmod = {	.name		= "mmc2",	.class		= &am33xx_mmc_hwmod_class,	.clkdm_name	= "l4ls_clkdm",	.mpu_irqs	= am33xx_mmc1_irqs,	.sdma_reqs	= am33xx_mmc1_edma_reqs,	.main_clk	= "mmc_clk",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_PER_MMC1_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},	.dev_attr	= &am33xx_mmc1_dev_attr,};/* mmc2 */static struct omap_hwmod_irq_info am33xx_mmc2_irqs[] = {	{ .irq = 29 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod_dma_info am33xx_mmc2_edma_reqs[] = {	{ .name = "tx", .dma_req = 64, },	{ .name = "rx", .dma_req = 65, },	{ .dma_req = -1 }};static struct omap_mmc_dev_attr am33xx_mmc2_dev_attr = {	.flags		= OMAP_HSMMC_SUPPORTS_DUAL_VOLT,};static struct omap_hwmod am33xx_mmc2_hwmod = {	.name		= "mmc3",	.class		= &am33xx_mmc_hwmod_class,	.clkdm_name	= "l3s_clkdm",	.mpu_irqs	= am33xx_mmc2_irqs,	.sdma_reqs	= am33xx_mmc2_edma_reqs,	.main_clk	= "mmc_clk",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_PER_MMC2_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},	.dev_attr	= &am33xx_mmc2_dev_attr,};/* * 'rtc' class * rtc subsystem */static struct omap_hwmod_class_sysconfig am33xx_rtc_sysc = {	.rev_offs	= 0x0074,	.sysc_offs	= 0x0078,	.sysc_flags	= SYSC_HAS_SIDLEMODE,	.idlemodes	= (SIDLE_FORCE | SIDLE_NO |			  SIDLE_SMART | SIDLE_SMART_WKUP),	.sysc_fields	= &omap_hwmod_sysc_type3,};static struct omap_hwmod_class am33xx_rtc_hwmod_class = {	.name		= "rtc",	.sysc		= &am33xx_rtc_sysc,};static struct omap_hwmod_irq_info am33xx_rtc_irqs[] = {	{ .name = "rtcint", .irq = 75 + OMAP_INTC_START, },	{ .name = "rtcalarmint", .irq = 76 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod am33xx_rtc_hwmod = {	.name		= "rtc",	.class		= &am33xx_rtc_hwmod_class,	.clkdm_name	= "l4_rtc_clkdm",	.mpu_irqs	= am33xx_rtc_irqs,	.main_clk	= "clk_32768_ck",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_RTC_RTC_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},};/* 'spi' class */static struct omap_hwmod_class_sysconfig am33xx_mcspi_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0110,	.syss_offs	= 0x0114,	.sysc_flags	= (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |			  SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |			  SYSS_HAS_RESET_STATUS),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),	.sysc_fields	= &omap_hwmod_sysc_type1,};static struct omap_hwmod_class am33xx_spi_hwmod_class = {	.name		= "mcspi",	.sysc		= &am33xx_mcspi_sysc,	.rev		= OMAP4_MCSPI_REV,};/* spi0 */static struct omap_hwmod_irq_info am33xx_spi0_irqs[] = {	{ .irq = 65 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod_dma_info am33xx_mcspi0_edma_reqs[] = {	{ .name = "rx0", .dma_req = 17 },	{ .name = "tx0", .dma_req = 16 },	{ .name = "rx1", .dma_req = 19 },	{ .name = "tx1", .dma_req = 18 },	{ .dma_req = -1 }};static struct omap2_mcspi_dev_attr mcspi_attrib = {	.num_chipselect	= 2,};static struct omap_hwmod am33xx_spi0_hwmod = {	.name		= "spi0",	.class		= &am33xx_spi_hwmod_class,	.clkdm_name	= "l4ls_clkdm",	.mpu_irqs	= am33xx_spi0_irqs,	.sdma_reqs	= am33xx_mcspi0_edma_reqs,	.main_clk	= "dpll_per_m2_div4_ck",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_PER_SPI0_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},	.dev_attr	= &mcspi_attrib,};/* spi1 */static struct omap_hwmod_irq_info am33xx_spi1_irqs[] = {	{ .irq = 125 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod_dma_info am33xx_mcspi1_edma_reqs[] = {	{ .name = "rx0", .dma_req = 43 },	{ .name = "tx0", .dma_req = 42 },	{ .name = "rx1", .dma_req = 45 },	{ .name = "tx1", .dma_req = 44 },	{ .dma_req = -1 }};static struct omap_hwmod am33xx_spi1_hwmod = {	.name		= "spi1",	.class		= &am33xx_spi_hwmod_class,	.clkdm_name	= "l4ls_clkdm",	.mpu_irqs	= am33xx_spi1_irqs,	.sdma_reqs	= am33xx_mcspi1_edma_reqs,	.main_clk	= "dpll_per_m2_div4_ck",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_PER_SPI1_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},	.dev_attr	= &mcspi_attrib,};/* * 'spinlock' class * spinlock provides hardware assistance for synchronizing the * processes running on multiple processors */static struct omap_hwmod_class am33xx_spinlock_hwmod_class = {	.name		= "spinlock",};static struct omap_hwmod am33xx_spinlock_hwmod = {	.name		= "spinlock",	.class		= &am33xx_spinlock_hwmod_class,	.clkdm_name	= "l4ls_clkdm",	.main_clk	= "l4ls_gclk",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_PER_SPINLOCK_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},};/* 'timer 2-7' class */static struct omap_hwmod_class_sysconfig am33xx_timer_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0010,	.syss_offs	= 0x0014,	.sysc_flags	= (SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |			  SIDLE_SMART_WKUP),	.sysc_fields	= &omap_hwmod_sysc_type2,};static struct omap_hwmod_class am33xx_timer_hwmod_class = {	.name		= "timer",	.sysc		= &am33xx_timer_sysc,};/* timer1 1ms */static struct omap_hwmod_class_sysconfig am33xx_timer1ms_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0010,	.syss_offs	= 0x0014,	.sysc_flags	= (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |			SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |			SYSS_HAS_RESET_STATUS),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),	.sysc_fields	= &omap_hwmod_sysc_type1,};static struct omap_hwmod_class am33xx_timer1ms_hwmod_class = {	.name		= "timer",	.sysc		= &am33xx_timer1ms_sysc,};static struct omap_hwmod_irq_info am33xx_timer1_irqs[] = {	{ .irq = 67 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod am33xx_timer1_hwmod = {	.name		= "timer1",	.class		= &am33xx_timer1ms_hwmod_class,	.clkdm_name	= "l4_wkup_clkdm",	.mpu_irqs	= am33xx_timer1_irqs,	.main_clk	= "timer1_fck",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_WKUP_TIMER1_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},};static struct omap_hwmod_irq_info am33xx_timer2_irqs[] = {	{ .irq = 68 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod am33xx_timer2_hwmod = {	.name		= "timer2",	.class		= &am33xx_timer_hwmod_class,	.clkdm_name	= "l4ls_clkdm",	.mpu_irqs	= am33xx_timer2_irqs,	.main_clk	= "timer2_fck",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_PER_TIMER2_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},};static struct omap_hwmod_irq_info am33xx_timer3_irqs[] = {	{ .irq = 69 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod am33xx_timer3_hwmod = {	.name		= "timer3",	.class		= &am33xx_timer_hwmod_class,	.clkdm_name	= "l4ls_clkdm",	.mpu_irqs	= am33xx_timer3_irqs,	.main_clk	= "timer3_fck",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_PER_TIMER3_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},};static struct omap_hwmod_irq_info am33xx_timer4_irqs[] = {	{ .irq = 92 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod am33xx_timer4_hwmod = {	.name		= "timer4",	.class		= &am33xx_timer_hwmod_class,	.clkdm_name	= "l4ls_clkdm",	.mpu_irqs	= am33xx_timer4_irqs,	.main_clk	= "timer4_fck",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_PER_TIMER4_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},};static struct omap_hwmod_irq_info am33xx_timer5_irqs[] = {	{ .irq = 93 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod am33xx_timer5_hwmod = {	.name		= "timer5",	.class		= &am33xx_timer_hwmod_class,	.clkdm_name	= "l4ls_clkdm",	.mpu_irqs	= am33xx_timer5_irqs,	.main_clk	= "timer5_fck",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_PER_TIMER5_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},};static struct omap_hwmod_irq_info am33xx_timer6_irqs[] = {	{ .irq = 94 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod am33xx_timer6_hwmod = {	.name		= "timer6",	.class		= &am33xx_timer_hwmod_class,	.clkdm_name	= "l4ls_clkdm",	.mpu_irqs	= am33xx_timer6_irqs,	.main_clk	= "timer6_fck",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_PER_TIMER6_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},};static struct omap_hwmod_irq_info am33xx_timer7_irqs[] = {	{ .irq = 95 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod am33xx_timer7_hwmod = {	.name		= "timer7",	.class		= &am33xx_timer_hwmod_class,	.clkdm_name	= "l4ls_clkdm",	.mpu_irqs	= am33xx_timer7_irqs,	.main_clk	= "timer7_fck",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_PER_TIMER7_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},};/* tpcc */static struct omap_hwmod_class am33xx_tpcc_hwmod_class = {	.name		= "tpcc",};static struct omap_hwmod_irq_info am33xx_tpcc_irqs[] = {	{ .name	= "edma0", .irq = 12 + OMAP_INTC_START, },	{ .name = "edma0_mperr", .irq = 13 + OMAP_INTC_START, },	{ .name	= "edma0_err", .irq = 14 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod am33xx_tpcc_hwmod = {	.name		= "tpcc",	.class		= &am33xx_tpcc_hwmod_class,	.clkdm_name	= "l3_clkdm",	.mpu_irqs	= am33xx_tpcc_irqs,	.main_clk	= "l3_gclk",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_PER_TPCC_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},};static struct omap_hwmod_class_sysconfig am33xx_tptc_sysc = {	.rev_offs	= 0x0,	.sysc_offs	= 0x10,	.sysc_flags	= (SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |			  SYSC_HAS_MIDLEMODE),	.idlemodes	= (SIDLE_FORCE | SIDLE_SMART | MSTANDBY_FORCE),	.sysc_fields	= &omap_hwmod_sysc_type2,};/* 'tptc' class */static struct omap_hwmod_class am33xx_tptc_hwmod_class = {	.name		= "tptc",	.sysc		= &am33xx_tptc_sysc,};/* tptc0 */static struct omap_hwmod_irq_info am33xx_tptc0_irqs[] = {	{ .irq = 112 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod am33xx_tptc0_hwmod = {	.name		= "tptc0",	.class		= &am33xx_tptc_hwmod_class,	.clkdm_name	= "l3_clkdm",	.mpu_irqs	= am33xx_tptc0_irqs,	.main_clk	= "l3_gclk",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_PER_TPTC0_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},};/* tptc1 */static struct omap_hwmod_irq_info am33xx_tptc1_irqs[] = {	{ .irq = 113 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod am33xx_tptc1_hwmod = {	.name		= "tptc1",	.class		= &am33xx_tptc_hwmod_class,	.clkdm_name	= "l3_clkdm",	.mpu_irqs	= am33xx_tptc1_irqs,	.flags		= (HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY),	.main_clk	= "l3_gclk",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_PER_TPTC1_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},};/* tptc2 */static struct omap_hwmod_irq_info am33xx_tptc2_irqs[] = {	{ .irq = 114 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod am33xx_tptc2_hwmod = {	.name		= "tptc2",	.class		= &am33xx_tptc_hwmod_class,	.clkdm_name	= "l3_clkdm",	.mpu_irqs	= am33xx_tptc2_irqs,	.flags		= (HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY),	.main_clk	= "l3_gclk",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_PER_TPTC2_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},};/* 'uart' class */static struct omap_hwmod_class_sysconfig uart_sysc = {	.rev_offs	= 0x50,	.sysc_offs	= 0x54,	.syss_offs	= 0x58,	.sysc_flags	= (SYSC_HAS_SIDLEMODE | SYSC_HAS_ENAWAKEUP |			  SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |			  SIDLE_SMART_WKUP),	.sysc_fields	= &omap_hwmod_sysc_type1,};static struct omap_hwmod_class uart_class = {	.name		= "uart",	.sysc		= &uart_sysc,};/* uart1 */static struct omap_hwmod_dma_info uart1_edma_reqs[] = {	{ .name = "tx",	.dma_req = 26, },	{ .name = "rx",	.dma_req = 27, },	{ .dma_req = -1 }};static struct omap_hwmod_irq_info am33xx_uart1_irqs[] = {	{ .irq = 72 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod am33xx_uart1_hwmod = {	.name		= "uart1",	.class		= &uart_class,	.clkdm_name	= "l4_wkup_clkdm",	.mpu_irqs	= am33xx_uart1_irqs,	.sdma_reqs	= uart1_edma_reqs,	.main_clk	= "dpll_per_m2_div4_wkupdm_ck",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_WKUP_UART0_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},};static struct omap_hwmod_irq_info am33xx_uart2_irqs[] = {	{ .irq = 73 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod am33xx_uart2_hwmod = {	.name		= "uart2",	.class		= &uart_class,	.clkdm_name	= "l4ls_clkdm",	.mpu_irqs	= am33xx_uart2_irqs,	.sdma_reqs	= uart1_edma_reqs,	.main_clk	= "dpll_per_m2_div4_ck",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_PER_UART1_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},};/* uart3 */static struct omap_hwmod_dma_info uart3_edma_reqs[] = {	{ .name = "tx",	.dma_req = 30, },	{ .name = "rx",	.dma_req = 31, },	{ .dma_req = -1 }};static struct omap_hwmod_irq_info am33xx_uart3_irqs[] = {	{ .irq = 74 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod am33xx_uart3_hwmod = {	.name		= "uart3",	.class		= &uart_class,	.clkdm_name	= "l4ls_clkdm",	.mpu_irqs	= am33xx_uart3_irqs,	.sdma_reqs	= uart3_edma_reqs,	.main_clk	= "dpll_per_m2_div4_ck",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_PER_UART2_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},};static struct omap_hwmod_irq_info am33xx_uart4_irqs[] = {	{ .irq = 44 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod am33xx_uart4_hwmod = {	.name		= "uart4",	.class		= &uart_class,	.clkdm_name	= "l4ls_clkdm",	.mpu_irqs	= am33xx_uart4_irqs,	.sdma_reqs	= uart1_edma_reqs,	.main_clk	= "dpll_per_m2_div4_ck",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_PER_UART3_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},};static struct omap_hwmod_irq_info am33xx_uart5_irqs[] = {	{ .irq = 45 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod am33xx_uart5_hwmod = {	.name		= "uart5",	.class		= &uart_class,	.clkdm_name	= "l4ls_clkdm",	.mpu_irqs	= am33xx_uart5_irqs,	.sdma_reqs	= uart1_edma_reqs,	.main_clk	= "dpll_per_m2_div4_ck",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_PER_UART4_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},};static struct omap_hwmod_irq_info am33xx_uart6_irqs[] = {	{ .irq = 46 + OMAP_INTC_START, },	{ .irq = -1 },};static struct omap_hwmod am33xx_uart6_hwmod = {	.name		= "uart6",	.class		= &uart_class,	.clkdm_name	= "l4ls_clkdm",	.mpu_irqs	= am33xx_uart6_irqs,	.sdma_reqs	= uart1_edma_reqs,	.main_clk	= "dpll_per_m2_div4_ck",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_PER_UART5_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},};/* 'wd_timer' class */static struct omap_hwmod_class am33xx_wd_timer_hwmod_class = {	.name		= "wd_timer",};/* * XXX: device.c file uses hardcoded name for watchdog timer * driver "wd_timer2, so we are also using same name as of now... */static struct omap_hwmod am33xx_wd_timer1_hwmod = {	.name		= "wd_timer2",	.class		= &am33xx_wd_timer_hwmod_class,	.clkdm_name	= "l4_wkup_clkdm",	.main_clk	= "wdt1_fck",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_WKUP_WDT1_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},};/* * 'usb_otg' class * high-speed on-the-go universal serial bus (usb_otg) controller */static struct omap_hwmod_class_sysconfig am33xx_usbhsotg_sysc = {	.rev_offs	= 0x0,	.sysc_offs	= 0x10,	.sysc_flags	= (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |			  MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),	.sysc_fields	= &omap_hwmod_sysc_type2,};static struct omap_hwmod_class am33xx_usbotg_class = {	.name		= "usbotg",	.sysc		= &am33xx_usbhsotg_sysc,};static struct omap_hwmod_irq_info am33xx_usbss_mpu_irqs[] = {	{ .name = "usbss-irq", .irq = 17 + OMAP_INTC_START, },	{ .name = "musb0-irq", .irq = 18 + OMAP_INTC_START, },	{ .name = "musb1-irq", .irq = 19 + OMAP_INTC_START, },	{ .irq = -1, },};static struct omap_hwmod am33xx_usbss_hwmod = {	.name		= "usb_otg_hs",	.class		= &am33xx_usbotg_class,	.clkdm_name	= "l3s_clkdm",	.mpu_irqs	= am33xx_usbss_mpu_irqs,	.flags		= HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,	.main_clk	= "usbotg_fck",	.prcm		= {		.omap4	= {			.clkctrl_offs	= AM33XX_CM_PER_USB0_CLKCTRL_OFFSET,			.modulemode	= MODULEMODE_SWCTRL,		},	},};/* * Interfaces *//* l4 fw -> emif fw */static struct omap_hwmod_ocp_if am33xx_l4_fw__emif_fw = {	.master		= &am33xx_l4_fw_hwmod,	.slave		= &am33xx_emif_fw_hwmod,	.clk		= "l4fw_gclk",	.user		= OCP_USER_MPU,};static struct omap_hwmod_addr_space am33xx_emif_addrs[] = {	{		.pa_start	= 0x4c000000,		.pa_end		= 0x4c000fff,		.flags		= ADDR_TYPE_RT	},	{ }};/* l3 main -> emif */static struct omap_hwmod_ocp_if am33xx_l3_main__emif = {	.master		= &am33xx_l3_main_hwmod,	.slave		= &am33xx_emif_hwmod,	.clk		= "dpll_core_m4_ck",	.addr		= am33xx_emif_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* mpu -> l3 main */static struct omap_hwmod_ocp_if am33xx_mpu__l3_main = {	.master		= &am33xx_mpu_hwmod,	.slave		= &am33xx_l3_main_hwmod,	.clk		= "dpll_mpu_m2_ck",	.user		= OCP_USER_MPU,};/* l3 main -> l4 hs */static struct omap_hwmod_ocp_if am33xx_l3_main__l4_hs = {	.master		= &am33xx_l3_main_hwmod,	.slave		= &am33xx_l4_hs_hwmod,	.clk		= "l3s_gclk",	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* l3 main -> l3 s */static struct omap_hwmod_ocp_if am33xx_l3_main__l3_s = {	.master		= &am33xx_l3_main_hwmod,	.slave		= &am33xx_l3_s_hwmod,	.clk		= "l3s_gclk",	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* l3 s -> l4 per/ls */static struct omap_hwmod_ocp_if am33xx_l3_s__l4_ls = {	.master		= &am33xx_l3_s_hwmod,	.slave		= &am33xx_l4_ls_hwmod,	.clk		= "l3s_gclk",	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* l3 s -> l4 wkup */static struct omap_hwmod_ocp_if am33xx_l3_s__l4_wkup = {	.master		= &am33xx_l3_s_hwmod,	.slave		= &am33xx_l4_wkup_hwmod,	.clk		= "l3s_gclk",	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* l3 s -> l4 fw */static struct omap_hwmod_ocp_if am33xx_l3_s__l4_fw = {	.master		= &am33xx_l3_s_hwmod,	.slave		= &am33xx_l4_fw_hwmod,	.clk		= "l3s_gclk",	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* l3 main -> l3 instr */static struct omap_hwmod_ocp_if am33xx_l3_main__l3_instr = {	.master		= &am33xx_l3_main_hwmod,	.slave		= &am33xx_l3_instr_hwmod,	.clk		= "l3s_gclk",	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* mpu -> prcm */static struct omap_hwmod_ocp_if am33xx_mpu__prcm = {	.master		= &am33xx_mpu_hwmod,	.slave		= &am33xx_prcm_hwmod,	.clk		= "dpll_mpu_m2_ck",	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* l3 s -> l3 main*/static struct omap_hwmod_ocp_if am33xx_l3_s__l3_main = {	.master		= &am33xx_l3_s_hwmod,	.slave		= &am33xx_l3_main_hwmod,	.clk		= "l3s_gclk",	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* pru-icss -> l3 main */static struct omap_hwmod_ocp_if am33xx_pruss__l3_main = {	.master		= &am33xx_pruss_hwmod,	.slave		= &am33xx_l3_main_hwmod,	.clk		= "l3_gclk",	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* wkup m3 -> l4 wkup */static struct omap_hwmod_ocp_if am33xx_wkup_m3__l4_wkup = {	.master		= &am33xx_wkup_m3_hwmod,	.slave		= &am33xx_l4_wkup_hwmod,	.clk		= "dpll_core_m4_div2_ck",	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* gfx -> l3 main */static struct omap_hwmod_ocp_if am33xx_gfx__l3_main = {	.master		= &am33xx_gfx_hwmod,	.slave		= &am33xx_l3_main_hwmod,	.clk		= "dpll_core_m4_ck",	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* l4 wkup -> wkup m3 */static struct omap_hwmod_addr_space am33xx_wkup_m3_addrs[] = {	{		.name		= "umem",		.pa_start	= 0x44d00000,		.pa_end		= 0x44d00000 + SZ_16K - 1,		.flags		= ADDR_TYPE_RT	},	{		.name		= "dmem",		.pa_start	= 0x44d80000,		.pa_end		= 0x44d80000 + SZ_8K - 1,		.flags		= ADDR_TYPE_RT	},	{ }};static struct omap_hwmod_ocp_if am33xx_l4_wkup__wkup_m3 = {	.master		= &am33xx_l4_wkup_hwmod,	.slave		= &am33xx_wkup_m3_hwmod,	.clk		= "dpll_core_m4_div2_ck",	.addr		= am33xx_wkup_m3_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* l4 hs -> pru-icss */static struct omap_hwmod_addr_space am33xx_pruss_addrs[] = {	{		.pa_start	= 0x4a300000,		.pa_end		= 0x4a300000 + SZ_512K - 1,		.flags		= ADDR_TYPE_RT	},	{ }};static struct omap_hwmod_ocp_if am33xx_l4_hs__pruss = {	.master		= &am33xx_l4_hs_hwmod,	.slave		= &am33xx_pruss_hwmod,	.clk		= "dpll_core_m4_ck",	.addr		= am33xx_pruss_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* l3 main -> gfx */static struct omap_hwmod_addr_space am33xx_gfx_addrs[] = {	{		.pa_start	= 0x56000000,		.pa_end		= 0x56000000 + SZ_16M - 1,		.flags		= ADDR_TYPE_RT	},	{ }};static struct omap_hwmod_ocp_if am33xx_l3_main__gfx = {	.master		= &am33xx_l3_main_hwmod,	.slave		= &am33xx_gfx_hwmod,	.clk		= "dpll_core_m4_ck",	.addr		= am33xx_gfx_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* l4 wkup -> smartreflex0 */static struct omap_hwmod_addr_space am33xx_smartreflex0_addrs[] = {	{		.pa_start	= 0x44e37000,		.pa_end		= 0x44e37000 + SZ_4K - 1,		.flags		= ADDR_TYPE_RT	},	{ }};static struct omap_hwmod_ocp_if am33xx_l4_wkup__smartreflex0 = {	.master		= &am33xx_l4_wkup_hwmod,	.slave		= &am33xx_smartreflex0_hwmod,	.clk		= "dpll_core_m4_div2_ck",	.addr		= am33xx_smartreflex0_addrs,	.user		= OCP_USER_MPU,};/* l4 wkup -> smartreflex1 */static struct omap_hwmod_addr_space am33xx_smartreflex1_addrs[] = {	{		.pa_start	= 0x44e39000,		.pa_end		= 0x44e39000 + SZ_4K - 1,		.flags		= ADDR_TYPE_RT	},	{ }};static struct omap_hwmod_ocp_if am33xx_l4_wkup__smartreflex1 = {	.master		= &am33xx_l4_wkup_hwmod,	.slave		= &am33xx_smartreflex1_hwmod,	.clk		= "dpll_core_m4_div2_ck",	.addr		= am33xx_smartreflex1_addrs,	.user		= OCP_USER_MPU,};/* l4 wkup -> control */static struct omap_hwmod_addr_space am33xx_control_addrs[] = {	{		.pa_start	= 0x44e10000,		.pa_end		= 0x44e10000 + SZ_8K - 1,		.flags		= ADDR_TYPE_RT	},	{ }};static struct omap_hwmod_ocp_if am33xx_l4_wkup__control = {	.master		= &am33xx_l4_wkup_hwmod,	.slave		= &am33xx_control_hwmod,	.clk		= "dpll_core_m4_div2_ck",	.addr		= am33xx_control_addrs,	.user		= OCP_USER_MPU,};/* l4 wkup -> rtc */static struct omap_hwmod_addr_space am33xx_rtc_addrs[] = {	{		.pa_start	= 0x44e3e000,		.pa_end		= 0x44e3e000 + SZ_4K - 1,		.flags		= ADDR_TYPE_RT	},	{ }};static struct omap_hwmod_ocp_if am33xx_l4_wkup__rtc = {	.master		= &am33xx_l4_wkup_hwmod,	.slave		= &am33xx_rtc_hwmod,	.clk		= "clkdiv32k_ick",	.addr		= am33xx_rtc_addrs,	.user		= OCP_USER_MPU,};/* l4 per/ls -> DCAN0 */static struct omap_hwmod_addr_space am33xx_dcan0_addrs[] = {	{		.pa_start	= 0x481CC000,		.pa_end		= 0x481CC000 + SZ_4K - 1,		.flags		= ADDR_TYPE_RT	},	{ }};static struct omap_hwmod_ocp_if am33xx_l4_per__dcan0 = {	.master		= &am33xx_l4_ls_hwmod,	.slave		= &am33xx_dcan0_hwmod,	.clk		= "l4ls_gclk",	.addr		= am33xx_dcan0_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* l4 per/ls -> DCAN1 */static struct omap_hwmod_addr_space am33xx_dcan1_addrs[] = {	{		.pa_start	= 0x481D0000,		.pa_end		= 0x481D0000 + SZ_4K - 1,		.flags		= ADDR_TYPE_RT	},	{ }};static struct omap_hwmod_ocp_if am33xx_l4_per__dcan1 = {	.master		= &am33xx_l4_ls_hwmod,	.slave		= &am33xx_dcan1_hwmod,	.clk		= "l4ls_gclk",	.addr		= am33xx_dcan1_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* l4 per/ls -> GPIO2 */static struct omap_hwmod_addr_space am33xx_gpio1_addrs[] = {	{		.pa_start	= 0x4804C000,		.pa_end		= 0x4804C000 + SZ_4K - 1,		.flags		= ADDR_TYPE_RT,	},	{ }};static struct omap_hwmod_ocp_if am33xx_l4_per__gpio1 = {	.master		= &am33xx_l4_ls_hwmod,	.slave		= &am33xx_gpio1_hwmod,	.clk		= "l4ls_gclk",	.addr		= am33xx_gpio1_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* l4 per/ls -> gpio3 */static struct omap_hwmod_addr_space am33xx_gpio2_addrs[] = {	{		.pa_start	= 0x481AC000,		.pa_end		= 0x481AC000 + SZ_4K - 1,		.flags		= ADDR_TYPE_RT,	},	{ }};static struct omap_hwmod_ocp_if am33xx_l4_per__gpio2 = {	.master		= &am33xx_l4_ls_hwmod,	.slave		= &am33xx_gpio2_hwmod,	.clk		= "l4ls_gclk",	.addr		= am33xx_gpio2_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* l4 per/ls -> gpio4 */static struct omap_hwmod_addr_space am33xx_gpio3_addrs[] = {	{		.pa_start	= 0x481AE000,		.pa_end		= 0x481AE000 + SZ_4K - 1,		.flags		= ADDR_TYPE_RT,	},	{ }};static struct omap_hwmod_ocp_if am33xx_l4_per__gpio3 = {	.master		= &am33xx_l4_ls_hwmod,	.slave		= &am33xx_gpio3_hwmod,	.clk		= "l4ls_gclk",	.addr		= am33xx_gpio3_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* L4 WKUP -> I2C1 */static struct omap_hwmod_addr_space am33xx_i2c1_addr_space[] = {	{		.pa_start	= 0x44E0B000,		.pa_end		= 0x44E0B000 + SZ_4K - 1,		.flags		= ADDR_TYPE_RT,	},	{ }};static struct omap_hwmod_ocp_if am33xx_l4_wkup__i2c1 = {	.master		= &am33xx_l4_wkup_hwmod,	.slave		= &am33xx_i2c1_hwmod,	.clk		= "dpll_core_m4_div2_ck",	.addr		= am33xx_i2c1_addr_space,	.user		= OCP_USER_MPU,};/* L4 WKUP -> GPIO1 */static struct omap_hwmod_addr_space am33xx_gpio0_addrs[] = {	{		.pa_start	= 0x44E07000,		.pa_end		= 0x44E07000 + SZ_4K - 1,		.flags		= ADDR_TYPE_RT,	},	{ }};static struct omap_hwmod_ocp_if am33xx_l4_wkup__gpio0 = {	.master		= &am33xx_l4_wkup_hwmod,	.slave		= &am33xx_gpio0_hwmod,	.clk		= "dpll_core_m4_div2_ck",	.addr		= am33xx_gpio0_addrs,	.user		= OCP_USER_MPU | OCP_USER_SDMA,};/* L4 WKUP -> ADC_TSC */static struct omap_hwmod_addr_space am33xx_adc_tsc_addrs[] = {	{		.pa_start	= 0x44E0D000,		.pa_end		= 0x44E0D000 + SZ_8K - 1,		.flags		= ADDR_TYPE_RT	},	{ }};static struct omap_hwmod_ocp_if am33xx_l4_wkup__adc_tsc = {	.master		= &am33xx_l4_wkup_hwmod,	.slave		= &am33xx_adc_tsc_hwmod,	.clk		= "dpll_core_m4_div2_ck",	.addr		= am33xx_adc_tsc_addrs,	.user		= OCP_USER_MPU,};static struct omap_hwmod_addr_space am33xx_cpgmac0_addr_space[] = {	/* cpsw ss */	{		.pa_start	= 0x4a100000,		.pa_end		= 0x4a100000 + SZ_2K - 1,		.flags		= ADDR_TYPE_RT,	},	/* cpsw wr */	{		.pa_start	= 0x4a101200,		.pa_end		= 0x4a101200 + SZ_256 - 1,		.flags		= ADDR_TYPE_RT,	},	{ }};static struct omap_hwmod_ocp_if am33xx_l4_hs__cpgmac0 = {	.master		= &am33xx_l4_hs_hwmod,	.slave		= &am33xx_cpgmac0_hwmod,	.clk		= "cpsw_125mhz_gclk",	.addr		= am33xx_cpgmac0_addr_space,	.user		= OCP_USER_MPU,};static struct omap_hwmod_addr_space am33xx_mdio_addr_space[] = {	{		.pa_start	= 0x4A101000,		.pa_end		= 0x4A101000 + SZ_256 - 1,	},	{ }};static struct omap_hwmod_ocp_if am33xx_cpgmac0__mdio = {	.master		= &am33xx_cpgmac0_hwmod,	.slave		= &am33xx_mdio_hwmod,	.addr		= am33xx_mdio_addr_space,	.user		= OCP_USER_MPU,};static struct omap_hwmod_addr_space am33xx_elm_addr_space[] = {	{		.pa_start	= 0x48080000,		.pa_end		= 0x48080000 + SZ_8K - 1,		.flags		= ADDR_TYPE_RT	},	{ }};static struct omap_hwmod_ocp_if am33xx_l4_ls__elm = {	.master		= &am33xx_l4_ls_hwmod,	.slave		= &am33xx_elm_hwmod,	.clk		= "l4ls_gclk",	.addr		= am33xx_elm_addr_space,	.user		= OCP_USER_MPU,};/* * Splitting the resources to handle access of PWMSS config space * and module specific part independently */static struct omap_hwmod_addr_space am33xx_ehrpwm0_addr_space[] = {	{		.pa_start	= 0x48300000,		.pa_end		= 0x48300000 + SZ_16 - 1,		.flags		= ADDR_TYPE_RT	},	{		.pa_start	= 0x48300200,		.pa_end		= 0x48300200 + SZ_256 - 1,		.flags		= ADDR_TYPE_RT	},	{ }};static struct omap_hwmod_ocp_if am33xx_l4_ls__ehrpwm0 = {	.master		= &am33xx_l4_ls_hwmod,	.slave		= &am33xx_ehrpwm0_hwmod,	.clk		= "l4ls_gclk",	.addr		= am33xx_ehrpwm0_addr_space,	.user		= OCP_USER_MPU,};/* * Splitting the resources to handle access of PWMSS config space * and module specific part independently */static struct omap_hwmod_addr_space am33xx_ehrpwm1_addr_space[] = {	{		.pa_start	= 0x48302000,		.pa_end		= 0x48302000 + SZ_16 - 1,		.flags		= ADDR_TYPE_RT	},	{		.pa_start	= 0x48302200,		.pa_end		= 0x48302200 + SZ_256 - 1,		.flags		= ADDR_TYPE_RT	},	{ }};static struct omap_hwmod_ocp_if am33xx_l4_ls__ehrpwm1 = {	.master		= &am33xx_l4_ls_hwmod,	.slave		= &am33xx_ehrpwm1_hwmod,	.clk		= "l4ls_gclk",	.addr		= am33xx_ehrpwm1_addr_space,	.user		= OCP_USER_MPU,};/* * Splitting the resources to handle access of PWMSS config space * and module specific part independently */static struct omap_hwmod_addr_space am33xx_ehrpwm2_addr_space[] = {	{		.pa_start	= 0x48304000,		.pa_end		= 0x48304000 + SZ_16 - 1,		.flags		= ADDR_TYPE_RT	},	{		.pa_start	= 0x48304200,		.pa_end		= 0x48304200 + SZ_256 - 1,		.flags		= ADDR_TYPE_RT	},	{ }};static struct omap_hwmod_ocp_if am33xx_l4_ls__ehrpwm2 = {	.master		= &am33xx_l4_ls_hwmod,	.slave		= &am33xx_ehrpwm2_hwmod,	.clk		= "l4ls_gclk",	.addr		= am33xx_ehrpwm2_addr_space,	.user		= OCP_USER_MPU,};/* * Splitting the resources to handle access of PWMSS config space * and module specific part independently */static struct omap_hwmod_addr_space am33xx_ecap0_addr_space[] = {	{		.pa_start	= 0x48300000,		.pa_end		= 0x48300000 + SZ_16 - 1,		.flags		= ADDR_TYPE_RT	},	{		.pa_start	= 0x48300100,		.pa_end		= 0x48300100 + SZ_256 - 1,		.flags		= ADDR_TYPE_RT	},	{ }};static struct omap_hwmod_ocp_if am33xx_l4_ls__ecap0 = {	.master		= &am33xx_l4_ls_hwmod,	.slave		= &am33xx_ecap0_hwmod,	.clk		= "l4ls_gclk",	.addr		= am33xx_ecap0_addr_space,	.user		= OCP_USER_MPU,};/* * Splitting the resources to handle access of PWMSS config space * and module specific part independently */static struct omap_hwmod_addr_space am33xx_ecap1_addr_space[] = {	{		.pa_start	= 0x48302000,		.pa_end		= 0x48302000 + SZ_16 - 1,		.flags		= ADDR_TYPE_RT	},	{		.pa_start	= 0x48302100,		.pa_end		= 0x48302100 + SZ_256 - 1,		.flags		= ADDR_TYPE_RT	},	{ }};static struct omap_hwmod_ocp_if am33xx_l4_ls__ecap1 = {	.master		= &am33xx_l4_ls_hwmod,	.slave		= &am33xx_ecap1_hwmod,	.clk		= "l4ls_gclk",	.addr		= am33xx_ecap1_addr_space,	.user		= OCP_USER_MPU,};/* * Splitting the resources to handle access of PWMSS config space * and module specific part independently */static struct omap_hwmod_addr_space am33xx_ecap2_addr_space[] = {	{		.pa_start	= 0x48304000,		.pa_end		= 0x48304000 + SZ_16 - 1,		.flags		= ADDR_TYPE_RT	},	{		.pa_start	= 0x48304100,		.pa_end		= 0x48304100 + SZ_256 - 1,		.flags		= ADDR_TYPE_RT	},	{ }};static struct omap_hwmod_ocp_if am33xx_l4_ls__ecap2 = {	.master		= &am33xx_l4_ls_hwmod,	.slave		= &am33xx_ecap2_hwmod,	.clk		= "l4ls_gclk",	.addr		= am33xx_ecap2_addr_space,	.user		= OCP_USER_MPU,};/* l3s cfg -> gpmc */static struct omap_hwmod_addr_space am33xx_gpmc_addr_space[] = {	{		.pa_start	= 0x50000000,		.pa_end		= 0x50000000 + SZ_8K - 1,		.flags		= ADDR_TYPE_RT,	},	{ }};static struct omap_hwmod_ocp_if am33xx_l3_s__gpmc = {	.master		= &am33xx_l3_s_hwmod,	.slave		= &am33xx_gpmc_hwmod,	.clk		= "l3s_gclk",	.addr		= am33xx_gpmc_addr_space,	.user		= OCP_USER_MPU,};/* i2c2 */static struct omap_hwmod_addr_space am33xx_i2c2_addr_space[] = {	{		.pa_start	= 0x4802A000,		.pa_end		= 0x4802A000 + SZ_4K - 1,		.flags		= ADDR_TYPE_RT,	},	{ }};static struct omap_hwmod_ocp_if am33xx_l4_per__i2c2 = {	.master		= &am33xx_l4_ls_hwmod,	.slave		= &am33xx_i2c2_hwmod,	.clk		= "l4ls_gclk",	.addr		= am33xx_i2c2_addr_space,	.user		= OCP_USER_MPU,};static struct omap_hwmod_addr_space am33xx_i2c3_addr_space[] = {	{		.pa_start	= 0x4819C000,		.pa_end		= 0x4819C000 + SZ_4K - 1,		.flags		= ADDR_TYPE_RT	},	{ }};static struct omap_hwmod_ocp_if am33xx_l4_per__i2c3 = {	.master		= &am33xx_l4_ls_hwmod,	.slave		= &am33xx_i2c3_hwmod,	.clk		= "l4ls_gclk",	.addr		= am33xx_i2c3_addr_space,	.user		= OCP_USER_MPU,};static struct omap_hwmod_addr_space am33xx_lcdc_addr_space[] = {	{		.pa_start	= 0x4830E000,		.pa_end		= 0x4830E000 + SZ_8K - 1,		.flags		= ADDR_TYPE_RT,	},	{ }};static struct omap_hwmod_ocp_if am33xx_l3_main__lcdc = {	.master		= &am33xx_l3_main_hwmod,	.slave		= &am33xx_lcdc_hwmod,	.clk		= "dpll_core_m4_ck",	.addr		= am33xx_lcdc_addr_space,	.user		= OCP_USER_MPU,};static struct omap_hwmod_addr_space am33xx_mailbox_addrs[] = {	{		.pa_start	= 0x480C8000,		.pa_end		= 0x480C8000 + (SZ_4K - 1),		.flags		= ADDR_TYPE_RT	},	{ }};/* l4 ls -> mailbox */static struct omap_hwmod_ocp_if am33xx_l4_per__mailbox = {	.master		= &am33xx_l4_ls_hwmod,	.slave		= &am33xx_mailbox_hwmod,	.clk		= "l4ls_gclk",	.addr		= am33xx_mailbox_addrs,	.user		= OCP_USER_MPU,};/* l4 ls -> spinlock */static struct omap_hwmod_addr_space am33xx_spinlock_addrs[] = {	{		.pa_start	= 0x480Ca000,		.pa_end		= 0x480Ca000 + SZ_4K - 1,		.flags		= ADDR_TYPE_RT	},	{ }};static struct omap_hwmod_ocp_if am33xx_l4_ls__spinlock = {	.master		= &am33xx_l4_ls_hwmod,	.slave		= &am33xx_spinlock_hwmod,	.clk		= "l4ls_gclk",	.addr		= am33xx_spinlock_addrs,	.user		= OCP_USER_MPU,};/* l4 ls -> mcasp0 */static struct omap_hwmod_addr_space am33xx_mcasp0_addr_space[] = {	{		.pa_start	= 0x48038000,		.pa_end		= 0x48038000 + SZ_8K - 1,		.flags		= ADDR_TYPE_RT	},	{ }};static struct omap_hwmod_ocp_if am33xx_l4_ls__mcasp0 = {	.master		= &am33xx_l4_ls_hwmod,	.slave		= &am33xx_mcasp0_hwmod,	.clk		= "l4ls_gclk",	.addr		= am33xx_mcasp0_addr_space,	.user		= OCP_USER_MPU,};/* l3 s -> mcasp0 data */static struct omap_hwmod_addr_space am33xx_mcasp0_data_addr_space[] = {	{		.pa_start	= 0x46000000,		.pa_end		= 0x46000000 + SZ_4M - 1,		.flags		= ADDR_TYPE_RT	},	{ }};static struct omap_hwmod_ocp_if am33xx_l3_s__mcasp0_data = {	.master		= &am33xx_l3_s_hwmod,	.slave		= &am33xx_mcasp0_hwmod,	.clk		= "l3s_gclk",	.addr		= am33xx_mcasp0_data_addr_space,	.user		= OCP_USER_SDMA,};/* l4 ls -> mcasp1 */static struct omap_hwmod_addr_space am33xx_mcasp1_addr_space[] = {	{		.pa_start	= 0x4803C000,		.pa_end		= 0x4803C000 + SZ_8K - 1,		.flags		= ADDR_TYPE_RT	},	{ }};static struct omap_hwmod_ocp_if am33xx_l4_ls__mcasp1 = {	.master		= &am33xx_l4_ls_hwmod,	.slave		= &am33xx_mcasp1_hwmod,	.clk		= "l4ls_gclk",	.addr		= am33xx_mcasp1_addr_space,	.user		= OCP_USER_MPU,};/* l3 s -> mcasp1 data */static struct omap_hwmod_addr_space am33xx_mcasp1_data_addr_space[] = {	{		.pa_start	= 0x46400000,		.pa_end		= 0x46400000 + SZ_4M - 1,		.flags		= ADDR_TYPE_RT	},	{ }};static struct omap_hwmod_ocp_if am33xx_l3_s__mcasp1_data = {	.master		= &am33xx_l3_s_hwmod,	.slave		= &am33xx_mcasp1_hwmod,	.clk		= "l3s_gclk",	.addr		= am33xx_mcasp1_data_addr_space,	.user		= OCP_USER_SDMA,};/* l4 ls -> mmc0 */static struct omap_hwmod_addr_space am33xx_mmc0_addr_space[] = {	{		.pa_start	= 0x48060100,		.pa_end		= 0x48060100 + SZ_4K - 1,		.flags		= ADDR_TYPE_RT,	},	{ }};static struct omap_hwmod_ocp_if am33xx_l4_ls__mmc0 = {	.master		= &am33xx_l4_ls_hwmod,	.slave		= &am33xx_mmc0_hwmod,	.clk		= "l4ls_gclk",	.addr		= am33xx_mmc0_addr_space,	.user		= OCP_USER_MPU,};/* l4 ls -> mmc1 */static struct omap_hwmod_addr_space am33xx_mmc1_addr_space[] = {	{		.pa_start	= 0x481d8100,		.pa_end		= 0x481d8100 + SZ_4K - 1,		.flags		= ADDR_TYPE_RT,	},	{ }};static struct omap_hwmod_ocp_if am33xx_l4_ls__mmc1 = {	.master		= &am33xx_l4_ls_hwmod,	.slave		= &am33xx_mmc1_hwmod,	.clk		= "l4ls_gclk",	.addr		= am33xx_mmc1_addr_space,	.user		= OCP_USER_MPU,};/* l3 s -> mmc2 */static struct omap_hwmod_addr_space am33xx_mmc2_addr_space[] = {	{		.pa_start	= 0x47810100,		.pa_end		= 0x47810100 + SZ_64K - 1,		.flags		= ADDR_TYPE_RT,	},	{ }};static struct omap_hwmod_ocp_if am33xx_l3_s__mmc2 = {	.master		= &am33xx_l3_s_hwmod,	.slave		= &am33xx_mmc2_hwmod,	.clk		= "l3s_gclk",	.addr		= am33xx_mmc2_addr_space,	.user		= OCP_USER_MPU,};/* l4 ls -> mcspi0 */static struct omap_hwmod_addr_space am33xx_mcspi0_addr_space[] = {	{		.pa_start	= 0x48030000,		.pa_end		= 0x48030000 + SZ_1K - 1,		.flags		= ADDR_TYPE_RT,	},	{ }};static struct omap_hwmod_ocp_if am33xx_l4_ls__mcspi0 = {	.master		= &am33xx_l4_ls_hwmod,	.slave		= &am33xx_spi0_hwmod,	.clk		= "l4ls_gclk",	.addr		= am33xx_mcspi0_addr_space,	.user		= OCP_USER_MPU,};/* l4 ls -> mcspi1 */static struct omap_hwmod_addr_space am33xx_mcspi1_addr_space[] = {	{		.pa_start	= 0x481A0000,		.pa_end		= 0x481A0000 + SZ_1K - 1,		.flags		= ADDR_TYPE_RT,	},	{ }};static struct omap_hwmod_ocp_if am33xx_l4_ls__mcspi1 = {	.master		= &am33xx_l4_ls_hwmod,	.slave		= &am33xx_spi1_hwmod,	.clk		= "l4ls_gclk",	.addr		= am33xx_mcspi1_addr_space,	.user		= OCP_USER_MPU,};/* l4 wkup -> timer1 */static struct omap_hwmod_addr_space am33xx_timer1_addr_space[] = {	{		.pa_start	= 0x44E31000,		.pa_end		= 0x44E31000 + SZ_1K - 1,		.flags		= ADDR_TYPE_RT	},	{ }};static struct omap_hwmod_ocp_if am33xx_l4_wkup__timer1 = {	.master		= &am33xx_l4_wkup_hwmod,	.slave		= &am33xx_timer1_hwmod,	.clk		= "dpll_core_m4_div2_ck",	.addr		= am33xx_timer1_addr_space,	.user		= OCP_USER_MPU,};/* l4 per -> timer2 */static struct omap_hwmod_addr_space am33xx_timer2_addr_space[] = {	{		.pa_start	= 0x48040000,		.pa_end		= 0x48040000 + SZ_1K - 1,		.flags		= ADDR_TYPE_RT	},	{ }};static struct omap_hwmod_ocp_if am33xx_l4_ls__timer2 = {	.master		= &am33xx_l4_ls_hwmod,	.slave		= &am33xx_timer2_hwmod,	.clk		= "l4ls_gclk",	.addr		= am33xx_timer2_addr_space,	.user		= OCP_USER_MPU,};/* l4 per -> timer3 */static struct omap_hwmod_addr_space am33xx_timer3_addr_space[] = {	{		.pa_start	= 0x48042000,		.pa_end		= 0x48042000 + SZ_1K - 1,		.flags		= ADDR_TYPE_RT	},	{ }};static struct omap_hwmod_ocp_if am33xx_l4_ls__timer3 = {	.master		= &am33xx_l4_ls_hwmod,	.slave		= &am33xx_timer3_hwmod,	.clk		= "l4ls_gclk",	.addr		= am33xx_timer3_addr_space,	.user		= OCP_USER_MPU,};/* l4 per -> timer4 */static struct omap_hwmod_addr_space am33xx_timer4_addr_space[] = {	{		.pa_start	= 0x48044000,		.pa_end		= 0x48044000 + SZ_1K - 1,		.flags		= ADDR_TYPE_RT	},	{ }};static struct omap_hwmod_ocp_if am33xx_l4_ls__timer4 = {	.master		= &am33xx_l4_ls_hwmod,	.slave		= &am33xx_timer4_hwmod,	.clk		= "l4ls_gclk",	.addr		= am33xx_timer4_addr_space,	.user		= OCP_USER_MPU,};/* l4 per -> timer5 */static struct omap_hwmod_addr_space am33xx_timer5_addr_space[] = {	{		.pa_start	= 0x48046000,		.pa_end		= 0x48046000 + SZ_1K - 1,		.flags		= ADDR_TYPE_RT	},	{ }};static struct omap_hwmod_ocp_if am33xx_l4_ls__timer5 = {	.master		= &am33xx_l4_ls_hwmod,	.slave		= &am33xx_timer5_hwmod,	.clk		= "l4ls_gclk",	.addr		= am33xx_timer5_addr_space,	.user		= OCP_USER_MPU,};/* l4 per -> timer6 */static struct omap_hwmod_addr_space am33xx_timer6_addr_space[] = {	{		.pa_start	= 0x48048000,		.pa_end		= 0x48048000 + SZ_1K - 1,		.flags		= ADDR_TYPE_RT	},	{ }};static struct omap_hwmod_ocp_if am33xx_l4_ls__timer6 = {	.master		= &am33xx_l4_ls_hwmod,	.slave		= &am33xx_timer6_hwmod,	.clk		= "l4ls_gclk",	.addr		= am33xx_timer6_addr_space,	.user		= OCP_USER_MPU,};/* l4 per -> timer7 */static struct omap_hwmod_addr_space am33xx_timer7_addr_space[] = {	{		.pa_start	= 0x4804A000,		.pa_end		= 0x4804A000 + SZ_1K - 1,		.flags		= ADDR_TYPE_RT	},	{ }};static struct omap_hwmod_ocp_if am33xx_l4_ls__timer7 = {	.master		= &am33xx_l4_ls_hwmod,	.slave		= &am33xx_timer7_hwmod,	.clk		= "l4ls_gclk",	.addr		= am33xx_timer7_addr_space,	.user		= OCP_USER_MPU,};/* l3 main -> tpcc */static struct omap_hwmod_addr_space am33xx_tpcc_addr_space[] = {	{		.pa_start	= 0x49000000,		.pa_end		= 0x49000000 + SZ_32K - 1,		.flags		= ADDR_TYPE_RT	},	{ }};static struct omap_hwmod_ocp_if am33xx_l3_main__tpcc = {	.master		= &am33xx_l3_main_hwmod,	.slave		= &am33xx_tpcc_hwmod,	.clk		= "l3_gclk",	.addr		= am33xx_tpcc_addr_space,	.user		= OCP_USER_MPU,};/* l3 main -> tpcc0 */static struct omap_hwmod_addr_space am33xx_tptc0_addr_space[] = {	{		.pa_start	= 0x49800000,		.pa_end		= 0x49800000 + SZ_8K - 1,		.flags		= ADDR_TYPE_RT,	},	{ }};static struct omap_hwmod_ocp_if am33xx_l3_main__tptc0 = {	.master		= &am33xx_l3_main_hwmod,	.slave		= &am33xx_tptc0_hwmod,	.clk		= "l3_gclk",	.addr		= am33xx_tptc0_addr_space,	.user		= OCP_USER_MPU,};/* l3 main -> tpcc1 */static struct omap_hwmod_addr_space am33xx_tptc1_addr_space[] = {	{		.pa_start	= 0x49900000,		.pa_end		= 0x49900000 + SZ_8K - 1,		.flags		= ADDR_TYPE_RT,	},	{ }};static struct omap_hwmod_ocp_if am33xx_l3_main__tptc1 = {	.master		= &am33xx_l3_main_hwmod,	.slave		= &am33xx_tptc1_hwmod,	.clk		= "l3_gclk",	.addr		= am33xx_tptc1_addr_space,	.user		= OCP_USER_MPU,};/* l3 main -> tpcc2 */static struct omap_hwmod_addr_space am33xx_tptc2_addr_space[] = {	{		.pa_start	= 0x49a00000,		.pa_end		= 0x49a00000 + SZ_8K - 1,		.flags		= ADDR_TYPE_RT,	},	{ }};static struct omap_hwmod_ocp_if am33xx_l3_main__tptc2 = {	.master		= &am33xx_l3_main_hwmod,	.slave		= &am33xx_tptc2_hwmod,	.clk		= "l3_gclk",	.addr		= am33xx_tptc2_addr_space,	.user		= OCP_USER_MPU,};/* l4 wkup -> uart1 */static struct omap_hwmod_addr_space am33xx_uart1_addr_space[] = {	{		.pa_start	= 0x44E09000,		.pa_end		= 0x44E09000 + SZ_8K - 1,		.flags		= ADDR_TYPE_RT,	},	{ }};static struct omap_hwmod_ocp_if am33xx_l4_wkup__uart1 = {	.master		= &am33xx_l4_wkup_hwmod,	.slave		= &am33xx_uart1_hwmod,	.clk		= "dpll_core_m4_div2_ck",	.addr		= am33xx_uart1_addr_space,	.user		= OCP_USER_MPU,};/* l4 ls -> uart2 */static struct omap_hwmod_addr_space am33xx_uart2_addr_space[] = {	{		.pa_start	= 0x48022000,		.pa_end		= 0x48022000 + SZ_8K - 1,		.flags		= ADDR_TYPE_RT,	},	{ }};static struct omap_hwmod_ocp_if am33xx_l4_ls__uart2 = {	.master		= &am33xx_l4_ls_hwmod,	.slave		= &am33xx_uart2_hwmod,	.clk		= "l4ls_gclk",	.addr		= am33xx_uart2_addr_space,	.user		= OCP_USER_MPU,};/* l4 ls -> uart3 */static struct omap_hwmod_addr_space am33xx_uart3_addr_space[] = {	{		.pa_start	= 0x48024000,
 |