preliminaryDataProcessing.c 3.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104
  1. /*
  2. * sh73a0 clock framework support
  3. *
  4. * Copyright (C) 2010 Magnus Damm
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  18. */
  19. #include <linux/init.h>
  20. #include <linux/kernel.h>
  21. #include <linux/io.h>
  22. #include <linux/sh_clk.h>
  23. #include <linux/clkdev.h>
  24. #include <mach/common.h>
  25. #define FRQCRA IOMEM(0xe6150000)
  26. #define FRQCRB IOMEM(0xe6150004)
  27. #define FRQCRD IOMEM(0xe61500e4)
  28. #define VCLKCR1 IOMEM(0xe6150008)
  29. #define VCLKCR2 IOMEM(0xe615000C)
  30. #define VCLKCR3 IOMEM(0xe615001C)
  31. #define ZBCKCR IOMEM(0xe6150010)
  32. #define FLCKCR IOMEM(0xe6150014)
  33. #define SD0CKCR IOMEM(0xe6150074)
  34. #define SD1CKCR IOMEM(0xe6150078)
  35. #define SD2CKCR IOMEM(0xe615007C)
  36. #define FSIACKCR IOMEM(0xe6150018)
  37. #define FSIBCKCR IOMEM(0xe6150090)
  38. #define SUBCKCR IOMEM(0xe6150080)
  39. #define SPUACKCR IOMEM(0xe6150084)
  40. #define SPUVCKCR IOMEM(0xe6150094)
  41. #define MSUCKCR IOMEM(0xe6150088)
  42. #define HSICKCR IOMEM(0xe615008C)
  43. #define MFCK1CR IOMEM(0xe6150098)
  44. #define MFCK2CR IOMEM(0xe615009C)
  45. #define DSITCKCR IOMEM(0xe6150060)
  46. #define DSI0PCKCR IOMEM(0xe6150064)
  47. #define DSI1PCKCR IOMEM(0xe6150068)
  48. #define DSI0PHYCR 0xe615006C
  49. #define DSI1PHYCR 0xe6150070
  50. #define PLLECR IOMEM(0xe61500d0)
  51. #define PLL0CR IOMEM(0xe61500d8)
  52. #define PLL1CR IOMEM(0xe6150028)
  53. #define PLL2CR IOMEM(0xe615002c)
  54. #define PLL3CR IOMEM(0xe61500dc)
  55. #define SMSTPCR0 IOMEM(0xe6150130)
  56. #define SMSTPCR1 IOMEM(0xe6150134)
  57. #define SMSTPCR2 IOMEM(0xe6150138)
  58. #define SMSTPCR3 IOMEM(0xe615013c)
  59. #define SMSTPCR4 IOMEM(0xe6150140)
  60. #define SMSTPCR5 IOMEM(0xe6150144)
  61. #define CKSCR IOMEM(0xe61500c0)
  62. /* Fixed 32 KHz root clock from EXTALR pin */
  63. static struct clk r_clk = {
  64. .rate = 32768,
  65. };
  66. /*
  67. * 26MHz default rate for the EXTAL1 root input clock.
  68. * If needed, reset this with clk_set_rate() from the platform code.
  69. */
  70. struct clk sh73a0_extal1_clk = {
  71. .rate = 26000000,
  72. };
  73. /*
  74. * 48MHz default rate for the EXTAL2 root input clock.
  75. * If needed, reset this with clk_set_rate() from the platform code.
  76. */
  77. struct clk sh73a0_extal2_clk = {
  78. .rate = 48000000,
  79. };
  80. /* A fixed divide-by-2 block */
  81. static unsigned long div2_recalc(struct clk *clk)
  82. {
  83. return clk->parent->rate / 2;
  84. }
  85. static struct sh_clk_ops div2_clk_ops = {
  86. .recalc = div2_recalc,
  87. };
  88. static unsigned long div7_recalc(struct clk *clk)
  89. {
  90. return clk->parent->rate / 7;
  91. }
  92. static struct sh_clk_ops div7_clk_ops = {
  93. .recalc = div7_recalc,
  94. };
  95. static unsigned long div13_recalc(struct clk *clk)