| 123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152 | /* *	linux/arch/alpha/kernel/core_irongate.c * * Based on code written by David A. Rusling (david.rusling@reo.mts.dec.com). * *	Copyright (C) 1999 Alpha Processor, Inc., *		(David Daniel, Stig Telfer, Soohoon Lee) * * Code common to all IRONGATE core logic chips. */#define __EXTERN_INLINE inline#include <asm/io.h>#include <asm/core_irongate.h>#undef __EXTERN_INLINE#include <linux/types.h>#include <linux/pci.h>#include <linux/sched.h>#include <linux/init.h>#include <linux/initrd.h>#include <linux/bootmem.h>#include <asm/ptrace.h>#include <asm/pci.h>#include <asm/cacheflush.h>#include <asm/tlbflush.h>#include "proto.h"#include "pci_impl.h"/* * BIOS32-style PCI interface: */#define DEBUG_CONFIG 0#if DEBUG_CONFIG# define DBG_CFG(args)	printk args#else# define DBG_CFG(args)#endifigcsr32 *IronECC;/* * Given a bus, device, and function number, compute resulting * configuration space address accordingly.  It is therefore not safe * to have concurrent invocations to configuration space access * routines, but there really shouldn't be any need for this. * *	addr[31:24]		reserved *	addr[23:16]		bus number (8 bits = 128 possible buses) *	addr[15:11]		Device number (5 bits) *	addr[10: 8]		function number *	addr[ 7: 2]		register number * * For IRONGATE: *    if (bus = addr[23:16]) == 0 *    then *	  type 0 config cycle: *	      addr_on_pci[31:11] = id selection for device = addr[15:11] *	      addr_on_pci[10: 2] = addr[10: 2] ??? *	      addr_on_pci[ 1: 0] = 00 *    else *	  type 1 config cycle (pass on with no decoding): *	      addr_on_pci[31:24] = 0 *	      addr_on_pci[23: 2] = addr[23: 2] *	      addr_on_pci[ 1: 0] = 01 *    fi * * Notes: *	The function number selects which function of a multi-function device *	(e.g., SCSI and Ethernet). * *	The register selects a DWORD (32 bit) register offset.	Hence it *	doesn't get shifted by 2 bits as we want to "drop" the bottom two *	bits. */static intmk_conf_addr(struct pci_bus *pbus, unsigned int device_fn, int where,	     unsigned long *pci_addr, unsigned char *type1){	unsigned long addr;	u8 bus = pbus->number;	DBG_CFG(("mk_conf_addr(bus=%d ,device_fn=0x%x, where=0x%x, "		 "pci_addr=0x%p, type1=0x%p)\n",		 bus, device_fn, where, pci_addr, type1));	*type1 = (bus != 0);	addr = (bus << 16) | (device_fn << 8) | where;	addr |= IRONGATE_CONF;	*pci_addr = addr;	DBG_CFG(("mk_conf_addr: returning pci_addr 0x%lx\n", addr));	return 0;}static intirongate_read_config(struct pci_bus *bus, unsigned int devfn, int where,		     int size, u32 *value){	unsigned long addr;	unsigned char type1;	if (mk_conf_addr(bus, devfn, where, &addr, &type1))		return PCIBIOS_DEVICE_NOT_FOUND;	switch (size) {	case 1:		*value = __kernel_ldbu(*(vucp)addr);		break;	case 2:		*value = __kernel_ldwu(*(vusp)addr);		break;	case 4:		*value = *(vuip)addr;		break;	}	return PCIBIOS_SUCCESSFUL;}static intirongate_write_config(struct pci_bus *bus, unsigned int devfn, int where,		      int size, u32 value){	unsigned long addr;	unsigned char type1;	if (mk_conf_addr(bus, devfn, where, &addr, &type1))		return PCIBIOS_DEVICE_NOT_FOUND;	switch (size) {	case 1:		__kernel_stb(value, *(vucp)addr);		mb();		__kernel_ldbu(*(vucp)addr);		break;	case 2:		__kernel_stw(value, *(vusp)addr);		mb();		__kernel_ldwu(*(vusp)addr);		break;	case 4:		*(vuip)addr = value;		mb();		*(vuip)addr;		break;
 |